mt76x2_init_common.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
  3. * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "mt76x2.h"
  18. #include "mt76x2_eeprom.h"
  19. #define CCK_RATE(_idx, _rate) { \
  20. .bitrate = _rate, \
  21. .flags = IEEE80211_RATE_SHORT_PREAMBLE, \
  22. .hw_value = (MT_PHY_TYPE_CCK << 8) | _idx, \
  23. .hw_value_short = (MT_PHY_TYPE_CCK << 8) | (8 + _idx), \
  24. }
  25. #define OFDM_RATE(_idx, _rate) { \
  26. .bitrate = _rate, \
  27. .hw_value = (MT_PHY_TYPE_OFDM << 8) | _idx, \
  28. .hw_value_short = (MT_PHY_TYPE_OFDM << 8) | _idx, \
  29. }
  30. struct ieee80211_rate mt76x2_rates[] = {
  31. CCK_RATE(0, 10),
  32. CCK_RATE(1, 20),
  33. CCK_RATE(2, 55),
  34. CCK_RATE(3, 110),
  35. OFDM_RATE(0, 60),
  36. OFDM_RATE(1, 90),
  37. OFDM_RATE(2, 120),
  38. OFDM_RATE(3, 180),
  39. OFDM_RATE(4, 240),
  40. OFDM_RATE(5, 360),
  41. OFDM_RATE(6, 480),
  42. OFDM_RATE(7, 540),
  43. };
  44. EXPORT_SYMBOL_GPL(mt76x2_rates);
  45. struct mt76x2_reg_pair {
  46. u32 reg;
  47. u32 value;
  48. };
  49. static void
  50. mt76x2_set_wlan_state(struct mt76x2_dev *dev, bool enable)
  51. {
  52. u32 val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
  53. if (enable)
  54. val |= (MT_WLAN_FUN_CTRL_WLAN_EN |
  55. MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
  56. else
  57. val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN |
  58. MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
  59. mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
  60. udelay(20);
  61. }
  62. void mt76x2_reset_wlan(struct mt76x2_dev *dev, bool enable)
  63. {
  64. u32 val;
  65. if (!enable)
  66. goto out;
  67. val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
  68. val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;
  69. if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {
  70. val |= MT_WLAN_FUN_CTRL_WLAN_RESET_RF;
  71. mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
  72. udelay(20);
  73. val &= ~MT_WLAN_FUN_CTRL_WLAN_RESET_RF;
  74. }
  75. mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
  76. udelay(20);
  77. out:
  78. mt76x2_set_wlan_state(dev, enable);
  79. }
  80. EXPORT_SYMBOL_GPL(mt76x2_reset_wlan);
  81. static void
  82. mt76x2_write_reg_pairs(struct mt76x2_dev *dev,
  83. const struct mt76x2_reg_pair *data, int len)
  84. {
  85. while (len > 0) {
  86. mt76_wr(dev, data->reg, data->value);
  87. len--;
  88. data++;
  89. }
  90. }
  91. void mt76_write_mac_initvals(struct mt76x2_dev *dev)
  92. {
  93. #define DEFAULT_PROT_CFG_CCK \
  94. (FIELD_PREP(MT_PROT_CFG_RATE, 0x3) | \
  95. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  96. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) | \
  97. MT_PROT_CFG_RTS_THRESH)
  98. #define DEFAULT_PROT_CFG_OFDM \
  99. (FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) | \
  100. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  101. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) | \
  102. MT_PROT_CFG_RTS_THRESH)
  103. #define DEFAULT_PROT_CFG_20 \
  104. (FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) | \
  105. FIELD_PREP(MT_PROT_CFG_CTRL, 1) | \
  106. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  107. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x17))
  108. #define DEFAULT_PROT_CFG_40 \
  109. (FIELD_PREP(MT_PROT_CFG_RATE, 0x2084) | \
  110. FIELD_PREP(MT_PROT_CFG_CTRL, 1) | \
  111. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  112. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f))
  113. static const struct mt76x2_reg_pair vals[] = {
  114. /* Copied from MediaTek reference source */
  115. { MT_PBF_SYS_CTRL, 0x00080c00 },
  116. { MT_PBF_CFG, 0x1efebcff },
  117. { MT_FCE_PSE_CTRL, 0x00000001 },
  118. { MT_MAC_SYS_CTRL, 0x0000000c },
  119. { MT_MAX_LEN_CFG, 0x003e3f00 },
  120. { MT_AMPDU_MAX_LEN_20M1S, 0xaaa99887 },
  121. { MT_AMPDU_MAX_LEN_20M2S, 0x000000aa },
  122. { MT_XIFS_TIME_CFG, 0x33a40d0a },
  123. { MT_BKOFF_SLOT_CFG, 0x00000209 },
  124. { MT_TBTT_SYNC_CFG, 0x00422010 },
  125. { MT_PWR_PIN_CFG, 0x00000000 },
  126. { 0x1238, 0x001700c8 },
  127. { MT_TX_SW_CFG0, 0x00101001 },
  128. { MT_TX_SW_CFG1, 0x00010000 },
  129. { MT_TX_SW_CFG2, 0x00000000 },
  130. { MT_TXOP_CTRL_CFG, 0x0400583f },
  131. { MT_TX_RTS_CFG, 0x00100020 },
  132. { MT_TX_TIMEOUT_CFG, 0x000a2290 },
  133. { MT_TX_RETRY_CFG, 0x47f01f0f },
  134. { MT_EXP_ACK_TIME, 0x002c00dc },
  135. { MT_TX_PROT_CFG6, 0xe3f42004 },
  136. { MT_TX_PROT_CFG7, 0xe3f42084 },
  137. { MT_TX_PROT_CFG8, 0xe3f42104 },
  138. { MT_PIFS_TX_CFG, 0x00060fff },
  139. { MT_RX_FILTR_CFG, 0x00015f97 },
  140. { MT_LEGACY_BASIC_RATE, 0x0000017f },
  141. { MT_HT_BASIC_RATE, 0x00004003 },
  142. { MT_PN_PAD_MODE, 0x00000003 },
  143. { MT_TXOP_HLDR_ET, 0x00000002 },
  144. { 0xa44, 0x00000000 },
  145. { MT_HEADER_TRANS_CTRL_REG, 0x00000000 },
  146. { MT_TSO_CTRL, 0x00000000 },
  147. { MT_AUX_CLK_CFG, 0x00000000 },
  148. { MT_DACCLK_EN_DLY_CFG, 0x00000000 },
  149. { MT_TX_ALC_CFG_4, 0x00000000 },
  150. { MT_TX_ALC_VGA3, 0x00000000 },
  151. { MT_TX_PWR_CFG_0, 0x3a3a3a3a },
  152. { MT_TX_PWR_CFG_1, 0x3a3a3a3a },
  153. { MT_TX_PWR_CFG_2, 0x3a3a3a3a },
  154. { MT_TX_PWR_CFG_3, 0x3a3a3a3a },
  155. { MT_TX_PWR_CFG_4, 0x3a3a3a3a },
  156. { MT_TX_PWR_CFG_7, 0x3a3a3a3a },
  157. { MT_TX_PWR_CFG_8, 0x0000003a },
  158. { MT_TX_PWR_CFG_9, 0x0000003a },
  159. { MT_EFUSE_CTRL, 0x0000d000 },
  160. { MT_PAUSE_ENABLE_CONTROL1, 0x0000000a },
  161. { MT_FCE_WLAN_FLOW_CONTROL1, 0x60401c18 },
  162. { MT_WPDMA_DELAY_INT_CFG, 0x94ff0000 },
  163. { MT_TX_SW_CFG3, 0x00000004 },
  164. { MT_HT_FBK_TO_LEGACY, 0x00001818 },
  165. { MT_VHT_HT_FBK_CFG1, 0xedcba980 },
  166. { MT_PROT_AUTO_TX_CFG, 0x00830083 },
  167. { MT_HT_CTRL_CFG, 0x000001ff },
  168. };
  169. struct mt76x2_reg_pair prot_vals[] = {
  170. { MT_CCK_PROT_CFG, DEFAULT_PROT_CFG_CCK },
  171. { MT_OFDM_PROT_CFG, DEFAULT_PROT_CFG_OFDM },
  172. { MT_MM20_PROT_CFG, DEFAULT_PROT_CFG_20 },
  173. { MT_MM40_PROT_CFG, DEFAULT_PROT_CFG_40 },
  174. { MT_GF20_PROT_CFG, DEFAULT_PROT_CFG_20 },
  175. { MT_GF40_PROT_CFG, DEFAULT_PROT_CFG_40 },
  176. };
  177. mt76x2_write_reg_pairs(dev, vals, ARRAY_SIZE(vals));
  178. mt76x2_write_reg_pairs(dev, prot_vals, ARRAY_SIZE(prot_vals));
  179. }
  180. EXPORT_SYMBOL_GPL(mt76_write_mac_initvals);
  181. void mt76x2_init_device(struct mt76x2_dev *dev)
  182. {
  183. struct ieee80211_hw *hw = mt76_hw(dev);
  184. hw->queues = 4;
  185. hw->max_rates = 1;
  186. hw->max_report_rates = 7;
  187. hw->max_rate_tries = 1;
  188. hw->extra_tx_headroom = 2;
  189. hw->sta_data_size = sizeof(struct mt76x2_sta);
  190. hw->vif_data_size = sizeof(struct mt76x2_vif);
  191. ieee80211_hw_set(hw, SUPPORTS_HT_CCK_RATES);
  192. ieee80211_hw_set(hw, SUPPORTS_REORDERING_BUFFER);
  193. dev->mt76.sband_2g.sband.ht_cap.cap |= IEEE80211_HT_CAP_LDPC_CODING;
  194. dev->mt76.sband_5g.sband.ht_cap.cap |= IEEE80211_HT_CAP_LDPC_CODING;
  195. dev->chainmask = 0x202;
  196. dev->global_wcid.idx = 255;
  197. dev->global_wcid.hw_key_idx = -1;
  198. dev->slottime = 9;
  199. /* init antenna configuration */
  200. dev->mt76.antenna_mask = 3;
  201. }
  202. EXPORT_SYMBOL_GPL(mt76x2_init_device);
  203. void mt76x2_init_txpower(struct mt76x2_dev *dev,
  204. struct ieee80211_supported_band *sband)
  205. {
  206. struct ieee80211_channel *chan;
  207. struct mt76x2_tx_power_info txp;
  208. struct mt76_rate_power t = {};
  209. int target_power;
  210. int i;
  211. for (i = 0; i < sband->n_channels; i++) {
  212. chan = &sband->channels[i];
  213. mt76x2_get_power_info(dev, &txp, chan);
  214. target_power = max_t(int, (txp.chain[0].target_power +
  215. txp.chain[0].delta),
  216. (txp.chain[1].target_power +
  217. txp.chain[1].delta));
  218. mt76x2_get_rate_power(dev, &t, chan);
  219. chan->max_power = mt76x2_get_max_rate_power(&t) +
  220. target_power;
  221. chan->max_power /= 2;
  222. /* convert to combined output power on 2x2 devices */
  223. chan->max_power += 3;
  224. }
  225. }
  226. EXPORT_SYMBOL_GPL(mt76x2_init_txpower);