def.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92D_DEF_H__
  26. #define __RTL92D_DEF_H__
  27. /* Min Spacing related settings. */
  28. #define MAX_MSS_DENSITY_2T 0x13
  29. #define MAX_MSS_DENSITY_1T 0x0A
  30. #define RF6052_MAX_TX_PWR 0x3F
  31. #define RF6052_MAX_PATH 2
  32. #define PHY_RSSI_SLID_WIN_MAX 100
  33. #define PHY_LINKQUALITY_SLID_WIN_MAX 20
  34. #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
  35. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  36. #define RX_SMOOTH_FACTOR 20
  37. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  38. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  39. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  40. #define RX_MPDU_QUEUE 0
  41. #define RX_CMD_QUEUE 1
  42. #define C2H_RX_CMD_HDR_LEN 8
  43. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  44. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  45. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  46. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  47. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  48. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  49. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  50. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  51. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  52. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  53. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  54. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  55. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  56. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  57. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  58. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  59. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  60. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  61. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  62. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  63. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  64. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  65. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  66. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  67. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  68. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  69. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  70. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  71. enum version_8192d {
  72. VERSION_TEST_CHIP_88C = 0x0000,
  73. VERSION_TEST_CHIP_92C = 0x0020,
  74. VERSION_TEST_UMC_CHIP_8723 = 0x0081,
  75. VERSION_NORMAL_TSMC_CHIP_88C = 0x0008,
  76. VERSION_NORMAL_TSMC_CHIP_92C = 0x0028,
  77. VERSION_NORMAL_TSMC_CHIP_92C_1T2R = 0x0018,
  78. VERSION_NORMAL_UMC_CHIP_88C_A_CUT = 0x0088,
  79. VERSION_NORMAL_UMC_CHIP_92C_A_CUT = 0x00a8,
  80. VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT = 0x0098,
  81. VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT = 0x0089,
  82. VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT = 0x1089,
  83. VERSION_NORMAL_UMC_CHIP_88C_B_CUT = 0x1088,
  84. VERSION_NORMAL_UMC_CHIP_92C_B_CUT = 0x10a8,
  85. VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT = 0x1090,
  86. VERSION_TEST_CHIP_92D_SINGLEPHY = 0x0022,
  87. VERSION_TEST_CHIP_92D_DUALPHY = 0x0002,
  88. VERSION_NORMAL_CHIP_92D_SINGLEPHY = 0x002a,
  89. VERSION_NORMAL_CHIP_92D_DUALPHY = 0x000a,
  90. VERSION_NORMAL_CHIP_92D_C_CUT_SINGLEPHY = 0x202a,
  91. VERSION_NORMAL_CHIP_92D_C_CUT_DUALPHY = 0x200a,
  92. VERSION_NORMAL_CHIP_92D_D_CUT_SINGLEPHY = 0x302a,
  93. VERSION_NORMAL_CHIP_92D_D_CUT_DUALPHY = 0x300a,
  94. VERSION_NORMAL_CHIP_92D_E_CUT_SINGLEPHY = 0x402a,
  95. VERSION_NORMAL_CHIP_92D_E_CUT_DUALPHY = 0x400a,
  96. };
  97. /* for 92D */
  98. #define CHIP_92D_SINGLEPHY BIT(9)
  99. /* Chip specific */
  100. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  101. #define CHIP_BONDING_92C_1T2R 0x1
  102. #define CHIP_BONDING_88C_USB_MCARD 0x2
  103. #define CHIP_BONDING_88C_USB_HP 0x1
  104. /* [15:12] IC version(CUT): A-cut=0, B-cut=1, C-cut=2, D-cut=3 */
  105. /* [7] Manufacturer: TSMC=0, UMC=1 */
  106. /* [6:4] RF type: 1T1R=0, 1T2R=1, 2T2R=2 */
  107. /* [3] Chip type: TEST=0, NORMAL=1 */
  108. /* [2:0] IC type: 81xxC=0, 8723=1, 92D=2 */
  109. #define CHIP_8723 BIT(0)
  110. #define CHIP_92D BIT(1)
  111. #define NORMAL_CHIP BIT(3)
  112. #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
  113. #define RF_TYPE_1T2R BIT(4)
  114. #define RF_TYPE_2T2R BIT(5)
  115. #define CHIP_VENDOR_UMC BIT(7)
  116. #define CHIP_92D_B_CUT BIT(12)
  117. #define CHIP_92D_C_CUT BIT(13)
  118. #define CHIP_92D_D_CUT (BIT(13)|BIT(12))
  119. #define CHIP_92D_E_CUT BIT(14)
  120. /* MASK */
  121. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  122. #define CHIP_TYPE_MASK BIT(3)
  123. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  124. #define MANUFACTUER_MASK BIT(7)
  125. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  126. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  127. /* Get element */
  128. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  129. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  130. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  131. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  132. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  133. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  134. #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? \
  135. false : true)
  136. #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == \
  137. RF_TYPE_1T2R) ? true : false)
  138. #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == \
  139. RF_TYPE_2T2R) ? true : false)
  140. #define IS_92D_SINGLEPHY(version) ((IS_92D(version)) ? \
  141. (IS_2T2R(version) ? true : false) : false)
  142. #define IS_92D(version) ((GET_CVID_IC_TYPE(version) == \
  143. CHIP_92D) ? true : false)
  144. #define IS_92D_C_CUT(version) ((IS_92D(version)) ? \
  145. ((GET_CVID_CUT_VERSION(version) == \
  146. CHIP_92D_C_CUT) ? true : false) : false)
  147. #define IS_92D_D_CUT(version) ((IS_92D(version)) ? \
  148. ((GET_CVID_CUT_VERSION(version) == \
  149. CHIP_92D_D_CUT) ? true : false) : false)
  150. #define IS_92D_E_CUT(version) ((IS_92D(version)) ? \
  151. ((GET_CVID_CUT_VERSION(version) == \
  152. CHIP_92D_E_CUT) ? true : false) : false)
  153. enum rf_optype {
  154. RF_OP_BY_SW_3WIRE = 0,
  155. RF_OP_BY_FW,
  156. RF_OP_MAX
  157. };
  158. enum rtl_desc_qsel {
  159. QSLT_BK = 0x2,
  160. QSLT_BE = 0x0,
  161. QSLT_VI = 0x5,
  162. QSLT_VO = 0x7,
  163. QSLT_BEACON = 0x10,
  164. QSLT_HIGH = 0x11,
  165. QSLT_MGNT = 0x12,
  166. QSLT_CMD = 0x13,
  167. };
  168. enum channel_plan {
  169. CHPL_FCC = 0,
  170. CHPL_IC = 1,
  171. CHPL_ETSI = 2,
  172. CHPL_SPAIN = 3,
  173. CHPL_FRANCE = 4,
  174. CHPL_MKK = 5,
  175. CHPL_MKK1 = 6,
  176. CHPL_ISRAEL = 7,
  177. CHPL_TELEC = 8,
  178. CHPL_GLOBAL = 9,
  179. CHPL_WORLD = 10,
  180. };
  181. struct phy_sts_cck_8192d {
  182. u8 adc_pwdb_X[4];
  183. u8 sq_rpt;
  184. u8 cck_agc_rpt;
  185. };
  186. struct h2c_cmd_8192c {
  187. u8 element_id;
  188. u32 cmd_len;
  189. u8 *p_cmdbuffer;
  190. };
  191. struct txpower_info {
  192. u8 cck_index[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  193. u8 ht40_1sindex[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  194. u8 ht40_2sindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  195. u8 ht20indexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  196. u8 ofdmindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  197. u8 ht40maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  198. u8 ht20maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  199. u8 tssi_a[3]; /* 5GL/5GM/5GH */
  200. u8 tssi_b[3];
  201. };
  202. #endif