phy.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92D_PHY_H__
  26. #define __RTL92D_PHY_H__
  27. #define MAX_PRECMD_CNT 16
  28. #define MAX_RFDEPENDCMD_CNT 16
  29. #define MAX_POSTCMD_CNT 16
  30. #define MAX_DOZE_WAITING_TIMES_9x 64
  31. #define RT_CANNOT_IO(hw) false
  32. #define HIGHPOWER_RADIOA_ARRAYLEN 22
  33. #define MAX_TOLERANCE 5
  34. #define APK_BB_REG_NUM 5
  35. #define APK_AFE_REG_NUM 16
  36. #define APK_CURVE_REG_NUM 4
  37. #define PATH_NUM 2
  38. #define LOOP_LIMIT 5
  39. #define MAX_STALL_TIME 50
  40. #define ANTENNA_DIVERSITY_VALUE 0x80
  41. #define MAX_TXPWR_IDX_NMODE_92S 63
  42. #define RESET_CNT_LIMIT 3
  43. #define IQK_ADDA_REG_NUM 16
  44. #define IQK_BB_REG_NUM 10
  45. #define IQK_BB_REG_NUM_test 6
  46. #define IQK_MAC_REG_NUM 4
  47. #define RX_INDEX_MAPPING_NUM 15
  48. #define IQK_DELAY_TIME 1
  49. #define CT_OFFSET_MAC_ADDR 0X16
  50. #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
  51. #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
  52. #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66
  53. #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
  54. #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
  55. #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
  56. #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
  57. #define CT_OFFSET_CHANNEL_PLAH 0x75
  58. #define CT_OFFSET_THERMAL_METER 0x78
  59. #define CT_OFFSET_RF_OPTION 0x79
  60. #define CT_OFFSET_VERSION 0x7E
  61. #define CT_OFFSET_CUSTOMER_ID 0x7F
  62. enum swchnlcmd_id {
  63. CMDID_END,
  64. CMDID_SET_TXPOWEROWER_LEVEL,
  65. CMDID_BBREGWRITE10,
  66. CMDID_WRITEPORT_ULONG,
  67. CMDID_WRITEPORT_USHORT,
  68. CMDID_WRITEPORT_UCHAR,
  69. CMDID_RF_WRITEREG,
  70. };
  71. struct swchnlcmd {
  72. enum swchnlcmd_id cmdid;
  73. u32 para1;
  74. u32 para2;
  75. u32 msdelay;
  76. };
  77. enum baseband_config_type {
  78. BASEBAND_CONFIG_PHY_REG = 0,
  79. BASEBAND_CONFIG_AGC_TAB = 1,
  80. };
  81. enum rf_content {
  82. radioa_txt = 0,
  83. radiob_txt = 1,
  84. radioc_txt = 2,
  85. radiod_txt = 3
  86. };
  87. static inline void rtl92d_acquire_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  88. unsigned long *flag)
  89. {
  90. struct rtl_priv *rtlpriv = rtl_priv(hw);
  91. if (rtlpriv->rtlhal.interfaceindex == 1)
  92. spin_lock_irqsave(&rtlpriv->locks.cck_and_rw_pagea_lock, *flag);
  93. }
  94. static inline void rtl92d_release_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  95. unsigned long *flag)
  96. {
  97. struct rtl_priv *rtlpriv = rtl_priv(hw);
  98. if (rtlpriv->rtlhal.interfaceindex == 1)
  99. spin_unlock_irqrestore(&rtlpriv->locks.cck_and_rw_pagea_lock,
  100. *flag);
  101. }
  102. u32 rtl92d_phy_query_bb_reg(struct ieee80211_hw *hw,
  103. u32 regaddr, u32 bitmask);
  104. void rtl92d_phy_set_bb_reg(struct ieee80211_hw *hw,
  105. u32 regaddr, u32 bitmask, u32 data);
  106. u32 rtl92d_phy_query_rf_reg(struct ieee80211_hw *hw,
  107. enum radio_path rfpath, u32 regaddr,
  108. u32 bitmask);
  109. void rtl92d_phy_set_rf_reg(struct ieee80211_hw *hw,
  110. enum radio_path rfpath, u32 regaddr,
  111. u32 bitmask, u32 data);
  112. bool rtl92d_phy_mac_config(struct ieee80211_hw *hw);
  113. bool rtl92d_phy_bb_config(struct ieee80211_hw *hw);
  114. bool rtl92d_phy_rf_config(struct ieee80211_hw *hw);
  115. bool rtl92c_phy_config_rf_with_feaderfile(struct ieee80211_hw *hw,
  116. enum radio_path rfpath);
  117. void rtl92d_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
  118. void rtl92d_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel);
  119. void rtl92d_phy_set_bw_mode(struct ieee80211_hw *hw,
  120. enum nl80211_channel_type ch_type);
  121. u8 rtl92d_phy_sw_chnl(struct ieee80211_hw *hw);
  122. bool rtl92d_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  123. enum rf_content content,
  124. enum radio_path rfpath);
  125. bool rtl92d_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
  126. bool rtl92d_phy_set_rf_power_state(struct ieee80211_hw *hw,
  127. enum rf_pwrstate rfpwr_state);
  128. void rtl92d_phy_config_macphymode(struct ieee80211_hw *hw);
  129. void rtl92d_phy_config_macphymode_info(struct ieee80211_hw *hw);
  130. u8 rtl92d_get_chnlgroup_fromarray(u8 chnl);
  131. void rtl92d_phy_set_poweron(struct ieee80211_hw *hw);
  132. void rtl92d_phy_config_maccoexist_rfpage(struct ieee80211_hw *hw);
  133. bool rtl92d_phy_check_poweroff(struct ieee80211_hw *hw);
  134. void rtl92d_phy_lc_calibrate(struct ieee80211_hw *hw);
  135. void rtl92d_update_bbrf_configuration(struct ieee80211_hw *hw);
  136. void rtl92d_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta);
  137. void rtl92d_phy_iq_calibrate(struct ieee80211_hw *hw);
  138. void rtl92d_phy_reset_iqk_result(struct ieee80211_hw *hw);
  139. void rtl92d_release_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  140. unsigned long *flag);
  141. void rtl92d_acquire_cckandrw_pagea_ctl(struct ieee80211_hw *hw,
  142. unsigned long *flag);
  143. u8 rtl92d_get_rightchnlplace_for_iqk(u8 chnl);
  144. void rtl92d_phy_reload_iqk_setting(struct ieee80211_hw *hw, u8 channel);
  145. #endif