trx.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92E_TRX_H__
  26. #define __RTL92E_TRX_H__
  27. #define TX_DESC_SIZE 64
  28. #define RX_DRV_INFO_SIZE_UNIT 8
  29. #define TX_DESC_NEXT_DESC_OFFSET 40
  30. #define USB_HWDESC_HEADER_LEN 40
  31. #define RX_DESC_SIZE 24
  32. #define MAX_RECEIVE_BUFFER_SIZE 8192
  33. #define SET_TX_DESC_PKT_SIZE(__pdesc, __val) \
  34. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 16, __val)
  35. #define SET_TX_DESC_OFFSET(__pdesc, __val) \
  36. SET_BITS_TO_LE_4BYTE(__pdesc, 16, 8, __val)
  37. #define SET_TX_DESC_BMC(__pdesc, __val) \
  38. SET_BITS_TO_LE_4BYTE(__pdesc, 24, 1, __val)
  39. #define SET_TX_DESC_HTC(__pdesc, __val) \
  40. SET_BITS_TO_LE_4BYTE(__pdesc, 25, 1, __val)
  41. #define SET_TX_DESC_LAST_SEG(__pdesc, __val) \
  42. SET_BITS_TO_LE_4BYTE(__pdesc, 26, 1, __val)
  43. #define SET_TX_DESC_FIRST_SEG(__pdesc, __val) \
  44. SET_BITS_TO_LE_4BYTE(__pdesc, 27, 1, __val)
  45. #define SET_TX_DESC_LINIP(__pdesc, __val) \
  46. SET_BITS_TO_LE_4BYTE(__pdesc, 28, 1, __val)
  47. #define SET_TX_DESC_NO_ACM(__pdesc, __val) \
  48. SET_BITS_TO_LE_4BYTE(__pdesc, 29, 1, __val)
  49. #define SET_TX_DESC_GF(__pdesc, __val) \
  50. SET_BITS_TO_LE_4BYTE(__pdesc, 30, 1, __val)
  51. #define SET_TX_DESC_OWN(__pdesc, __val) \
  52. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  53. #define GET_TX_DESC_PKT_SIZE(__pdesc) \
  54. LE_BITS_TO_4BYTE(__pdesc, 0, 16)
  55. #define GET_TX_DESC_OFFSET(__pdesc) \
  56. LE_BITS_TO_4BYTE(__pdesc, 16, 8)
  57. #define GET_TX_DESC_BMC(__pdesc) \
  58. LE_BITS_TO_4BYTE(__pdesc, 24, 1)
  59. #define GET_TX_DESC_HTC(__pdesc) \
  60. LE_BITS_TO_4BYTE(__pdesc, 25, 1)
  61. #define GET_TX_DESC_LAST_SEG(__pdesc) \
  62. LE_BITS_TO_4BYTE(__pdesc, 26, 1)
  63. #define GET_TX_DESC_FIRST_SEG(__pdesc) \
  64. LE_BITS_TO_4BYTE(__pdesc, 27, 1)
  65. #define GET_TX_DESC_LINIP(__pdesc) \
  66. LE_BITS_TO_4BYTE(__pdesc, 28, 1)
  67. #define GET_TX_DESC_NO_ACM(__pdesc) \
  68. LE_BITS_TO_4BYTE(__pdesc, 29, 1)
  69. #define GET_TX_DESC_GF(__pdesc) \
  70. LE_BITS_TO_4BYTE(__pdesc, 30, 1)
  71. #define GET_TX_DESC_OWN(__pdesc) \
  72. LE_BITS_TO_4BYTE(__pdesc, 31, 1)
  73. #define SET_TX_DESC_MACID(__pdesc, __val) \
  74. SET_BITS_TO_LE_4BYTE(__pdesc+4, 0, 7, __val)
  75. #define SET_TX_DESC_QUEUE_SEL(__pdesc, __val) \
  76. SET_BITS_TO_LE_4BYTE(__pdesc+4, 8, 5, __val)
  77. #define SET_TX_DESC_RDG_NAV_EXT(__pdesc, __val) \
  78. SET_BITS_TO_LE_4BYTE(__pdesc+4, 13, 1, __val)
  79. #define SET_TX_DESC_LSIG_TXOP_EN(__pdesc, __val) \
  80. SET_BITS_TO_LE_4BYTE(__pdesc+4, 14, 1, __val)
  81. #define SET_TX_DESC_PIFS(__pdesc, __val) \
  82. SET_BITS_TO_LE_4BYTE(__pdesc+4, 15, 1, __val)
  83. #define SET_TX_DESC_RATE_ID(__pdesc, __val) \
  84. SET_BITS_TO_LE_4BYTE(__pdesc+4, 16, 5, __val)
  85. #define SET_TX_DESC_EN_DESC_ID(__pdesc, __val) \
  86. SET_BITS_TO_LE_4BYTE(__pdesc+4, 21, 1, __val)
  87. #define SET_TX_DESC_SEC_TYPE(__pdesc, __val) \
  88. SET_BITS_TO_LE_4BYTE(__pdesc+4, 22, 2, __val)
  89. #define SET_TX_DESC_PKT_OFFSET(__pdesc, __val) \
  90. SET_BITS_TO_LE_4BYTE(__pdesc+4, 24, 5, __val)
  91. #define SET_TX_DESC_MORE_DATA(__pdesc, __val) \
  92. SET_BITS_TO_LE_4BYTE(__pdesc+4, 29, 1, __val)
  93. #define SET_TX_DESC_TXOP_PS_CAP(__pdesc, __val) \
  94. SET_BITS_TO_LE_4BYTE(__pdesc+4, 30, 1, __val)
  95. #define SET_TX_DESC_TXOP_PS_MODE(__pdesc, __val) \
  96. SET_BITS_TO_LE_4BYTE(__pdesc+4, 31, 1, __val)
  97. #define GET_TX_DESC_MACID(__pdesc) \
  98. LE_BITS_TO_4BYTE(__pdesc+4, 0, 5)
  99. #define GET_TX_DESC_AGG_ENABLE(__pdesc) \
  100. LE_BITS_TO_4BYTE(__pdesc+4, 5, 1)
  101. #define GET_TX_DESC_AGG_BREAK(__pdesc) \
  102. LE_BITS_TO_4BYTE(__pdesc+4, 6, 1)
  103. #define GET_TX_DESC_RDG_ENABLE(__pdesc) \
  104. LE_BITS_TO_4BYTE(__pdesc+4, 7, 1)
  105. #define GET_TX_DESC_QUEUE_SEL(__pdesc) \
  106. LE_BITS_TO_4BYTE(__pdesc+4, 8, 5)
  107. #define GET_TX_DESC_RDG_NAV_EXT(__pdesc) \
  108. LE_BITS_TO_4BYTE(__pdesc+4, 13, 1)
  109. #define GET_TX_DESC_LSIG_TXOP_EN(__pdesc) \
  110. LE_BITS_TO_4BYTE(__pdesc+4, 14, 1)
  111. #define GET_TX_DESC_PIFS(__pdesc) \
  112. LE_BITS_TO_4BYTE(__pdesc+4, 15, 1)
  113. #define GET_TX_DESC_RATE_ID(__pdesc) \
  114. LE_BITS_TO_4BYTE(__pdesc+4, 16, 4)
  115. #define GET_TX_DESC_NAV_USE_HDR(__pdesc) \
  116. LE_BITS_TO_4BYTE(__pdesc+4, 20, 1)
  117. #define GET_TX_DESC_EN_DESC_ID(__pdesc) \
  118. LE_BITS_TO_4BYTE(__pdesc+4, 21, 1)
  119. #define GET_TX_DESC_SEC_TYPE(__pdesc) \
  120. LE_BITS_TO_4BYTE(__pdesc+4, 22, 2)
  121. #define GET_TX_DESC_PKT_OFFSET(__pdesc) \
  122. LE_BITS_TO_4BYTE(__pdesc+4, 24, 5)
  123. #define SET_TX_DESC_PAID(__pdesc, __val) \
  124. SET_BITS_TO_LE_4BYTE(__pdesc+8, 0, 9, __val)
  125. #define SET_TX_DESC_CCA_RTS(__pdesc, __val) \
  126. SET_BITS_TO_LE_4BYTE(__pdesc+8, 10, 2, __val)
  127. #define SET_TX_DESC_AGG_ENABLE(__pdesc, __val) \
  128. SET_BITS_TO_LE_4BYTE(__pdesc+8, 12, 1, __val)
  129. #define SET_TX_DESC_RDG_ENABLE(__pdesc, __val) \
  130. SET_BITS_TO_LE_4BYTE(__pdesc+8, 13, 1, __val)
  131. #define SET_TX_DESC_NULL_0(__pdesc, __val) \
  132. SET_BITS_TO_LE_4BYTE(__pdesc+8, 14, 1, __val)
  133. #define SET_TX_DESC_NULL_1(__pdesc, __val) \
  134. SET_BITS_TO_LE_4BYTE((__pdesc) + 8, 15, 1, __val)
  135. #define SET_TX_DESC_BK(__pdesc, __val) \
  136. SET_BITS_TO_LE_4BYTE(__pdesc+8, 16, 1, __val)
  137. #define SET_TX_DESC_MORE_FRAG(__pdesc, __val) \
  138. SET_BITS_TO_LE_4BYTE(__pdesc+8, 17, 1, __val)
  139. #define SET_TX_DESC_RAW(__pdesc, __val) \
  140. SET_BITS_TO_LE_4BYTE(__pdesc+8, 18, 1, __val)
  141. #define SET_TX_DESC_SPE_RPT(__pdesc, __val) \
  142. SET_BITS_TO_LE_4BYTE((__pdesc) + 8, 19, 1, __val)
  143. #define SET_TX_DESC_AMPDU_DENSITY(__pdesc, __val) \
  144. SET_BITS_TO_LE_4BYTE(__pdesc+8, 20, 3, __val)
  145. #define SET_TX_DESC_BT_NULL(__pdesc, __val) \
  146. SET_BITS_TO_LE_4BYTE(__pdesc+8, 23, 1, __val)
  147. #define SET_TX_DESC_GID(__pdesc, __val) \
  148. SET_BITS_TO_LE_4BYTE(__pdesc+8, 24, 6, __val)
  149. #define SET_TX_DESC_WHEADER_LEN(__pdesc, __val) \
  150. SET_BITS_TO_LE_4BYTE(__pdesc+12, 0, 4, __val)
  151. #define SET_TX_DESC_CHK_EN(__pdesc, __val) \
  152. SET_BITS_TO_LE_4BYTE(__pdesc+12, 4, 1, __val)
  153. #define SET_TX_DESC_EARLY_RATE(__pdesc, __val) \
  154. SET_BITS_TO_LE_4BYTE(__pdesc+12, 5, 1, __val)
  155. #define SET_TX_DESC_HWSEQ_SEL(__pdesc, __val) \
  156. SET_BITS_TO_LE_4BYTE(__pdesc+12, 6, 2, __val)
  157. #define SET_TX_DESC_USE_RATE(__pdesc, __val) \
  158. SET_BITS_TO_LE_4BYTE(__pdesc+12, 8, 1, __val)
  159. #define SET_TX_DESC_DISABLE_RTS_FB(__pdesc, __val) \
  160. SET_BITS_TO_LE_4BYTE(__pdesc+12, 9, 1, __val)
  161. #define SET_TX_DESC_DISABLE_FB(__pdesc, __val) \
  162. SET_BITS_TO_LE_4BYTE(__pdesc+12, 10, 1, __val)
  163. #define SET_TX_DESC_CTS2SELF(__pdesc, __val) \
  164. SET_BITS_TO_LE_4BYTE(__pdesc+12, 11, 1, __val)
  165. #define SET_TX_DESC_RTS_ENABLE(__pdesc, __val) \
  166. SET_BITS_TO_LE_4BYTE(__pdesc+12, 12, 1, __val)
  167. #define SET_TX_DESC_HW_RTS_ENABLE(__pdesc, __val) \
  168. SET_BITS_TO_LE_4BYTE(__pdesc+12, 13, 1, __val)
  169. #define SET_TX_DESC_HW_PORT_ID(__pdesc, __val) \
  170. SET_BITS_TO_LE_4BYTE(__pdesc+12, 14, 1, __val)
  171. #define SET_TX_DESC_NAV_USE_HDR(__pdesc, __val) \
  172. SET_BITS_TO_LE_4BYTE(__pdesc+12, 15, 1, __val)
  173. #define SET_TX_DESC_USE_MAX_LEN(__pdesc, __val) \
  174. SET_BITS_TO_LE_4BYTE(__pdesc+12, 16, 1, __val)
  175. #define SET_TX_DESC_MAX_AGG_NUM(__pdesc, __val) \
  176. SET_BITS_TO_LE_4BYTE(__pdesc+12, 17, 5, __val)
  177. #define SET_TX_DESC_NDPA(__pdesc, __val) \
  178. SET_BITS_TO_LE_4BYTE(__pdesc+12, 22, 2, __val)
  179. #define SET_TX_DESC_AMPDU_MAX_TIME(__pdesc, __val) \
  180. SET_BITS_TO_LE_4BYTE(__pdesc+12, 24, 8, __val)
  181. /* Dword 4 */
  182. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  183. SET_BITS_TO_LE_4BYTE(__pdesc+16, 0, 7, __val)
  184. #define SET_TX_DESC_TRY_RATE(__pdesc, __val) \
  185. SET_BITS_TO_LE_4BYTE(__pdesc+16, 7, 1, __val)
  186. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__pdesc, __val) \
  187. SET_BITS_TO_LE_4BYTE(__pdesc+16, 8, 5, __val)
  188. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__pdesc, __val) \
  189. SET_BITS_TO_LE_4BYTE(__pdesc+16, 13, 4, __val)
  190. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__pdesc, __val) \
  191. SET_BITS_TO_LE_4BYTE(__pdesc+16, 17, 1, __val)
  192. #define SET_TX_DESC_DATA_RETRY_LIMIT(__pdesc, __val) \
  193. SET_BITS_TO_LE_4BYTE(__pdesc+16, 18, 6, __val)
  194. #define SET_TX_DESC_RTS_RATE(__pdesc, __val) \
  195. SET_BITS_TO_LE_4BYTE(__pdesc+16, 24, 5, __val)
  196. #define SET_TX_DESC_PCTS_ENABLE(__pdesc, __val) \
  197. SET_BITS_TO_LE_4BYTE(__pdesc+16, 29, 1, __val)
  198. #define SET_TX_DESC_PCTS_MASK_IDX(__pdesc, __val) \
  199. SET_BITS_TO_LE_4BYTE(__pdesc+16, 30, 2, __val)
  200. /* Dword 5 */
  201. #define SET_TX_DESC_TX_SUB_CARRIER(__pdesc, __val) \
  202. SET_BITS_TO_LE_4BYTE(__pdesc+20, 0, 4, __val)
  203. #define SET_TX_DESC_DATA_SHORT(__pdesc, __val) \
  204. SET_BITS_TO_LE_4BYTE(__pdesc+20, 4, 1, __val)
  205. #define SET_TX_DESC_DATA_BW(__pdesc, __val) \
  206. SET_BITS_TO_LE_4BYTE(__pdesc+20, 5, 2, __val)
  207. #define SET_TX_DESC_DATA_LDPC(__pdesc, __val) \
  208. SET_BITS_TO_LE_4BYTE(__pdesc+20, 7, 1, __val)
  209. #define SET_TX_DESC_DATA_STBC(__pdesc, __val) \
  210. SET_BITS_TO_LE_4BYTE(__pdesc+20, 8, 2, __val)
  211. #define SET_TX_DESC_VCS_STBC(__pdesc, __val) \
  212. SET_BITS_TO_LE_4BYTE(__pdesc+20, 10, 2, __val)
  213. #define SET_TX_DESC_RTS_SHORT(__pdesc, __val) \
  214. SET_BITS_TO_LE_4BYTE(__pdesc+20, 12, 1, __val)
  215. #define SET_TX_DESC_RTS_SC(__pdesc, __val) \
  216. SET_BITS_TO_LE_4BYTE(__pdesc+20, 13, 4, __val)
  217. #define SET_TX_DESC_TX_ANT(__pdesc, __val) \
  218. SET_BITS_TO_LE_4BYTE(__pdesc+20, 24, 4, __val)
  219. #define SET_TX_DESC_TX_POWER_0_PSET(__pdesc, __val) \
  220. SET_BITS_TO_LE_4BYTE(__pdesc+20, 28, 3, __val)
  221. /* Dword 6 */
  222. #define SET_TX_DESC_SW_DEFINE(__pdesc, __val) \
  223. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 0, 12, __val)
  224. #define SET_TX_DESC_ANTSEL_A(__pdesc, __val) \
  225. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 16, 3, __val)
  226. #define SET_TX_DESC_ANTSEL_B(__pdesc, __val) \
  227. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 19, 3, __val)
  228. #define SET_TX_DESC_ANTSEL_C(__pdesc, __val) \
  229. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 22, 3, __val)
  230. #define SET_TX_DESC_ANTSEL_D(__pdesc, __val) \
  231. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 25, 3, __val)
  232. /* Dword 7 */
  233. #define SET_TX_DESC_TX_BUFFER_SIZE(__pdesc, __val) \
  234. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 16, __val)
  235. #define SET_TX_DESC_USB_TXAGG_NUM(__pdesc, __val) \
  236. SET_BITS_TO_LE_4BYTE(__pdesc+28, 24, 8, __val)
  237. /* Dword 8 */
  238. #define SET_TX_DESC_RTS_RC(__pdesc, __val) \
  239. SET_BITS_TO_LE_4BYTE(__pdesc+32, 0, 6, __val)
  240. #define SET_TX_DESC_BAR_RTY_TH(__pdesc, __val) \
  241. SET_BITS_TO_LE_4BYTE(__pdesc+32, 6, 2, __val)
  242. #define SET_TX_DESC_DATA_RC(__pdesc, __val) \
  243. SET_BITS_TO_LE_4BYTE(__pdesc+32, 8, 6, __val)
  244. #define SET_TX_DESC_ENABLE_HW_SELECT(__pdesc, __val) \
  245. SET_BITS_TO_LE_4BYTE(__pdesc+32, 15, 1, __val)
  246. #define SET_TX_DESC_NEXT_HEAD_PAGE(__pdesc, __val) \
  247. SET_BITS_TO_LE_4BYTE(__pdesc+32, 16, 8, __val)
  248. #define SET_TX_DESC_TAIL_PAGE(__pdesc, __val) \
  249. SET_BITS_TO_LE_4BYTE(__pdesc+32, 24, 8, __val)
  250. /* Dword 9 */
  251. #define SET_TX_DESC_PADDING_LENGTH(__pdesc, __val) \
  252. SET_BITS_TO_LE_4BYTE(__pdesc+36, 0, 11, __val)
  253. #define SET_TX_DESC_TXBF_PATH(__pdesc, __val) \
  254. SET_BITS_TO_LE_4BYTE(__pdesc+36, 11, 1, __val)
  255. #define SET_TX_DESC_SEQ(__pdesc, __val) \
  256. SET_BITS_TO_LE_4BYTE(__pdesc+36, 12, 12, __val)
  257. #define SET_TX_DESC_FINAL_DATA_RATE(__pdesc, __val) \
  258. SET_BITS_TO_LE_4BYTE(__pdesc+36, 24, 8, __val)
  259. /* Dword 10 */
  260. #define SET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc, __val) \
  261. SET_BITS_TO_LE_4BYTE(__pdesc+40, 0, 32, __val)
  262. /* Dword 11*/
  263. #define SET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc, __val) \
  264. SET_BITS_TO_LE_4BYTE(__pdesc+48, 0, 32, __val)
  265. #define SET_EARLYMODE_PKTNUM(__paddr, __val) \
  266. SET_BITS_TO_LE_4BYTE(__paddr, 0, 4, __val)
  267. #define SET_EARLYMODE_LEN0(__paddr, __val) \
  268. SET_BITS_TO_LE_4BYTE(__paddr, 4, 15, __val)
  269. #define SET_EARLYMODE_LEN1(__paddr, __val) \
  270. SET_BITS_TO_LE_4BYTE(__paddr, 16, 2, __val)
  271. #define SET_EARLYMODE_LEN1_1(__paddr, __val) \
  272. SET_BITS_TO_LE_4BYTE(__paddr, 19, 13, __val)
  273. #define SET_EARLYMODE_LEN1_2(__paddr, __val) \
  274. SET_BITS_TO_LE_4BYTE(__paddr+4, 0, 2, __val)
  275. #define SET_EARLYMODE_LEN2(__paddr, __val) \
  276. SET_BITS_TO_LE_4BYTE(__paddr+4, 2, 15, __val)
  277. #define SET_EARLYMODE_LEN2_1(__paddr, __val) \
  278. SET_BITS_TO_LE_4BYTE(__paddr, 2, 4, __val)
  279. #define SET_EARLYMODE_LEN2_2(__paddr, __val) \
  280. SET_BITS_TO_LE_4BYTE(__paddr+4, 0, 8, __val)
  281. #define SET_EARLYMODE_LEN3(__paddr, __val) \
  282. SET_BITS_TO_LE_4BYTE(__paddr+4, 17, 15, __val)
  283. #define SET_EARLYMODE_LEN4(__paddr, __val) \
  284. SET_BITS_TO_LE_4BYTE(__paddr+4, 20, 12, __val)
  285. /* TX/RX buffer descriptor */
  286. #define SET_TX_EXTBUFF_DESC_LEN(__pdesc, __val, __set) \
  287. SET_BITS_TO_LE_4BYTE(__pdesc+(__set*16), 0, 16, __val)
  288. #define SET_TX_EXTBUFF_DESC_ADDR_LOW(__pdesc, __val, __set)\
  289. SET_BITS_TO_LE_4BYTE(__pdesc+(__set*16)+4, 0, 32, __val)
  290. #define SET_TX_EXTBUFF_DESC_ADDR_HIGH(__pdesc, __val, __set)\
  291. SET_BITS_TO_LE_4BYTE(__pdesc+(__set*16)+8, 0, 32, __val)
  292. /* for Txfilldescroptor92ee, fill the desc content. */
  293. #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pdesc, __offset, __val) \
  294. SET_BITS_TO_LE_4BYTE((__pdesc) + ((__offset) * 16), 0, 16, __val)
  295. #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pdesc, __offset, __val) \
  296. SET_BITS_TO_LE_4BYTE((__pdesc) + ((__offset) * 16), 31, 1, __val)
  297. #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pdesc, __offset, __val) \
  298. SET_BITS_TO_LE_4BYTE((__pdesc) + ((__offset) * 16) + 4, 0, 32, __val)
  299. #define SET_TXBUFFER_DESC_ADD_HIGH_WITH_OFFSET(pbd, off, val, dma64) \
  300. (dma64 ? SET_BITS_TO_LE_4BYTE((pbd) + ((off) * 16) + 8, 0, 32, val) : 0)
  301. #define GET_TXBUFFER_DESC_ADDR_LOW(__pdesc, __offset) \
  302. LE_BITS_TO_4BYTE((__pdesc) + ((__offset) * 16) + 4, 0, 32)
  303. #define GET_TXBUFFER_DESC_ADDR_HIGH(pbd, off, dma64) \
  304. (dma64 ? LE_BITS_TO_4BYTE((pbd) + ((off) * 16) + 8, 0, 32) : 0)
  305. /* Dword 0 */
  306. #define SET_TX_BUFF_DESC_LEN_0(__pdesc, __val) \
  307. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 14, __val)
  308. #define SET_TX_BUFF_DESC_PSB(__pdesc, __val) \
  309. SET_BITS_TO_LE_4BYTE(__pdesc, 16, 15, __val)
  310. #define SET_TX_BUFF_DESC_OWN(__pdesc, __val) \
  311. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  312. /* Dword 1 */
  313. #define SET_TX_BUFF_DESC_ADDR_LOW_0(__pdesc, __val) \
  314. SET_BITS_TO_LE_4BYTE((__pdesc) + 4, 0, 32, __val)
  315. /* Dword 2 */
  316. #define SET_TX_BUFF_DESC_ADDR_HIGH_0(bdesc, val, dma64) \
  317. SET_TXBUFFER_DESC_ADD_HIGH_WITH_OFFSET(bdesc, 0, val, dma64)
  318. /* Dword 3 / RESERVED 0 */
  319. /* RX buffer */
  320. /* DWORD 0 */
  321. #define SET_RX_BUFFER_DESC_DATA_LENGTH(__status, __val) \
  322. SET_BITS_TO_LE_4BYTE(__status, 0, 14, __val)
  323. #define SET_RX_BUFFER_DESC_LS(__status, __val) \
  324. SET_BITS_TO_LE_4BYTE(__status, 15, 1, __val)
  325. #define SET_RX_BUFFER_DESC_FS(__status, __val) \
  326. SET_BITS_TO_LE_4BYTE(__status, 16, 1, __val)
  327. #define SET_RX_BUFFER_DESC_TOTAL_LENGTH(__status, __val) \
  328. SET_BITS_TO_LE_4BYTE(__status, 16, 15, __val)
  329. #define GET_RX_BUFFER_DESC_OWN(__status) \
  330. LE_BITS_TO_4BYTE(__status, 31, 1)
  331. #define GET_RX_BUFFER_DESC_LS(__status) \
  332. LE_BITS_TO_4BYTE(__status, 15, 1)
  333. #define GET_RX_BUFFER_DESC_FS(__status) \
  334. LE_BITS_TO_4BYTE(__status, 16, 1)
  335. #define GET_RX_BUFFER_DESC_TOTAL_LENGTH(__status) \
  336. LE_BITS_TO_4BYTE(__status, 16, 15)
  337. /* DWORD 1 */
  338. #define SET_RX_BUFFER_PHYSICAL_LOW(__status, __val) \
  339. SET_BITS_TO_LE_4BYTE(__status+4, 0, 32, __val)
  340. /* DWORD 2 */
  341. #define SET_RX_BUFFER_PHYSICAL_HIGH(__rx_status_desc, __val, dma64) \
  342. (dma64 ? SET_BITS_TO_LE_4BYTE((__rx_status_desc) + 8, 0, 32, __val) : 0)
  343. #define GET_RX_DESC_PKT_LEN(__pdesc) \
  344. LE_BITS_TO_4BYTE(__pdesc, 0, 14)
  345. #define GET_RX_DESC_CRC32(__pdesc) \
  346. LE_BITS_TO_4BYTE(__pdesc, 14, 1)
  347. #define GET_RX_DESC_ICV(__pdesc) \
  348. LE_BITS_TO_4BYTE(__pdesc, 15, 1)
  349. #define GET_RX_DESC_DRV_INFO_SIZE(__pdesc) \
  350. LE_BITS_TO_4BYTE(__pdesc, 16, 4)
  351. #define GET_RX_DESC_SECURITY(__pdesc) \
  352. LE_BITS_TO_4BYTE(__pdesc, 20, 3)
  353. #define GET_RX_DESC_QOS(__pdesc) \
  354. LE_BITS_TO_4BYTE(__pdesc, 23, 1)
  355. #define GET_RX_DESC_SHIFT(__pdesc) \
  356. LE_BITS_TO_4BYTE(__pdesc, 24, 2)
  357. #define GET_RX_DESC_PHYST(__pdesc) \
  358. LE_BITS_TO_4BYTE(__pdesc, 26, 1)
  359. #define GET_RX_DESC_SWDEC(__pdesc) \
  360. LE_BITS_TO_4BYTE(__pdesc, 27, 1)
  361. #define GET_RX_DESC_LS(__pdesc) \
  362. LE_BITS_TO_4BYTE(__pdesc, 28, 1)
  363. #define GET_RX_DESC_FS(__pdesc) \
  364. LE_BITS_TO_4BYTE(__pdesc, 29, 1)
  365. #define GET_RX_DESC_EOR(__pdesc) \
  366. LE_BITS_TO_4BYTE(__pdesc, 30, 1)
  367. #define GET_RX_DESC_OWN(__pdesc) \
  368. LE_BITS_TO_4BYTE(__pdesc, 31, 1)
  369. #define SET_RX_DESC_PKT_LEN(__pdesc, __val) \
  370. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 14, __val)
  371. #define SET_RX_DESC_EOR(__pdesc, __val) \
  372. SET_BITS_TO_LE_4BYTE(__pdesc, 30, 1, __val)
  373. #define SET_RX_DESC_OWN(__pdesc, __val) \
  374. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  375. #define GET_RX_DESC_MACID(__pdesc) \
  376. LE_BITS_TO_4BYTE(__pdesc+4, 0, 7)
  377. #define GET_RX_DESC_TID(__pdesc) \
  378. LE_BITS_TO_4BYTE(__pdesc+4, 8, 4)
  379. #define GET_RX_DESC_MACID_VLD(__pdesc) \
  380. LE_BITS_TO_4BYTE(__pdesc+4, 12, 1)
  381. #define GET_RX_DESC_AMSDU(__pdesc) \
  382. LE_BITS_TO_4BYTE(__pdesc+4, 13, 1)
  383. #define GET_RX_DESC_RXID_MATCH(__pdesc) \
  384. LE_BITS_TO_4BYTE(__pdesc+4, 14, 1)
  385. #define GET_RX_DESC_PAGGR(__pdesc) \
  386. LE_BITS_TO_4BYTE(__pdesc+4, 15, 1)
  387. #define GET_RX_DESC_A1_FIT(__pdesc) \
  388. LE_BITS_TO_4BYTE(__pdesc+4, 16, 4)
  389. #define GET_RX_DESC_TCPOFFLOAD_CHKERR(__pdesc) \
  390. LE_BITS_TO_4BYTE(__pdesc+4, 20, 1)
  391. #define GET_RX_DESC_TCPOFFLOAD_IPVER(__pdesc) \
  392. LE_BITS_TO_4BYTE(__pdesc+4, 21, 1)
  393. #define GET_RX_DESC_TCPOFFLOAD_IS_TCPUDP(__pdesc) \
  394. LE_BITS_TO_4BYTE(__pdesc+4, 22, 1)
  395. #define GET_RX_DESC_TCPOFFLOAD_CHK_VLD(__pdesc) \
  396. LE_BITS_TO_4BYTE(__pdesc+4, 23, 1)
  397. #define GET_RX_DESC_PAM(__pdesc) \
  398. LE_BITS_TO_4BYTE(__pdesc+4, 24, 1)
  399. #define GET_RX_DESC_PWR(__pdesc) \
  400. LE_BITS_TO_4BYTE(__pdesc+4, 25, 1)
  401. #define GET_RX_DESC_MD(__pdesc) \
  402. LE_BITS_TO_4BYTE(__pdesc+4, 26, 1)
  403. #define GET_RX_DESC_MF(__pdesc) \
  404. LE_BITS_TO_4BYTE(__pdesc+4, 27, 1)
  405. #define GET_RX_DESC_TYPE(__pdesc) \
  406. LE_BITS_TO_4BYTE(__pdesc+4, 28, 2)
  407. #define GET_RX_DESC_MC(__pdesc) \
  408. LE_BITS_TO_4BYTE(__pdesc+4, 30, 1)
  409. #define GET_RX_DESC_BC(__pdesc) \
  410. LE_BITS_TO_4BYTE(__pdesc+4, 31, 1)
  411. #define GET_RX_DESC_SEQ(__pdesc) \
  412. LE_BITS_TO_4BYTE(__pdesc+8, 0, 12)
  413. #define GET_RX_DESC_FRAG(__pdesc) \
  414. LE_BITS_TO_4BYTE(__pdesc+8, 12, 4)
  415. #define GET_RX_DESC_RX_IS_QOS(__pdesc) \
  416. LE_BITS_TO_4BYTE(__pdesc+8, 16, 1)
  417. #define GET_RX_STATUS_DESC_RPT_SEL(__pdesc) \
  418. LE_BITS_TO_4BYTE(__pdesc+8, 28, 1)
  419. #define GET_RX_DESC_RXMCS(__pdesc) \
  420. LE_BITS_TO_4BYTE(__pdesc+12, 0, 7)
  421. #define GET_RX_DESC_HTC(__pdesc) \
  422. LE_BITS_TO_4BYTE(__pdesc+12, 10, 1)
  423. #define GET_RX_STATUS_DESC_EOSP(__pdesc) \
  424. LE_BITS_TO_4BYTE(__pdesc+12, 11, 1)
  425. #define GET_RX_STATUS_DESC_BSSID_FIT(__pdesc) \
  426. LE_BITS_TO_4BYTE(__pdesc+12, 12, 2)
  427. #define GET_RX_STATUS_DESC_DMA_AGG_NUM(__pdesc) \
  428. LE_BITS_TO_4BYTE(__pdesc+12, 16, 8)
  429. #define GET_RX_STATUS_DESC_PATTERN_MATCH(__pdesc) \
  430. LE_BITS_TO_4BYTE(__pdesc+12, 29, 1)
  431. #define GET_RX_STATUS_DESC_UNICAST_MATCH(__pdesc) \
  432. LE_BITS_TO_4BYTE(__pdesc+12, 30, 1)
  433. #define GET_RX_STATUS_DESC_MAGIC_MATCH(__pdesc) \
  434. LE_BITS_TO_4BYTE(__pdesc+12, 31, 1)
  435. #define GET_RX_DESC_TSFL(__pdesc) \
  436. LE_BITS_TO_4BYTE(__pdesc+20, 0, 32)
  437. #define GET_RX_DESC_BUFF_ADDR(__pdesc) \
  438. LE_BITS_TO_4BYTE(__pdesc+24, 0, 32)
  439. #define GET_RX_DESC_BUFF_ADDR64(__pdesc) \
  440. LE_BITS_TO_4BYTE(__pdesc+28, 0, 32)
  441. #define SET_RX_DESC_BUFF_ADDR(__pdesc, __val) \
  442. SET_BITS_TO_LE_4BYTE(__pdesc+24, 0, 32, __val)
  443. #define SET_RX_DESC_BUFF_ADDR64(__pdesc, __val) \
  444. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 32, __val)
  445. /* TX report 2 format in Rx desc*/
  446. #define GET_RX_RPT2_DESC_PKT_LEN(__status) \
  447. LE_BITS_TO_4BYTE(__status, 0, 9)
  448. #define GET_RX_RPT2_DESC_MACID_VALID_1(__status) \
  449. LE_BITS_TO_4BYTE(__status+16, 0, 32)
  450. #define GET_RX_RPT2_DESC_MACID_VALID_2(__status) \
  451. LE_BITS_TO_4BYTE(__status+20, 0, 32)
  452. #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
  453. do { \
  454. if (_size > TX_DESC_NEXT_DESC_OFFSET) \
  455. memset(__pdesc, 0, TX_DESC_NEXT_DESC_OFFSET); \
  456. else \
  457. memset(__pdesc, 0, _size); \
  458. } while (0)
  459. #define RTL92EE_RX_HAL_IS_CCK_RATE(rxmcs)\
  460. (rxmcs == DESC_RATE1M ||\
  461. rxmcs == DESC_RATE2M ||\
  462. rxmcs == DESC_RATE5_5M ||\
  463. rxmcs == DESC_RATE11M)
  464. #define IS_LITTLE_ENDIAN 1
  465. struct phy_rx_agc_info_t {
  466. #if IS_LITTLE_ENDIAN
  467. u8 gain:7, trsw:1;
  468. #else
  469. u8 trsw:1, gain:7;
  470. #endif
  471. };
  472. struct phy_status_rpt {
  473. struct phy_rx_agc_info_t path_agc[2];
  474. u8 ch_corr[2];
  475. u8 cck_sig_qual_ofdm_pwdb_all;
  476. u8 cck_agc_rpt_ofdm_cfosho_a;
  477. u8 cck_rpt_b_ofdm_cfosho_b;
  478. u8 rsvd_1;
  479. u8 noise_power_db_msb;
  480. u8 path_cfotail[2];
  481. u8 pcts_mask[2];
  482. u8 stream_rxevm[2];
  483. u8 path_rxsnr[2];
  484. u8 noise_power_db_lsb;
  485. u8 rsvd_2[3];
  486. u8 stream_csi[2];
  487. u8 stream_target_csi[2];
  488. u8 sig_evm;
  489. u8 rsvd_3;
  490. #if IS_LITTLE_ENDIAN
  491. u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
  492. u8 sgi_en:1;
  493. u8 rxsc:2;
  494. u8 idle_long:1;
  495. u8 r_ant_train_en:1;
  496. u8 ant_sel_b:1;
  497. u8 ant_sel:1;
  498. #else /* _BIG_ENDIAN_ */
  499. u8 ant_sel:1;
  500. u8 ant_sel_b:1;
  501. u8 r_ant_train_en:1;
  502. u8 idle_long:1;
  503. u8 rxsc:2;
  504. u8 sgi_en:1;
  505. u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
  506. #endif
  507. } __packed;
  508. struct rx_fwinfo {
  509. u8 gain_trsw[4];
  510. u8 pwdb_all;
  511. u8 cfosho[4];
  512. u8 cfotail[4];
  513. s8 rxevm[2];
  514. s8 rxsnr[4];
  515. u8 pdsnr[2];
  516. u8 csi_current[2];
  517. u8 csi_target[2];
  518. u8 sigevm;
  519. u8 max_ex_pwr;
  520. u8 ex_intf_flag:1;
  521. u8 sgi_en:1;
  522. u8 rxsc:2;
  523. u8 reserve:4;
  524. } __packed;
  525. struct tx_desc {
  526. u32 pktsize:16;
  527. u32 offset:8;
  528. u32 bmc:1;
  529. u32 htc:1;
  530. u32 lastseg:1;
  531. u32 firstseg:1;
  532. u32 linip:1;
  533. u32 noacm:1;
  534. u32 gf:1;
  535. u32 own:1;
  536. u32 macid:6;
  537. u32 rsvd0:2;
  538. u32 queuesel:5;
  539. u32 rd_nav_ext:1;
  540. u32 lsig_txop_en:1;
  541. u32 pifs:1;
  542. u32 rateid:4;
  543. u32 nav_usehdr:1;
  544. u32 en_descid:1;
  545. u32 sectype:2;
  546. u32 pktoffset:8;
  547. u32 rts_rc:6;
  548. u32 data_rc:6;
  549. u32 agg_en:1;
  550. u32 rdg_en:1;
  551. u32 bar_retryht:2;
  552. u32 agg_break:1;
  553. u32 morefrag:1;
  554. u32 raw:1;
  555. u32 ccx:1;
  556. u32 ampdudensity:3;
  557. u32 bt_int:1;
  558. u32 ant_sela:1;
  559. u32 ant_selb:1;
  560. u32 txant_cck:2;
  561. u32 txant_l:2;
  562. u32 txant_ht:2;
  563. u32 nextheadpage:8;
  564. u32 tailpage:8;
  565. u32 seq:12;
  566. u32 cpu_handle:1;
  567. u32 tag1:1;
  568. u32 trigger_int:1;
  569. u32 hwseq_en:1;
  570. u32 rtsrate:5;
  571. u32 apdcfe:1;
  572. u32 qos:1;
  573. u32 hwseq_ssn:1;
  574. u32 userrate:1;
  575. u32 dis_rtsfb:1;
  576. u32 dis_datafb:1;
  577. u32 cts2self:1;
  578. u32 rts_en:1;
  579. u32 hwrts_en:1;
  580. u32 portid:1;
  581. u32 pwr_status:3;
  582. u32 waitdcts:1;
  583. u32 cts2ap_en:1;
  584. u32 txsc:2;
  585. u32 stbc:2;
  586. u32 txshort:1;
  587. u32 txbw:1;
  588. u32 rtsshort:1;
  589. u32 rtsbw:1;
  590. u32 rtssc:2;
  591. u32 rtsstbc:2;
  592. u32 txrate:6;
  593. u32 shortgi:1;
  594. u32 ccxt:1;
  595. u32 txrate_fb_lmt:5;
  596. u32 rtsrate_fb_lmt:4;
  597. u32 retrylmt_en:1;
  598. u32 txretrylmt:6;
  599. u32 usb_txaggnum:8;
  600. u32 txagca:5;
  601. u32 txagcb:5;
  602. u32 usemaxlen:1;
  603. u32 maxaggnum:5;
  604. u32 mcsg1maxlen:4;
  605. u32 mcsg2maxlen:4;
  606. u32 mcsg3maxlen:4;
  607. u32 mcs7sgimaxlen:4;
  608. u32 txbuffersize:16;
  609. u32 sw_offset30:8;
  610. u32 sw_offset31:4;
  611. u32 rsvd1:1;
  612. u32 antsel_c:1;
  613. u32 null_0:1;
  614. u32 null_1:1;
  615. u32 txbuffaddr;
  616. u32 txbufferaddr64;
  617. u32 nextdescaddress;
  618. u32 nextdescaddress64;
  619. u32 reserve_pass_pcie_mm_limit[4];
  620. } __packed;
  621. struct rx_desc {
  622. u32 length:14;
  623. u32 crc32:1;
  624. u32 icverror:1;
  625. u32 drv_infosize:4;
  626. u32 security:3;
  627. u32 qos:1;
  628. u32 shift:2;
  629. u32 phystatus:1;
  630. u32 swdec:1;
  631. u32 lastseg:1;
  632. u32 firstseg:1;
  633. u32 eor:1;
  634. u32 own:1;
  635. u32 macid:6;
  636. u32 tid:4;
  637. u32 hwrsvd:5;
  638. u32 paggr:1;
  639. u32 faggr:1;
  640. u32 a1_fit:4;
  641. u32 a2_fit:4;
  642. u32 pam:1;
  643. u32 pwr:1;
  644. u32 moredata:1;
  645. u32 morefrag:1;
  646. u32 type:2;
  647. u32 mc:1;
  648. u32 bc:1;
  649. u32 seq:12;
  650. u32 frag:4;
  651. u32 nextpktlen:14;
  652. u32 nextind:1;
  653. u32 rsvd:1;
  654. u32 rxmcs:6;
  655. u32 rxht:1;
  656. u32 amsdu:1;
  657. u32 splcp:1;
  658. u32 bandwidth:1;
  659. u32 htc:1;
  660. u32 tcpchk_rpt:1;
  661. u32 ipcchk_rpt:1;
  662. u32 tcpchk_valid:1;
  663. u32 hwpcerr:1;
  664. u32 hwpcind:1;
  665. u32 iv0:16;
  666. u32 iv1;
  667. u32 tsfl;
  668. u32 bufferaddress;
  669. u32 bufferaddress64;
  670. } __packed;
  671. void rtl92ee_rx_check_dma_ok(struct ieee80211_hw *hw, u8 *header_desc,
  672. u8 queue_index);
  673. u16 rtl92ee_rx_desc_buff_remained_cnt(struct ieee80211_hw *hw,
  674. u8 queue_index);
  675. u16 rtl92ee_get_available_desc(struct ieee80211_hw *hw, u8 queue_index);
  676. void rtl92ee_pre_fill_tx_bd_desc(struct ieee80211_hw *hw,
  677. u8 *tx_bd_desc, u8 *desc, u8 queue_index,
  678. struct sk_buff *skb, dma_addr_t addr);
  679. void rtl92ee_tx_fill_desc(struct ieee80211_hw *hw,
  680. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  681. u8 *pbd_desc_tx,
  682. struct ieee80211_tx_info *info,
  683. struct ieee80211_sta *sta,
  684. struct sk_buff *skb,
  685. u8 hw_queue, struct rtl_tcb_desc *ptcb_desc);
  686. bool rtl92ee_rx_query_desc(struct ieee80211_hw *hw,
  687. struct rtl_stats *status,
  688. struct ieee80211_rx_status *rx_status,
  689. u8 *pdesc, struct sk_buff *skb);
  690. void rtl92ee_set_desc(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
  691. u8 desc_name, u8 *val);
  692. u64 rtl92ee_get_desc(struct ieee80211_hw *hw,
  693. u8 *pdesc, bool istx, u8 desc_name);
  694. bool rtl92ee_is_tx_desc_closed(struct ieee80211_hw *hw, u8 hw_queue, u16 index);
  695. void rtl92ee_tx_polling(struct ieee80211_hw *hw, u8 hw_queue);
  696. void rtl92ee_tx_fill_cmddesc(struct ieee80211_hw *hw, u8 *pdesc,
  697. bool firstseg, bool lastseg,
  698. struct sk_buff *skb);
  699. #endif