hw.c 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "dm.h"
  36. #include "fw.h"
  37. #include "led.h"
  38. #include "hw.h"
  39. #include "../pwrseqcmd.h"
  40. #include "pwrseq.h"
  41. #include "../btcoexist/rtl_btc.h"
  42. #define LLT_CONFIG 5
  43. static void _rtl8821ae_return_beacon_queue_skb(struct ieee80211_hw *hw)
  44. {
  45. struct rtl_priv *rtlpriv = rtl_priv(hw);
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  48. unsigned long flags;
  49. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  50. while (skb_queue_len(&ring->queue)) {
  51. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  52. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  53. pci_unmap_single(rtlpci->pdev,
  54. rtlpriv->cfg->ops->get_desc(
  55. hw,
  56. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  57. skb->len, PCI_DMA_TODEVICE);
  58. kfree_skb(skb);
  59. ring->idx = (ring->idx + 1) % ring->entries;
  60. }
  61. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  62. }
  63. static void _rtl8821ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  64. u8 set_bits, u8 clear_bits)
  65. {
  66. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  67. struct rtl_priv *rtlpriv = rtl_priv(hw);
  68. rtlpci->reg_bcn_ctrl_val |= set_bits;
  69. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  70. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  71. }
  72. void _rtl8821ae_stop_tx_beacon(struct ieee80211_hw *hw)
  73. {
  74. struct rtl_priv *rtlpriv = rtl_priv(hw);
  75. u8 tmp1byte;
  76. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  77. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  78. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  79. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  80. tmp1byte &= ~(BIT(0));
  81. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  82. }
  83. void _rtl8821ae_resume_tx_beacon(struct ieee80211_hw *hw)
  84. {
  85. struct rtl_priv *rtlpriv = rtl_priv(hw);
  86. u8 tmp1byte;
  87. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  88. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  89. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  90. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  91. tmp1byte |= BIT(0);
  92. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  93. }
  94. static void _rtl8821ae_enable_bcn_sub_func(struct ieee80211_hw *hw)
  95. {
  96. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
  97. }
  98. static void _rtl8821ae_disable_bcn_sub_func(struct ieee80211_hw *hw)
  99. {
  100. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
  101. }
  102. static void _rtl8821ae_set_fw_clock_on(struct ieee80211_hw *hw,
  103. u8 rpwm_val, bool b_need_turn_off_ckk)
  104. {
  105. struct rtl_priv *rtlpriv = rtl_priv(hw);
  106. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  107. bool b_support_remote_wake_up;
  108. u32 count = 0, isr_regaddr, content;
  109. bool b_schedule_timer = b_need_turn_off_ckk;
  110. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  111. (u8 *)(&b_support_remote_wake_up));
  112. if (!rtlhal->fw_ready)
  113. return;
  114. if (!rtlpriv->psc.fw_current_inpsmode)
  115. return;
  116. while (1) {
  117. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  118. if (rtlhal->fw_clk_change_in_progress) {
  119. while (rtlhal->fw_clk_change_in_progress) {
  120. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  121. count++;
  122. udelay(100);
  123. if (count > 1000)
  124. goto change_done;
  125. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  126. }
  127. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  128. } else {
  129. rtlhal->fw_clk_change_in_progress = false;
  130. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  131. goto change_done;
  132. }
  133. }
  134. change_done:
  135. if (IS_IN_LOW_POWER_STATE_8821AE(rtlhal->fw_ps_state)) {
  136. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  137. (u8 *)(&rpwm_val));
  138. if (FW_PS_IS_ACK(rpwm_val)) {
  139. isr_regaddr = REG_HISR;
  140. content = rtl_read_dword(rtlpriv, isr_regaddr);
  141. while (!(content & IMR_CPWM) && (count < 500)) {
  142. udelay(50);
  143. count++;
  144. content = rtl_read_dword(rtlpriv, isr_regaddr);
  145. }
  146. if (content & IMR_CPWM) {
  147. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  148. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_8821AE;
  149. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  150. "Receive CPWM INT!!! Set rtlhal->FwPSState = %X\n",
  151. rtlhal->fw_ps_state);
  152. }
  153. }
  154. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  155. rtlhal->fw_clk_change_in_progress = false;
  156. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  157. if (b_schedule_timer)
  158. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  159. jiffies + MSECS(10));
  160. } else {
  161. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  162. rtlhal->fw_clk_change_in_progress = false;
  163. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  164. }
  165. }
  166. static void _rtl8821ae_set_fw_clock_off(struct ieee80211_hw *hw,
  167. u8 rpwm_val)
  168. {
  169. struct rtl_priv *rtlpriv = rtl_priv(hw);
  170. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  171. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  172. struct rtl8192_tx_ring *ring;
  173. enum rf_pwrstate rtstate;
  174. bool b_schedule_timer = false;
  175. u8 queue;
  176. if (!rtlhal->fw_ready)
  177. return;
  178. if (!rtlpriv->psc.fw_current_inpsmode)
  179. return;
  180. if (!rtlhal->allow_sw_to_change_hwclc)
  181. return;
  182. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  183. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  184. return;
  185. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  186. ring = &rtlpci->tx_ring[queue];
  187. if (skb_queue_len(&ring->queue)) {
  188. b_schedule_timer = true;
  189. break;
  190. }
  191. }
  192. if (b_schedule_timer) {
  193. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  194. jiffies + MSECS(10));
  195. return;
  196. }
  197. if (FW_PS_STATE(rtlhal->fw_ps_state) !=
  198. FW_PS_STATE_RF_OFF_LOW_PWR_8821AE) {
  199. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  200. if (!rtlhal->fw_clk_change_in_progress) {
  201. rtlhal->fw_clk_change_in_progress = true;
  202. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  203. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  204. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  205. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  206. (u8 *)(&rpwm_val));
  207. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  208. rtlhal->fw_clk_change_in_progress = false;
  209. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  210. } else {
  211. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  212. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  213. jiffies + MSECS(10));
  214. }
  215. }
  216. }
  217. static void _rtl8821ae_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  218. {
  219. u8 rpwm_val = 0;
  220. rpwm_val |= (FW_PS_STATE_RF_OFF_8821AE | FW_PS_ACK);
  221. _rtl8821ae_set_fw_clock_on(hw, rpwm_val, true);
  222. }
  223. static void _rtl8821ae_fwlps_leave(struct ieee80211_hw *hw)
  224. {
  225. struct rtl_priv *rtlpriv = rtl_priv(hw);
  226. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  227. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  228. bool fw_current_inps = false;
  229. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  230. if (ppsc->low_power_enable) {
  231. rpwm_val = (FW_PS_STATE_ALL_ON_8821AE|FW_PS_ACK);/* RF on */
  232. _rtl8821ae_set_fw_clock_on(hw, rpwm_val, false);
  233. rtlhal->allow_sw_to_change_hwclc = false;
  234. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  235. (u8 *)(&fw_pwrmode));
  236. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  237. (u8 *)(&fw_current_inps));
  238. } else {
  239. rpwm_val = FW_PS_STATE_ALL_ON_8821AE; /* RF on */
  240. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  241. (u8 *)(&rpwm_val));
  242. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  243. (u8 *)(&fw_pwrmode));
  244. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  245. (u8 *)(&fw_current_inps));
  246. }
  247. }
  248. static void _rtl8821ae_fwlps_enter(struct ieee80211_hw *hw)
  249. {
  250. struct rtl_priv *rtlpriv = rtl_priv(hw);
  251. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  252. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  253. bool fw_current_inps = true;
  254. u8 rpwm_val;
  255. if (ppsc->low_power_enable) {
  256. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_8821AE; /* RF off */
  257. rtlpriv->cfg->ops->set_hw_reg(hw,
  258. HW_VAR_FW_PSMODE_STATUS,
  259. (u8 *)(&fw_current_inps));
  260. rtlpriv->cfg->ops->set_hw_reg(hw,
  261. HW_VAR_H2C_FW_PWRMODE,
  262. (u8 *)(&ppsc->fwctrl_psmode));
  263. rtlhal->allow_sw_to_change_hwclc = true;
  264. _rtl8821ae_set_fw_clock_off(hw, rpwm_val);
  265. } else {
  266. rpwm_val = FW_PS_STATE_RF_OFF_8821AE; /* RF off */
  267. rtlpriv->cfg->ops->set_hw_reg(hw,
  268. HW_VAR_FW_PSMODE_STATUS,
  269. (u8 *)(&fw_current_inps));
  270. rtlpriv->cfg->ops->set_hw_reg(hw,
  271. HW_VAR_H2C_FW_PWRMODE,
  272. (u8 *)(&ppsc->fwctrl_psmode));
  273. rtlpriv->cfg->ops->set_hw_reg(hw,
  274. HW_VAR_SET_RPWM,
  275. (u8 *)(&rpwm_val));
  276. }
  277. }
  278. static void _rtl8821ae_download_rsvd_page(struct ieee80211_hw *hw,
  279. bool dl_whole_packets)
  280. {
  281. struct rtl_priv *rtlpriv = rtl_priv(hw);
  282. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  283. u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
  284. u8 count = 0, dlbcn_count = 0;
  285. bool send_beacon = false;
  286. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  287. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr | BIT(0)));
  288. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  289. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  290. tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  291. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  292. tmp_reg422 & (~BIT(6)));
  293. if (tmp_reg422 & BIT(6))
  294. send_beacon = true;
  295. do {
  296. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  297. rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
  298. (bcnvalid_reg | BIT(0)));
  299. _rtl8821ae_return_beacon_queue_skb(hw);
  300. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  301. rtl8812ae_set_fw_rsvdpagepkt(hw, false,
  302. dl_whole_packets);
  303. else
  304. rtl8821ae_set_fw_rsvdpagepkt(hw, false,
  305. dl_whole_packets);
  306. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  307. count = 0;
  308. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  309. count++;
  310. udelay(10);
  311. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  312. }
  313. dlbcn_count++;
  314. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  315. if (!(bcnvalid_reg & BIT(0)))
  316. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  317. "Download RSVD page failed!\n");
  318. if (bcnvalid_reg & BIT(0) && rtlhal->enter_pnp_sleep) {
  319. rtl_write_byte(rtlpriv, REG_TDECTRL + 2, bcnvalid_reg | BIT(0));
  320. _rtl8821ae_return_beacon_queue_skb(hw);
  321. if (send_beacon) {
  322. dlbcn_count = 0;
  323. do {
  324. rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
  325. bcnvalid_reg | BIT(0));
  326. _rtl8821ae_return_beacon_queue_skb(hw);
  327. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  328. rtl8812ae_set_fw_rsvdpagepkt(hw, true,
  329. false);
  330. else
  331. rtl8821ae_set_fw_rsvdpagepkt(hw, true,
  332. false);
  333. /* check rsvd page download OK. */
  334. bcnvalid_reg = rtl_read_byte(rtlpriv,
  335. REG_TDECTRL + 2);
  336. count = 0;
  337. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  338. count++;
  339. udelay(10);
  340. bcnvalid_reg =
  341. rtl_read_byte(rtlpriv,
  342. REG_TDECTRL + 2);
  343. }
  344. dlbcn_count++;
  345. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  346. if (!(bcnvalid_reg & BIT(0)))
  347. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  348. "2 Download RSVD page failed!\n");
  349. }
  350. }
  351. if (bcnvalid_reg & BIT(0))
  352. rtl_write_byte(rtlpriv, REG_TDECTRL + 2, BIT(0));
  353. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  354. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  355. if (send_beacon)
  356. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
  357. if (!rtlhal->enter_pnp_sleep) {
  358. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  359. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr & ~(BIT(0))));
  360. }
  361. }
  362. void rtl8821ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  363. {
  364. struct rtl_priv *rtlpriv = rtl_priv(hw);
  365. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  366. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  367. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  368. switch (variable) {
  369. case HW_VAR_ETHER_ADDR:
  370. *((u32 *)(val)) = rtl_read_dword(rtlpriv, REG_MACID);
  371. *((u16 *)(val+4)) = rtl_read_word(rtlpriv, REG_MACID + 4);
  372. break;
  373. case HW_VAR_BSSID:
  374. *((u32 *)(val)) = rtl_read_dword(rtlpriv, REG_BSSID);
  375. *((u16 *)(val+4)) = rtl_read_word(rtlpriv, REG_BSSID+4);
  376. break;
  377. case HW_VAR_MEDIA_STATUS:
  378. val[0] = rtl_read_byte(rtlpriv, MSR) & 0x3;
  379. break;
  380. case HW_VAR_SLOT_TIME:
  381. *((u8 *)(val)) = mac->slot_time;
  382. break;
  383. case HW_VAR_BEACON_INTERVAL:
  384. *((u16 *)(val)) = rtl_read_word(rtlpriv, REG_BCN_INTERVAL);
  385. break;
  386. case HW_VAR_ATIM_WINDOW:
  387. *((u16 *)(val)) = rtl_read_word(rtlpriv, REG_ATIMWND);
  388. break;
  389. case HW_VAR_RCR:
  390. *((u32 *)(val)) = rtlpci->receive_config;
  391. break;
  392. case HW_VAR_RF_STATE:
  393. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  394. break;
  395. case HW_VAR_FWLPS_RF_ON:{
  396. enum rf_pwrstate rfstate;
  397. u32 val_rcr;
  398. rtlpriv->cfg->ops->get_hw_reg(hw,
  399. HW_VAR_RF_STATE,
  400. (u8 *)(&rfstate));
  401. if (rfstate == ERFOFF) {
  402. *((bool *)(val)) = true;
  403. } else {
  404. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  405. val_rcr &= 0x00070000;
  406. if (val_rcr)
  407. *((bool *)(val)) = false;
  408. else
  409. *((bool *)(val)) = true;
  410. }
  411. break; }
  412. case HW_VAR_FW_PSMODE_STATUS:
  413. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  414. break;
  415. case HW_VAR_CORRECT_TSF:{
  416. u64 tsf;
  417. u32 *ptsf_low = (u32 *)&tsf;
  418. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  419. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  420. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  421. *((u64 *)(val)) = tsf;
  422. break; }
  423. case HAL_DEF_WOWLAN:
  424. if (ppsc->wo_wlan_mode)
  425. *((bool *)(val)) = true;
  426. else
  427. *((bool *)(val)) = false;
  428. break;
  429. default:
  430. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  431. "switch case %#x not processed\n", variable);
  432. break;
  433. }
  434. }
  435. void rtl8821ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  436. {
  437. struct rtl_priv *rtlpriv = rtl_priv(hw);
  438. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  439. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  440. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  441. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  442. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  443. u8 idx;
  444. switch (variable) {
  445. case HW_VAR_ETHER_ADDR:{
  446. for (idx = 0; idx < ETH_ALEN; idx++) {
  447. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  448. val[idx]);
  449. }
  450. break;
  451. }
  452. case HW_VAR_BASIC_RATE:{
  453. u16 b_rate_cfg = ((u16 *)val)[0];
  454. b_rate_cfg = b_rate_cfg & 0x15f;
  455. rtl_write_word(rtlpriv, REG_RRSR, b_rate_cfg);
  456. break;
  457. }
  458. case HW_VAR_BSSID:{
  459. for (idx = 0; idx < ETH_ALEN; idx++) {
  460. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  461. val[idx]);
  462. }
  463. break;
  464. }
  465. case HW_VAR_SIFS:
  466. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  467. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[0]);
  468. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  469. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  470. rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM + 1, val[0]);
  471. rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM, val[0]);
  472. break;
  473. case HW_VAR_R2T_SIFS:
  474. rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM + 1, val[0]);
  475. break;
  476. case HW_VAR_SLOT_TIME:{
  477. u8 e_aci;
  478. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  479. "HW_VAR_SLOT_TIME %x\n", val[0]);
  480. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  481. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  482. rtlpriv->cfg->ops->set_hw_reg(hw,
  483. HW_VAR_AC_PARAM,
  484. (u8 *)(&e_aci));
  485. }
  486. break; }
  487. case HW_VAR_ACK_PREAMBLE:{
  488. u8 reg_tmp;
  489. u8 short_preamble = (bool)(*(u8 *)val);
  490. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
  491. if (short_preamble) {
  492. reg_tmp |= BIT(1);
  493. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2,
  494. reg_tmp);
  495. } else {
  496. reg_tmp &= (~BIT(1));
  497. rtl_write_byte(rtlpriv,
  498. REG_TRXPTCL_CTL + 2,
  499. reg_tmp);
  500. }
  501. break; }
  502. case HW_VAR_WPA_CONFIG:
  503. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  504. break;
  505. case HW_VAR_AMPDU_MIN_SPACE:{
  506. u8 min_spacing_to_set;
  507. u8 sec_min_space;
  508. min_spacing_to_set = *((u8 *)val);
  509. if (min_spacing_to_set <= 7) {
  510. sec_min_space = 0;
  511. if (min_spacing_to_set < sec_min_space)
  512. min_spacing_to_set = sec_min_space;
  513. mac->min_space_cfg = ((mac->min_space_cfg &
  514. 0xf8) |
  515. min_spacing_to_set);
  516. *val = min_spacing_to_set;
  517. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  518. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  519. mac->min_space_cfg);
  520. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  521. mac->min_space_cfg);
  522. }
  523. break; }
  524. case HW_VAR_SHORTGI_DENSITY:{
  525. u8 density_to_set;
  526. density_to_set = *((u8 *)val);
  527. mac->min_space_cfg |= (density_to_set << 3);
  528. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  529. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  530. mac->min_space_cfg);
  531. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  532. mac->min_space_cfg);
  533. break; }
  534. case HW_VAR_AMPDU_FACTOR:{
  535. u32 ampdu_len = (*((u8 *)val));
  536. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  537. if (ampdu_len < VHT_AGG_SIZE_128K)
  538. ampdu_len =
  539. (0x2000 << (*((u8 *)val))) - 1;
  540. else
  541. ampdu_len = 0x1ffff;
  542. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  543. if (ampdu_len < HT_AGG_SIZE_64K)
  544. ampdu_len =
  545. (0x2000 << (*((u8 *)val))) - 1;
  546. else
  547. ampdu_len = 0xffff;
  548. }
  549. ampdu_len |= BIT(31);
  550. rtl_write_dword(rtlpriv,
  551. REG_AMPDU_MAX_LENGTH_8812, ampdu_len);
  552. break; }
  553. case HW_VAR_AC_PARAM:{
  554. u8 e_aci = *((u8 *)val);
  555. rtl8821ae_dm_init_edca_turbo(hw);
  556. if (rtlpci->acm_method != EACMWAY2_SW)
  557. rtlpriv->cfg->ops->set_hw_reg(hw,
  558. HW_VAR_ACM_CTRL,
  559. (u8 *)(&e_aci));
  560. break; }
  561. case HW_VAR_ACM_CTRL:{
  562. u8 e_aci = *((u8 *)val);
  563. union aci_aifsn *p_aci_aifsn =
  564. (union aci_aifsn *)(&mac->ac[0].aifs);
  565. u8 acm = p_aci_aifsn->f.acm;
  566. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  567. acm_ctrl =
  568. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  569. if (acm) {
  570. switch (e_aci) {
  571. case AC0_BE:
  572. acm_ctrl |= ACMHW_BEQEN;
  573. break;
  574. case AC2_VI:
  575. acm_ctrl |= ACMHW_VIQEN;
  576. break;
  577. case AC3_VO:
  578. acm_ctrl |= ACMHW_VOQEN;
  579. break;
  580. default:
  581. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  582. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  583. acm);
  584. break;
  585. }
  586. } else {
  587. switch (e_aci) {
  588. case AC0_BE:
  589. acm_ctrl &= (~ACMHW_BEQEN);
  590. break;
  591. case AC2_VI:
  592. acm_ctrl &= (~ACMHW_VIQEN);
  593. break;
  594. case AC3_VO:
  595. acm_ctrl &= (~ACMHW_VOQEN);
  596. break;
  597. default:
  598. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  599. "switch case %#x not processed\n",
  600. e_aci);
  601. break;
  602. }
  603. }
  604. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  605. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  606. acm_ctrl);
  607. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  608. break; }
  609. case HW_VAR_RCR:
  610. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  611. rtlpci->receive_config = ((u32 *)(val))[0];
  612. break;
  613. case HW_VAR_RETRY_LIMIT:{
  614. u8 retry_limit = ((u8 *)(val))[0];
  615. rtl_write_word(rtlpriv, REG_RL,
  616. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  617. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  618. break; }
  619. case HW_VAR_DUAL_TSF_RST:
  620. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  621. break;
  622. case HW_VAR_EFUSE_BYTES:
  623. rtlefuse->efuse_usedbytes = *((u16 *)val);
  624. break;
  625. case HW_VAR_EFUSE_USAGE:
  626. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  627. break;
  628. case HW_VAR_IO_CMD:
  629. rtl8821ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
  630. break;
  631. case HW_VAR_SET_RPWM:{
  632. u8 rpwm_val;
  633. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  634. udelay(1);
  635. if (rpwm_val & BIT(7)) {
  636. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  637. (*(u8 *)val));
  638. } else {
  639. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  640. ((*(u8 *)val) | BIT(7)));
  641. }
  642. break; }
  643. case HW_VAR_H2C_FW_PWRMODE:
  644. rtl8821ae_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  645. break;
  646. case HW_VAR_FW_PSMODE_STATUS:
  647. ppsc->fw_current_inpsmode = *((bool *)val);
  648. break;
  649. case HW_VAR_INIT_RTS_RATE:
  650. break;
  651. case HW_VAR_RESUME_CLK_ON:
  652. _rtl8821ae_set_fw_ps_rf_on(hw);
  653. break;
  654. case HW_VAR_FW_LPS_ACTION:{
  655. bool b_enter_fwlps = *((bool *)val);
  656. if (b_enter_fwlps)
  657. _rtl8821ae_fwlps_enter(hw);
  658. else
  659. _rtl8821ae_fwlps_leave(hw);
  660. break; }
  661. case HW_VAR_H2C_FW_JOINBSSRPT:{
  662. u8 mstatus = (*(u8 *)val);
  663. if (mstatus == RT_MEDIA_CONNECT) {
  664. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  665. NULL);
  666. _rtl8821ae_download_rsvd_page(hw, false);
  667. }
  668. rtl8821ae_set_fw_media_status_rpt_cmd(hw, mstatus);
  669. break; }
  670. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  671. rtl8821ae_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  672. break;
  673. case HW_VAR_AID:{
  674. u16 u2btmp;
  675. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  676. u2btmp &= 0xC000;
  677. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  678. mac->assoc_id));
  679. break; }
  680. case HW_VAR_CORRECT_TSF:{
  681. u8 btype_ibss = ((u8 *)(val))[0];
  682. if (btype_ibss)
  683. _rtl8821ae_stop_tx_beacon(hw);
  684. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  685. rtl_write_dword(rtlpriv, REG_TSFTR,
  686. (u32)(mac->tsf & 0xffffffff));
  687. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  688. (u32)((mac->tsf >> 32) & 0xffffffff));
  689. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  690. if (btype_ibss)
  691. _rtl8821ae_resume_tx_beacon(hw);
  692. break; }
  693. case HW_VAR_NAV_UPPER: {
  694. u32 us_nav_upper = *(u32 *)val;
  695. if (us_nav_upper > HAL_92C_NAV_UPPER_UNIT * 0xFF) {
  696. RT_TRACE(rtlpriv, COMP_INIT , DBG_WARNING,
  697. "The setting value (0x%08X us) of NAV_UPPER is larger than (%d * 0xFF)!!!\n",
  698. us_nav_upper, HAL_92C_NAV_UPPER_UNIT);
  699. break;
  700. }
  701. rtl_write_byte(rtlpriv, REG_NAV_UPPER,
  702. ((u8)((us_nav_upper +
  703. HAL_92C_NAV_UPPER_UNIT - 1) /
  704. HAL_92C_NAV_UPPER_UNIT)));
  705. break; }
  706. case HW_VAR_KEEP_ALIVE: {
  707. u8 array[2];
  708. array[0] = 0xff;
  709. array[1] = *((u8 *)val);
  710. rtl8821ae_fill_h2c_cmd(hw, H2C_8821AE_KEEP_ALIVE_CTRL, 2,
  711. array);
  712. break; }
  713. default:
  714. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  715. "switch case %#x not processed\n", variable);
  716. break;
  717. }
  718. }
  719. static bool _rtl8821ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  720. {
  721. struct rtl_priv *rtlpriv = rtl_priv(hw);
  722. bool status = true;
  723. long count = 0;
  724. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  725. _LLT_OP(_LLT_WRITE_ACCESS);
  726. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  727. do {
  728. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  729. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  730. break;
  731. if (count > POLLING_LLT_THRESHOLD) {
  732. pr_err("Failed to polling write LLT done at address %d!\n",
  733. address);
  734. status = false;
  735. break;
  736. }
  737. } while (++count);
  738. return status;
  739. }
  740. static bool _rtl8821ae_llt_table_init(struct ieee80211_hw *hw)
  741. {
  742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  743. unsigned short i;
  744. u8 txpktbuf_bndy;
  745. u32 rqpn;
  746. u8 maxpage;
  747. bool status;
  748. maxpage = 255;
  749. txpktbuf_bndy = 0xF7;
  750. rqpn = 0x80e60808;
  751. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  752. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, MAX_RX_DMA_BUFFER_SIZE - 1);
  753. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  754. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  755. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  756. rtl_write_byte(rtlpriv, REG_PBP, 0x31);
  757. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  758. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  759. status = _rtl8821ae_llt_write(hw, i, i + 1);
  760. if (!status)
  761. return status;
  762. }
  763. status = _rtl8821ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  764. if (!status)
  765. return status;
  766. for (i = txpktbuf_bndy; i < maxpage; i++) {
  767. status = _rtl8821ae_llt_write(hw, i, (i + 1));
  768. if (!status)
  769. return status;
  770. }
  771. status = _rtl8821ae_llt_write(hw, maxpage, txpktbuf_bndy);
  772. if (!status)
  773. return status;
  774. rtl_write_dword(rtlpriv, REG_RQPN, rqpn);
  775. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x00);
  776. return true;
  777. }
  778. static void _rtl8821ae_gen_refresh_led_state(struct ieee80211_hw *hw)
  779. {
  780. struct rtl_priv *rtlpriv = rtl_priv(hw);
  781. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  782. struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
  783. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  784. if (rtlpriv->rtlhal.up_first_time)
  785. return;
  786. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  787. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  788. rtl8812ae_sw_led_on(hw, pled0);
  789. else
  790. rtl8821ae_sw_led_on(hw, pled0);
  791. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  792. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  793. rtl8812ae_sw_led_on(hw, pled0);
  794. else
  795. rtl8821ae_sw_led_on(hw, pled0);
  796. else
  797. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  798. rtl8812ae_sw_led_off(hw, pled0);
  799. else
  800. rtl8821ae_sw_led_off(hw, pled0);
  801. }
  802. static bool _rtl8821ae_init_mac(struct ieee80211_hw *hw)
  803. {
  804. struct rtl_priv *rtlpriv = rtl_priv(hw);
  805. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  806. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  807. u8 bytetmp = 0;
  808. u16 wordtmp = 0;
  809. bool mac_func_enable = rtlhal->mac_func_enable;
  810. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  811. /*Auto Power Down to CHIP-off State*/
  812. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  813. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  814. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  815. /* HW Power on sequence*/
  816. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  817. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  818. RTL8812_NIC_ENABLE_FLOW)) {
  819. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  820. "init 8812 MAC Fail as power on failure\n");
  821. return false;
  822. }
  823. } else {
  824. /* HW Power on sequence */
  825. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_A_MSK,
  826. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  827. RTL8821A_NIC_ENABLE_FLOW)){
  828. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  829. "init 8821 MAC Fail as power on failure\n");
  830. return false;
  831. }
  832. }
  833. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  834. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  835. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  836. bytetmp = 0xff;
  837. rtl_write_byte(rtlpriv, REG_CR, bytetmp);
  838. mdelay(2);
  839. bytetmp = 0xff;
  840. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
  841. mdelay(2);
  842. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  843. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CFG + 3);
  844. if (bytetmp & BIT(0)) {
  845. bytetmp = rtl_read_byte(rtlpriv, 0x7c);
  846. bytetmp |= BIT(6);
  847. rtl_write_byte(rtlpriv, 0x7c, bytetmp);
  848. }
  849. }
  850. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
  851. bytetmp &= ~BIT(4);
  852. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp);
  853. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  854. if (!mac_func_enable) {
  855. if (!_rtl8821ae_llt_table_init(hw))
  856. return false;
  857. }
  858. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  859. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  860. /* Enable FW Beamformer Interrupt */
  861. bytetmp = rtl_read_byte(rtlpriv, REG_FWIMR + 3);
  862. rtl_write_byte(rtlpriv, REG_FWIMR + 3, bytetmp | BIT(6));
  863. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  864. wordtmp &= 0xf;
  865. wordtmp |= 0xF5B1;
  866. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  867. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  868. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  869. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  870. /*low address*/
  871. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  872. rtlpci->tx_ring[BEACON_QUEUE].dma & DMA_BIT_MASK(32));
  873. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  874. rtlpci->tx_ring[MGNT_QUEUE].dma & DMA_BIT_MASK(32));
  875. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  876. rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  877. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  878. rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  879. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  880. rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  881. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  882. rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  883. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  884. rtlpci->tx_ring[HIGH_QUEUE].dma & DMA_BIT_MASK(32));
  885. rtl_write_dword(rtlpriv, REG_RX_DESA,
  886. rtlpci->rx_ring[RX_MPDU_QUEUE].dma & DMA_BIT_MASK(32));
  887. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  888. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  889. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0);
  890. rtl_write_byte(rtlpriv, REG_SECONDARY_CCA_CTRL, 0x3);
  891. _rtl8821ae_gen_refresh_led_state(hw);
  892. return true;
  893. }
  894. static void _rtl8821ae_hw_configure(struct ieee80211_hw *hw)
  895. {
  896. struct rtl_priv *rtlpriv = rtl_priv(hw);
  897. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  898. u32 reg_rrsr;
  899. reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  900. rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
  901. /* ARFB table 9 for 11ac 5G 2SS */
  902. rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0xfffff000);
  903. /* ARFB table 10 for 11ac 5G 1SS */
  904. rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x003ff000);
  905. /* ARFB table 11 for 11ac 24G 1SS */
  906. rtl_write_dword(rtlpriv, REG_ARFR2, 0x00000015);
  907. rtl_write_dword(rtlpriv, REG_ARFR2 + 4, 0x003ff000);
  908. /* ARFB table 12 for 11ac 24G 1SS */
  909. rtl_write_dword(rtlpriv, REG_ARFR3, 0x00000015);
  910. rtl_write_dword(rtlpriv, REG_ARFR3 + 4, 0xffcff000);
  911. /* 0x420[7] = 0 , enable retry AMPDU in new AMPD not singal MPDU. */
  912. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F00);
  913. rtl_write_byte(rtlpriv, REG_AMPDU_MAX_TIME, 0x70);
  914. /*Set retry limit*/
  915. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  916. /* Set Data / Response auto rate fallack retry count*/
  917. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  918. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  919. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  920. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  921. rtlpci->reg_bcn_ctrl_val = 0x1d;
  922. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  923. /* TBTT prohibit hold time. Suggested by designer TimChen. */
  924. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  925. /* AGGR_BK_TIME Reg51A 0x16 */
  926. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
  927. /*For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
  928. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  929. rtl_write_byte(rtlpriv, REG_HT_SINGLE_AMPDU, 0x80);
  930. rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
  931. rtl_write_word(rtlpriv, REG_MAX_AGGR_NUM, 0x1F1F);
  932. }
  933. static u16 _rtl8821ae_mdio_read(struct rtl_priv *rtlpriv, u8 addr)
  934. {
  935. u16 ret = 0;
  936. u8 tmp = 0, count = 0;
  937. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(6));
  938. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  939. count = 0;
  940. while (tmp && count < 20) {
  941. udelay(10);
  942. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  943. count++;
  944. }
  945. if (0 == tmp)
  946. ret = rtl_read_word(rtlpriv, REG_MDIO_RDATA);
  947. return ret;
  948. }
  949. static void _rtl8821ae_mdio_write(struct rtl_priv *rtlpriv, u8 addr, u16 data)
  950. {
  951. u8 tmp = 0, count = 0;
  952. rtl_write_word(rtlpriv, REG_MDIO_WDATA, data);
  953. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(5));
  954. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  955. count = 0;
  956. while (tmp && count < 20) {
  957. udelay(10);
  958. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  959. count++;
  960. }
  961. }
  962. static u8 _rtl8821ae_dbi_read(struct rtl_priv *rtlpriv, u16 addr)
  963. {
  964. u16 read_addr = addr & 0xfffc;
  965. u8 tmp = 0, count = 0, ret = 0;
  966. rtl_write_word(rtlpriv, REG_DBI_ADDR, read_addr);
  967. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x2);
  968. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  969. count = 0;
  970. while (tmp && count < 20) {
  971. udelay(10);
  972. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  973. count++;
  974. }
  975. if (0 == tmp) {
  976. read_addr = REG_DBI_RDATA + addr % 4;
  977. ret = rtl_read_byte(rtlpriv, read_addr);
  978. }
  979. return ret;
  980. }
  981. static void _rtl8821ae_dbi_write(struct rtl_priv *rtlpriv, u16 addr, u8 data)
  982. {
  983. u8 tmp = 0, count = 0;
  984. u16 write_addr, remainder = addr % 4;
  985. write_addr = REG_DBI_WDATA + remainder;
  986. rtl_write_byte(rtlpriv, write_addr, data);
  987. write_addr = (addr & 0xfffc) | (BIT(0) << (remainder + 12));
  988. rtl_write_word(rtlpriv, REG_DBI_ADDR, write_addr);
  989. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x1);
  990. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  991. count = 0;
  992. while (tmp && count < 20) {
  993. udelay(10);
  994. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  995. count++;
  996. }
  997. }
  998. static void _rtl8821ae_enable_aspm_back_door(struct ieee80211_hw *hw)
  999. {
  1000. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1001. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1002. u8 tmp;
  1003. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1004. if (_rtl8821ae_mdio_read(rtlpriv, 0x04) != 0x8544)
  1005. _rtl8821ae_mdio_write(rtlpriv, 0x04, 0x8544);
  1006. if (_rtl8821ae_mdio_read(rtlpriv, 0x0b) != 0x0070)
  1007. _rtl8821ae_mdio_write(rtlpriv, 0x0b, 0x0070);
  1008. }
  1009. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x70f);
  1010. _rtl8821ae_dbi_write(rtlpriv, 0x70f, tmp | BIT(7) |
  1011. ASPM_L1_LATENCY << 3);
  1012. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x719);
  1013. _rtl8821ae_dbi_write(rtlpriv, 0x719, tmp | BIT(3) | BIT(4));
  1014. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1015. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x718);
  1016. _rtl8821ae_dbi_write(rtlpriv, 0x718, tmp|BIT(4));
  1017. }
  1018. }
  1019. void rtl8821ae_enable_hw_security_config(struct ieee80211_hw *hw)
  1020. {
  1021. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1022. u8 sec_reg_value;
  1023. u8 tmp;
  1024. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1025. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  1026. rtlpriv->sec.pairwise_enc_algorithm,
  1027. rtlpriv->sec.group_enc_algorithm);
  1028. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  1029. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1030. "not open hw encryption\n");
  1031. return;
  1032. }
  1033. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  1034. if (rtlpriv->sec.use_defaultkey) {
  1035. sec_reg_value |= SCR_TXUSEDK;
  1036. sec_reg_value |= SCR_RXUSEDK;
  1037. }
  1038. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  1039. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1040. rtl_write_byte(rtlpriv, REG_CR + 1, tmp | BIT(1));
  1041. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1042. "The SECR-value %x\n", sec_reg_value);
  1043. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  1044. }
  1045. /* Static MacID Mapping (cf. Used in MacIdDoStaticMapping) ---------- */
  1046. #define MAC_ID_STATIC_FOR_DEFAULT_PORT 0
  1047. #define MAC_ID_STATIC_FOR_BROADCAST_MULTICAST 1
  1048. #define MAC_ID_STATIC_FOR_BT_CLIENT_START 2
  1049. #define MAC_ID_STATIC_FOR_BT_CLIENT_END 3
  1050. /* ----------------------------------------------------------- */
  1051. static void rtl8821ae_macid_initialize_mediastatus(struct ieee80211_hw *hw)
  1052. {
  1053. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1054. u8 media_rpt[4] = {RT_MEDIA_CONNECT, 1,
  1055. MAC_ID_STATIC_FOR_BROADCAST_MULTICAST,
  1056. MAC_ID_STATIC_FOR_BT_CLIENT_END};
  1057. rtlpriv->cfg->ops->set_hw_reg(hw,
  1058. HW_VAR_H2C_FW_MEDIASTATUSRPT, media_rpt);
  1059. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1060. "Initialize MacId media status: from %d to %d\n",
  1061. MAC_ID_STATIC_FOR_BROADCAST_MULTICAST,
  1062. MAC_ID_STATIC_FOR_BT_CLIENT_END);
  1063. }
  1064. static bool _rtl8821ae_check_pcie_dma_hang(struct ieee80211_hw *hw)
  1065. {
  1066. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1067. u8 tmp;
  1068. /* write reg 0x350 Bit[26]=1. Enable debug port. */
  1069. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1070. if (!(tmp & BIT(2))) {
  1071. rtl_write_byte(rtlpriv, REG_DBI_CTRL + 3, (tmp | BIT(2)));
  1072. mdelay(100);
  1073. }
  1074. /* read reg 0x350 Bit[25] if 1 : RX hang */
  1075. /* read reg 0x350 Bit[24] if 1 : TX hang */
  1076. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1077. if ((tmp & BIT(0)) || (tmp & BIT(1))) {
  1078. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1079. "CheckPcieDMAHang8821AE(): true! Reset PCIE DMA!\n");
  1080. return true;
  1081. } else {
  1082. return false;
  1083. }
  1084. }
  1085. static bool _rtl8821ae_reset_pcie_interface_dma(struct ieee80211_hw *hw,
  1086. bool mac_power_on,
  1087. bool in_watchdog)
  1088. {
  1089. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1090. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1091. u8 tmp;
  1092. bool release_mac_rx_pause;
  1093. u8 backup_pcie_dma_pause;
  1094. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  1095. /* 1. Disable register write lock. 0x1c[1] = 0 */
  1096. tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
  1097. tmp &= ~(BIT(1));
  1098. rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
  1099. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1100. /* write 0xCC bit[2] = 1'b1 */
  1101. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1102. tmp |= BIT(2);
  1103. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1104. }
  1105. /* 2. Check and pause TRX DMA */
  1106. /* write 0x284 bit[18] = 1'b1 */
  1107. /* write 0x301 = 0xFF */
  1108. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1109. if (tmp & BIT(2)) {
  1110. /* Already pause before the function for another purpose. */
  1111. release_mac_rx_pause = false;
  1112. } else {
  1113. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1114. release_mac_rx_pause = true;
  1115. }
  1116. backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
  1117. if (backup_pcie_dma_pause != 0xFF)
  1118. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
  1119. if (mac_power_on) {
  1120. /* 3. reset TRX function */
  1121. /* write 0x100 = 0x00 */
  1122. rtl_write_byte(rtlpriv, REG_CR, 0);
  1123. }
  1124. /* 4. Reset PCIe DMA. 0x3[0] = 0 */
  1125. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1126. tmp &= ~(BIT(0));
  1127. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1128. /* 5. Enable PCIe DMA. 0x3[0] = 1 */
  1129. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1130. tmp |= BIT(0);
  1131. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1132. if (mac_power_on) {
  1133. /* 6. enable TRX function */
  1134. /* write 0x100 = 0xFF */
  1135. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1136. /* We should init LLT & RQPN and
  1137. * prepare Tx/Rx descrptor address later
  1138. * because MAC function is reset.*/
  1139. }
  1140. /* 7. Restore PCIe autoload down bit */
  1141. /* 8812AE does not has the defination. */
  1142. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1143. /* write 0xF8 bit[17] = 1'b1 */
  1144. tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
  1145. tmp |= BIT(1);
  1146. rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
  1147. }
  1148. /* In MAC power on state, BB and RF maybe in ON state,
  1149. * if we release TRx DMA here.
  1150. * it will cause packets to be started to Tx/Rx,
  1151. * so we release Tx/Rx DMA later.*/
  1152. if (!mac_power_on/* || in_watchdog*/) {
  1153. /* 8. release TRX DMA */
  1154. /* write 0x284 bit[18] = 1'b0 */
  1155. /* write 0x301 = 0x00 */
  1156. if (release_mac_rx_pause) {
  1157. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1158. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
  1159. tmp & (~BIT(2)));
  1160. }
  1161. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
  1162. backup_pcie_dma_pause);
  1163. }
  1164. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1165. /* 9. lock system register */
  1166. /* write 0xCC bit[2] = 1'b0 */
  1167. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1168. tmp &= ~(BIT(2));
  1169. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1170. }
  1171. return true;
  1172. }
  1173. static void _rtl8821ae_get_wakeup_reason(struct ieee80211_hw *hw)
  1174. {
  1175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1177. struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
  1178. u8 fw_reason = 0;
  1179. fw_reason = rtl_read_byte(rtlpriv, REG_MCUTST_WOWLAN);
  1180. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "WOL Read 0x1c7 = %02X\n",
  1181. fw_reason);
  1182. ppsc->wakeup_reason = 0;
  1183. rtlhal->last_suspend_sec = ktime_get_real_seconds();
  1184. switch (fw_reason) {
  1185. case FW_WOW_V2_PTK_UPDATE_EVENT:
  1186. ppsc->wakeup_reason = WOL_REASON_PTK_UPDATE;
  1187. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1188. "It's a WOL PTK Key update event!\n");
  1189. break;
  1190. case FW_WOW_V2_GTK_UPDATE_EVENT:
  1191. ppsc->wakeup_reason = WOL_REASON_GTK_UPDATE;
  1192. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1193. "It's a WOL GTK Key update event!\n");
  1194. break;
  1195. case FW_WOW_V2_DISASSOC_EVENT:
  1196. ppsc->wakeup_reason = WOL_REASON_DISASSOC;
  1197. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1198. "It's a disassociation event!\n");
  1199. break;
  1200. case FW_WOW_V2_DEAUTH_EVENT:
  1201. ppsc->wakeup_reason = WOL_REASON_DEAUTH;
  1202. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1203. "It's a deauth event!\n");
  1204. break;
  1205. case FW_WOW_V2_FW_DISCONNECT_EVENT:
  1206. ppsc->wakeup_reason = WOL_REASON_AP_LOST;
  1207. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1208. "It's a Fw disconnect decision (AP lost) event!\n");
  1209. break;
  1210. case FW_WOW_V2_MAGIC_PKT_EVENT:
  1211. ppsc->wakeup_reason = WOL_REASON_MAGIC_PKT;
  1212. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1213. "It's a magic packet event!\n");
  1214. break;
  1215. case FW_WOW_V2_UNICAST_PKT_EVENT:
  1216. ppsc->wakeup_reason = WOL_REASON_UNICAST_PKT;
  1217. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1218. "It's an unicast packet event!\n");
  1219. break;
  1220. case FW_WOW_V2_PATTERN_PKT_EVENT:
  1221. ppsc->wakeup_reason = WOL_REASON_PATTERN_PKT;
  1222. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1223. "It's a pattern match event!\n");
  1224. break;
  1225. case FW_WOW_V2_RTD3_SSID_MATCH_EVENT:
  1226. ppsc->wakeup_reason = WOL_REASON_RTD3_SSID_MATCH;
  1227. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1228. "It's an RTD3 Ssid match event!\n");
  1229. break;
  1230. case FW_WOW_V2_REALWOW_V2_WAKEUPPKT:
  1231. ppsc->wakeup_reason = WOL_REASON_REALWOW_V2_WAKEUPPKT;
  1232. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1233. "It's an RealWoW wake packet event!\n");
  1234. break;
  1235. case FW_WOW_V2_REALWOW_V2_ACKLOST:
  1236. ppsc->wakeup_reason = WOL_REASON_REALWOW_V2_ACKLOST;
  1237. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1238. "It's an RealWoW ack lost event!\n");
  1239. break;
  1240. default:
  1241. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  1242. "WOL Read 0x1c7 = %02X, Unknown reason!\n",
  1243. fw_reason);
  1244. break;
  1245. }
  1246. }
  1247. static void _rtl8821ae_init_trx_desc_hw_address(struct ieee80211_hw *hw)
  1248. {
  1249. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1250. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1251. /*low address*/
  1252. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  1253. rtlpci->tx_ring[BEACON_QUEUE].dma & DMA_BIT_MASK(32));
  1254. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  1255. rtlpci->tx_ring[MGNT_QUEUE].dma & DMA_BIT_MASK(32));
  1256. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  1257. rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  1258. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  1259. rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  1260. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  1261. rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  1262. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  1263. rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  1264. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  1265. rtlpci->tx_ring[HIGH_QUEUE].dma & DMA_BIT_MASK(32));
  1266. rtl_write_dword(rtlpriv, REG_RX_DESA,
  1267. rtlpci->rx_ring[RX_MPDU_QUEUE].dma & DMA_BIT_MASK(32));
  1268. }
  1269. static bool _rtl8821ae_init_llt_table(struct ieee80211_hw *hw, u32 boundary)
  1270. {
  1271. bool status = true;
  1272. u32 i;
  1273. u32 txpktbuf_bndy = boundary;
  1274. u32 last_entry_of_txpktbuf = LAST_ENTRY_OF_TX_PKT_BUFFER;
  1275. for (i = 0 ; i < (txpktbuf_bndy - 1) ; i++) {
  1276. status = _rtl8821ae_llt_write(hw, i , i + 1);
  1277. if (!status)
  1278. return status;
  1279. }
  1280. status = _rtl8821ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  1281. if (!status)
  1282. return status;
  1283. for (i = txpktbuf_bndy ; i < last_entry_of_txpktbuf ; i++) {
  1284. status = _rtl8821ae_llt_write(hw, i, (i + 1));
  1285. if (!status)
  1286. return status;
  1287. }
  1288. status = _rtl8821ae_llt_write(hw, last_entry_of_txpktbuf,
  1289. txpktbuf_bndy);
  1290. if (!status)
  1291. return status;
  1292. return status;
  1293. }
  1294. static bool _rtl8821ae_dynamic_rqpn(struct ieee80211_hw *hw, u32 boundary,
  1295. u16 npq_rqpn_value, u32 rqpn_val)
  1296. {
  1297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1298. u8 tmp;
  1299. bool ret = true;
  1300. u16 count = 0, tmp16;
  1301. bool support_remote_wakeup;
  1302. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  1303. (u8 *)(&support_remote_wakeup));
  1304. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1305. "boundary=%#X, NPQ_RQPNValue=%#X, RQPNValue=%#X\n",
  1306. boundary, npq_rqpn_value, rqpn_val);
  1307. /* stop PCIe DMA
  1308. * 1. 0x301[7:0] = 0xFE */
  1309. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
  1310. /* wait TXFF empty
  1311. * 2. polling till 0x41A[15:0]=0x07FF */
  1312. tmp16 = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  1313. while ((tmp16 & 0x07FF) != 0x07FF) {
  1314. udelay(100);
  1315. tmp16 = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  1316. count++;
  1317. if ((count % 200) == 0) {
  1318. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1319. "Tx queue is not empty for 20ms!\n");
  1320. }
  1321. if (count >= 1000) {
  1322. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1323. "Wait for Tx FIFO empty timeout!\n");
  1324. break;
  1325. }
  1326. }
  1327. /* TX pause
  1328. * 3. reg 0x522=0xFF */
  1329. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1330. /* Wait TX State Machine OK
  1331. * 4. polling till reg 0x5FB~0x5F8 = 0x00000000 for 50ms */
  1332. count = 0;
  1333. while (rtl_read_byte(rtlpriv, REG_SCH_TXCMD) != 0) {
  1334. udelay(100);
  1335. count++;
  1336. if (count >= 500) {
  1337. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1338. "Wait for TX State Machine ready timeout !!\n");
  1339. break;
  1340. }
  1341. }
  1342. /* stop RX DMA path
  1343. * 5. 0x284[18] = 1
  1344. * 6. wait till 0x284[17] == 1
  1345. * wait RX DMA idle */
  1346. count = 0;
  1347. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1348. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1349. do {
  1350. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1351. udelay(10);
  1352. count++;
  1353. } while (!(tmp & BIT(1)) && count < 100);
  1354. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1355. "Wait until Rx DMA Idle. count=%d REG[0x286]=0x%x\n",
  1356. count, tmp);
  1357. /* reset BB
  1358. * 7. 0x02 [0] = 0 */
  1359. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  1360. tmp &= ~(BIT(0));
  1361. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, tmp);
  1362. /* Reset TRX MAC
  1363. * 8. 0x100 = 0x00
  1364. * Delay (1ms) */
  1365. rtl_write_byte(rtlpriv, REG_CR, 0x00);
  1366. udelay(1000);
  1367. /* Disable MAC Security Engine
  1368. * 9. 0x100 bit[9]=0 */
  1369. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1370. tmp &= ~(BIT(1));
  1371. rtl_write_byte(rtlpriv, REG_CR + 1, tmp);
  1372. /* To avoid DD-Tim Circuit hang
  1373. * 10. 0x553 bit[5]=1 */
  1374. tmp = rtl_read_byte(rtlpriv, REG_DUAL_TSF_RST);
  1375. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (tmp | BIT(5)));
  1376. /* Enable MAC Security Engine
  1377. * 11. 0x100 bit[9]=1 */
  1378. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1379. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp | BIT(1)));
  1380. /* Enable TRX MAC
  1381. * 12. 0x100 = 0xFF
  1382. * Delay (1ms) */
  1383. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1384. udelay(1000);
  1385. /* Enable BB
  1386. * 13. 0x02 [0] = 1 */
  1387. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  1388. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, (tmp | BIT(0)));
  1389. /* beacon setting
  1390. * 14,15. set beacon head page (reg 0x209 and 0x424) */
  1391. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, (u8)boundary);
  1392. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, (u8)boundary);
  1393. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, (u8)boundary);
  1394. /* 16. WMAC_LBK_BF_HD 0x45D[7:0]
  1395. * WMAC_LBK_BF_HD */
  1396. rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD,
  1397. (u8)boundary);
  1398. rtl_write_word(rtlpriv, REG_TRXFF_BNDY, boundary);
  1399. /* init LLT
  1400. * 17. init LLT */
  1401. if (!_rtl8821ae_init_llt_table(hw, boundary)) {
  1402. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING,
  1403. "Failed to init LLT table!\n");
  1404. return false;
  1405. }
  1406. /* reallocate RQPN
  1407. * 18. reallocate RQPN and init LLT */
  1408. rtl_write_word(rtlpriv, REG_RQPN_NPQ, npq_rqpn_value);
  1409. rtl_write_dword(rtlpriv, REG_RQPN, rqpn_val);
  1410. /* release Tx pause
  1411. * 19. 0x522=0x00 */
  1412. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1413. /* enable PCIE DMA
  1414. * 20. 0x301[7:0] = 0x00
  1415. * 21. 0x284[18] = 0 */
  1416. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x00);
  1417. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1418. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp&~BIT(2)));
  1419. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "End.\n");
  1420. return ret;
  1421. }
  1422. static void _rtl8821ae_simple_initialize_adapter(struct ieee80211_hw *hw)
  1423. {
  1424. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1425. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1426. struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
  1427. #if (USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN == 1)
  1428. /* Re-download normal Fw. */
  1429. rtl8821ae_set_fw_related_for_wowlan(hw, false);
  1430. #endif
  1431. /* Re-Initialize LLT table. */
  1432. if (rtlhal->re_init_llt_table) {
  1433. u32 rqpn = 0x80e70808;
  1434. u8 rqpn_npq = 0, boundary = 0xF8;
  1435. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1436. rqpn = 0x80e90808;
  1437. boundary = 0xFA;
  1438. }
  1439. if (_rtl8821ae_dynamic_rqpn(hw, boundary, rqpn_npq, rqpn))
  1440. rtlhal->re_init_llt_table = false;
  1441. }
  1442. ppsc->rfpwr_state = ERFON;
  1443. }
  1444. static void _rtl8821ae_enable_l1off(struct ieee80211_hw *hw)
  1445. {
  1446. u8 tmp = 0;
  1447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1448. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "--->\n");
  1449. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x160);
  1450. if (!(tmp & (BIT(2) | BIT(3)))) {
  1451. RT_TRACE(rtlpriv, COMP_POWER | COMP_INIT, DBG_LOUD,
  1452. "0x160(%#x)return!!\n", tmp);
  1453. return;
  1454. }
  1455. tmp = _rtl8821ae_mdio_read(rtlpriv, 0x1b);
  1456. _rtl8821ae_mdio_write(rtlpriv, 0x1b, (tmp | BIT(4)));
  1457. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x718);
  1458. _rtl8821ae_dbi_write(rtlpriv, 0x718, tmp | BIT(5));
  1459. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "<---\n");
  1460. }
  1461. static void _rtl8821ae_enable_ltr(struct ieee80211_hw *hw)
  1462. {
  1463. u8 tmp = 0;
  1464. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1465. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "--->\n");
  1466. /* Check 0x98[10] */
  1467. tmp = _rtl8821ae_dbi_read(rtlpriv, 0x99);
  1468. if (!(tmp & BIT(2))) {
  1469. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1470. "<---0x99(%#x) return!!\n", tmp);
  1471. return;
  1472. }
  1473. /* LTR idle latency, 0x90 for 144us */
  1474. rtl_write_dword(rtlpriv, 0x798, 0x88908890);
  1475. /* LTR active latency, 0x3c for 60us */
  1476. rtl_write_dword(rtlpriv, 0x79c, 0x883c883c);
  1477. tmp = rtl_read_byte(rtlpriv, 0x7a4);
  1478. rtl_write_byte(rtlpriv, 0x7a4, (tmp | BIT(4)));
  1479. tmp = rtl_read_byte(rtlpriv, 0x7a4);
  1480. rtl_write_byte(rtlpriv, 0x7a4, (tmp & (~BIT(0))));
  1481. rtl_write_byte(rtlpriv, 0x7a4, (tmp | BIT(0)));
  1482. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "<---\n");
  1483. }
  1484. static bool _rtl8821ae_wowlan_initialize_adapter(struct ieee80211_hw *hw)
  1485. {
  1486. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1487. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1488. bool init_finished = true;
  1489. u8 tmp = 0;
  1490. /* Get Fw wake up reason. */
  1491. _rtl8821ae_get_wakeup_reason(hw);
  1492. /* Patch Pcie Rx DMA hang after S3/S4 several times.
  1493. * The root cause has not be found. */
  1494. if (_rtl8821ae_check_pcie_dma_hang(hw))
  1495. _rtl8821ae_reset_pcie_interface_dma(hw, true, false);
  1496. /* Prepare Tx/Rx Desc Hw address. */
  1497. _rtl8821ae_init_trx_desc_hw_address(hw);
  1498. /* Release Pcie Interface Rx DMA to allow wake packet DMA. */
  1499. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
  1500. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Enable PCIE Rx DMA.\n");
  1501. /* Check wake up event.
  1502. * We should check wake packet bit before disable wowlan by H2C or
  1503. * Fw will clear the bit. */
  1504. tmp = rtl_read_byte(rtlpriv, REG_FTISR + 3);
  1505. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1506. "Read REG_FTISR 0x13f = %#X\n", tmp);
  1507. /* Set the WoWLAN related function control disable. */
  1508. rtl8821ae_set_fw_wowlan_mode(hw, false);
  1509. rtl8821ae_set_fw_remote_wake_ctrl_cmd(hw, 0);
  1510. if (rtlhal->hw_rof_enable) {
  1511. tmp = rtl_read_byte(rtlpriv, REG_HSISR + 3);
  1512. if (tmp & BIT(1)) {
  1513. /* Clear GPIO9 ISR */
  1514. rtl_write_byte(rtlpriv, REG_HSISR + 3, tmp | BIT(1));
  1515. init_finished = false;
  1516. } else {
  1517. init_finished = true;
  1518. }
  1519. }
  1520. if (init_finished) {
  1521. _rtl8821ae_simple_initialize_adapter(hw);
  1522. /* Release Pcie Interface Tx DMA. */
  1523. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x00);
  1524. /* Release Pcie RX DMA */
  1525. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, 0x02);
  1526. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  1527. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp & (~BIT(0))));
  1528. _rtl8821ae_enable_l1off(hw);
  1529. _rtl8821ae_enable_ltr(hw);
  1530. }
  1531. return init_finished;
  1532. }
  1533. static void _rtl8812ae_bb8812_config_1t(struct ieee80211_hw *hw)
  1534. {
  1535. /* BB OFDM RX Path_A */
  1536. rtl_set_bbreg(hw, 0x808, 0xff, 0x11);
  1537. /* BB OFDM TX Path_A */
  1538. rtl_set_bbreg(hw, 0x80c, MASKLWORD, 0x1111);
  1539. /* BB CCK R/Rx Path_A */
  1540. rtl_set_bbreg(hw, 0xa04, 0x0c000000, 0x0);
  1541. /* MCS support */
  1542. rtl_set_bbreg(hw, 0x8bc, 0xc0000060, 0x4);
  1543. /* RF Path_B HSSI OFF */
  1544. rtl_set_bbreg(hw, 0xe00, 0xf, 0x4);
  1545. /* RF Path_B Power Down */
  1546. rtl_set_bbreg(hw, 0xe90, MASKDWORD, 0);
  1547. /* ADDA Path_B OFF */
  1548. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0);
  1549. rtl_set_bbreg(hw, 0xe64, MASKDWORD, 0);
  1550. }
  1551. static void _rtl8821ae_poweroff_adapter(struct ieee80211_hw *hw)
  1552. {
  1553. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1554. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1555. u8 u1b_tmp;
  1556. rtlhal->mac_func_enable = false;
  1557. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1558. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  1559. /* 1. Run LPS WL RFOFF flow */
  1560. /* RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1561. "=====>CardDisableRTL8812E,RTL8821A_NIC_LPS_ENTER_FLOW\n");
  1562. */
  1563. rtl_hal_pwrseqcmdparsing(rtlpriv,
  1564. PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1565. PWR_INTF_PCI_MSK, RTL8821A_NIC_LPS_ENTER_FLOW);
  1566. }
  1567. /* 2. 0x1F[7:0] = 0 */
  1568. /* turn off RF */
  1569. /* rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); */
  1570. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
  1571. rtlhal->fw_ready) {
  1572. rtl8821ae_firmware_selfreset(hw);
  1573. }
  1574. /* Reset MCU. Suggested by Filen. */
  1575. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1576. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1b_tmp & (~BIT(2))));
  1577. /* g. MCUFWDL 0x80[1:0]=0 */
  1578. /* reset MCU ready status */
  1579. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1580. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1581. /* HW card disable configuration. */
  1582. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1583. PWR_INTF_PCI_MSK, RTL8821A_NIC_DISABLE_FLOW);
  1584. } else {
  1585. /* HW card disable configuration. */
  1586. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1587. PWR_INTF_PCI_MSK, RTL8812_NIC_DISABLE_FLOW);
  1588. }
  1589. /* Reset MCU IO Wrapper */
  1590. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1591. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
  1592. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1593. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
  1594. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1595. /* lock ISO/CLK/Power control register */
  1596. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1597. }
  1598. int rtl8821ae_hw_init(struct ieee80211_hw *hw)
  1599. {
  1600. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1601. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1602. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1603. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1604. bool rtstatus = true;
  1605. int err;
  1606. u8 tmp_u1b;
  1607. bool support_remote_wakeup;
  1608. u32 nav_upper = WIFI_NAV_UPPER_US;
  1609. rtlhal->being_init_adapter = true;
  1610. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  1611. (u8 *)(&support_remote_wakeup));
  1612. rtlpriv->intf_ops->disable_aspm(hw);
  1613. /*YP wowlan not considered*/
  1614. tmp_u1b = rtl_read_byte(rtlpriv, REG_CR);
  1615. if (tmp_u1b != 0 && tmp_u1b != 0xEA) {
  1616. rtlhal->mac_func_enable = true;
  1617. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1618. "MAC has already power on.\n");
  1619. } else {
  1620. rtlhal->mac_func_enable = false;
  1621. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_8821AE;
  1622. }
  1623. if (support_remote_wakeup &&
  1624. rtlhal->wake_from_pnp_sleep &&
  1625. rtlhal->mac_func_enable) {
  1626. if (_rtl8821ae_wowlan_initialize_adapter(hw)) {
  1627. rtlhal->being_init_adapter = false;
  1628. return 0;
  1629. }
  1630. }
  1631. if (_rtl8821ae_check_pcie_dma_hang(hw)) {
  1632. _rtl8821ae_reset_pcie_interface_dma(hw,
  1633. rtlhal->mac_func_enable,
  1634. false);
  1635. rtlhal->mac_func_enable = false;
  1636. }
  1637. /* Reset MAC/BB/RF status if it is not powered off
  1638. * before calling initialize Hw flow to prevent
  1639. * from interface and MAC status mismatch.
  1640. * 2013.06.21, by tynli. Suggested by SD1 JackieLau. */
  1641. if (rtlhal->mac_func_enable) {
  1642. _rtl8821ae_poweroff_adapter(hw);
  1643. rtlhal->mac_func_enable = false;
  1644. }
  1645. rtstatus = _rtl8821ae_init_mac(hw);
  1646. if (rtstatus != true) {
  1647. pr_err("Init MAC failed\n");
  1648. err = 1;
  1649. return err;
  1650. }
  1651. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CFG);
  1652. tmp_u1b &= 0x7F;
  1653. rtl_write_byte(rtlpriv, REG_SYS_CFG, tmp_u1b);
  1654. err = rtl8821ae_download_fw(hw, false);
  1655. if (err) {
  1656. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1657. "Failed to download FW. Init HW without FW now\n");
  1658. err = 1;
  1659. rtlhal->fw_ready = false;
  1660. return err;
  1661. } else {
  1662. rtlhal->fw_ready = true;
  1663. }
  1664. ppsc->fw_current_inpsmode = false;
  1665. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_8821AE;
  1666. rtlhal->fw_clk_change_in_progress = false;
  1667. rtlhal->allow_sw_to_change_hwclc = false;
  1668. rtlhal->last_hmeboxnum = 0;
  1669. /*SIC_Init(Adapter);
  1670. if(rtlhal->AMPDUBurstMode)
  1671. rtl_write_byte(rtlpriv,REG_AMPDU_BURST_MODE_8812, 0x7F);*/
  1672. rtl8821ae_phy_mac_config(hw);
  1673. /* because last function modify RCR, so we update
  1674. * rcr var here, or TP will unstable for receive_config
  1675. * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
  1676. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  1677. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  1678. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  1679. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);*/
  1680. rtl8821ae_phy_bb_config(hw);
  1681. rtl8821ae_phy_rf_config(hw);
  1682. if (rtlpriv->phy.rf_type == RF_1T1R &&
  1683. rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  1684. _rtl8812ae_bb8812_config_1t(hw);
  1685. _rtl8821ae_hw_configure(hw);
  1686. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_2_4G);
  1687. /*set wireless mode*/
  1688. rtlhal->mac_func_enable = true;
  1689. rtl_cam_reset_all_entry(hw);
  1690. rtl8821ae_enable_hw_security_config(hw);
  1691. ppsc->rfpwr_state = ERFON;
  1692. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  1693. _rtl8821ae_enable_aspm_back_door(hw);
  1694. rtlpriv->intf_ops->enable_aspm(hw);
  1695. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE &&
  1696. (rtlhal->rfe_type == 1 || rtlhal->rfe_type == 5))
  1697. rtl_set_bbreg(hw, 0x900, 0x00000303, 0x0302);
  1698. rtl8821ae_bt_hw_init(hw);
  1699. rtlpriv->rtlhal.being_init_adapter = false;
  1700. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_NAV_UPPER, (u8 *)&nav_upper);
  1701. /* rtl8821ae_dm_check_txpower_tracking(hw); */
  1702. /* rtl8821ae_phy_lc_calibrate(hw); */
  1703. if (support_remote_wakeup)
  1704. rtl_write_byte(rtlpriv, REG_WOW_CTRL, 0);
  1705. /* Release Rx DMA*/
  1706. tmp_u1b = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1707. if (tmp_u1b & BIT(2)) {
  1708. /* Release Rx DMA if needed*/
  1709. tmp_u1b &= ~BIT(2);
  1710. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, tmp_u1b);
  1711. }
  1712. /* Release Tx/Rx PCIE DMA if*/
  1713. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0);
  1714. rtl8821ae_dm_init(hw);
  1715. rtl8821ae_macid_initialize_mediastatus(hw);
  1716. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "rtl8821ae_hw_init() <====\n");
  1717. return err;
  1718. }
  1719. static enum version_8821ae _rtl8821ae_read_chip_version(struct ieee80211_hw *hw)
  1720. {
  1721. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1722. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1723. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1724. enum version_8821ae version = VERSION_UNKNOWN;
  1725. u32 value32;
  1726. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  1727. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1728. "ReadChipVersion8812A 0xF0 = 0x%x\n", value32);
  1729. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  1730. rtlphy->rf_type = RF_2T2R;
  1731. else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE)
  1732. rtlphy->rf_type = RF_1T1R;
  1733. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1734. "RF_Type is %x!!\n", rtlphy->rf_type);
  1735. if (value32 & TRP_VAUX_EN) {
  1736. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1737. if (rtlphy->rf_type == RF_2T2R)
  1738. version = VERSION_TEST_CHIP_2T2R_8812;
  1739. else
  1740. version = VERSION_TEST_CHIP_1T1R_8812;
  1741. } else
  1742. version = VERSION_TEST_CHIP_8821;
  1743. } else {
  1744. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1745. u32 rtl_id = ((value32 & CHIP_VER_RTL_MASK) >> 12) + 1;
  1746. if (rtlphy->rf_type == RF_2T2R)
  1747. version =
  1748. (enum version_8821ae)(CHIP_8812
  1749. | NORMAL_CHIP |
  1750. RF_TYPE_2T2R);
  1751. else
  1752. version = (enum version_8821ae)(CHIP_8812
  1753. | NORMAL_CHIP);
  1754. version = (enum version_8821ae)(version | (rtl_id << 12));
  1755. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1756. u32 rtl_id = value32 & CHIP_VER_RTL_MASK;
  1757. version = (enum version_8821ae)(CHIP_8821
  1758. | NORMAL_CHIP | rtl_id);
  1759. }
  1760. }
  1761. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1762. /*WL_HWROF_EN.*/
  1763. value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  1764. rtlhal->hw_rof_enable = ((value32 & WL_HWROF_EN) ? 1 : 0);
  1765. }
  1766. switch (version) {
  1767. case VERSION_TEST_CHIP_1T1R_8812:
  1768. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1769. "Chip Version ID: VERSION_TEST_CHIP_1T1R_8812\n");
  1770. break;
  1771. case VERSION_TEST_CHIP_2T2R_8812:
  1772. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1773. "Chip Version ID: VERSION_TEST_CHIP_2T2R_8812\n");
  1774. break;
  1775. case VERSION_NORMAL_TSMC_CHIP_1T1R_8812:
  1776. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1777. "Chip Version ID:VERSION_NORMAL_TSMC_CHIP_1T1R_8812\n");
  1778. break;
  1779. case VERSION_NORMAL_TSMC_CHIP_2T2R_8812:
  1780. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1781. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_2T2R_8812\n");
  1782. break;
  1783. case VERSION_NORMAL_TSMC_CHIP_1T1R_8812_C_CUT:
  1784. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1785. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_1T1R_8812 C CUT\n");
  1786. break;
  1787. case VERSION_NORMAL_TSMC_CHIP_2T2R_8812_C_CUT:
  1788. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1789. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_2T2R_8812 C CUT\n");
  1790. break;
  1791. case VERSION_TEST_CHIP_8821:
  1792. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1793. "Chip Version ID: VERSION_TEST_CHIP_8821\n");
  1794. break;
  1795. case VERSION_NORMAL_TSMC_CHIP_8821:
  1796. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1797. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_8821 A CUT\n");
  1798. break;
  1799. case VERSION_NORMAL_TSMC_CHIP_8821_B_CUT:
  1800. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1801. "Chip Version ID: VERSION_NORMAL_TSMC_CHIP_8821 B CUT\n");
  1802. break;
  1803. default:
  1804. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1805. "Chip Version ID: Unknown (0x%X)\n", version);
  1806. break;
  1807. }
  1808. return version;
  1809. }
  1810. static int _rtl8821ae_set_media_status(struct ieee80211_hw *hw,
  1811. enum nl80211_iftype type)
  1812. {
  1813. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1814. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1815. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1816. bt_msr &= 0xfc;
  1817. rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
  1818. RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
  1819. "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
  1820. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  1821. type == NL80211_IFTYPE_STATION) {
  1822. _rtl8821ae_stop_tx_beacon(hw);
  1823. _rtl8821ae_enable_bcn_sub_func(hw);
  1824. } else if (type == NL80211_IFTYPE_ADHOC ||
  1825. type == NL80211_IFTYPE_AP) {
  1826. _rtl8821ae_resume_tx_beacon(hw);
  1827. _rtl8821ae_disable_bcn_sub_func(hw);
  1828. } else {
  1829. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1830. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1831. type);
  1832. }
  1833. switch (type) {
  1834. case NL80211_IFTYPE_UNSPECIFIED:
  1835. bt_msr |= MSR_NOLINK;
  1836. ledaction = LED_CTL_LINK;
  1837. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1838. "Set Network type to NO LINK!\n");
  1839. break;
  1840. case NL80211_IFTYPE_ADHOC:
  1841. bt_msr |= MSR_ADHOC;
  1842. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1843. "Set Network type to Ad Hoc!\n");
  1844. break;
  1845. case NL80211_IFTYPE_STATION:
  1846. bt_msr |= MSR_INFRA;
  1847. ledaction = LED_CTL_LINK;
  1848. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1849. "Set Network type to STA!\n");
  1850. break;
  1851. case NL80211_IFTYPE_AP:
  1852. bt_msr |= MSR_AP;
  1853. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1854. "Set Network type to AP!\n");
  1855. break;
  1856. default:
  1857. pr_err("Network type %d not support!\n", type);
  1858. return 1;
  1859. }
  1860. rtl_write_byte(rtlpriv, MSR, bt_msr);
  1861. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1862. if ((bt_msr & MSR_MASK) == MSR_AP)
  1863. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1864. else
  1865. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1866. return 0;
  1867. }
  1868. void rtl8821ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1869. {
  1870. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1871. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1872. u32 reg_rcr = rtlpci->receive_config;
  1873. if (rtlpriv->psc.rfpwr_state != ERFON)
  1874. return;
  1875. if (check_bssid) {
  1876. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1877. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1878. (u8 *)(&reg_rcr));
  1879. _rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1880. } else if (!check_bssid) {
  1881. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1882. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1883. rtlpriv->cfg->ops->set_hw_reg(hw,
  1884. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1885. }
  1886. }
  1887. int rtl8821ae_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1888. {
  1889. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1890. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "rtl8821ae_set_network_type!\n");
  1891. if (_rtl8821ae_set_media_status(hw, type))
  1892. return -EOPNOTSUPP;
  1893. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1894. if (type != NL80211_IFTYPE_AP)
  1895. rtl8821ae_set_check_bssid(hw, true);
  1896. } else {
  1897. rtl8821ae_set_check_bssid(hw, false);
  1898. }
  1899. return 0;
  1900. }
  1901. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1902. void rtl8821ae_set_qos(struct ieee80211_hw *hw, int aci)
  1903. {
  1904. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1905. rtl8821ae_dm_init_edca_turbo(hw);
  1906. switch (aci) {
  1907. case AC1_BK:
  1908. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1909. break;
  1910. case AC0_BE:
  1911. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  1912. break;
  1913. case AC2_VI:
  1914. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1915. break;
  1916. case AC3_VO:
  1917. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1918. break;
  1919. default:
  1920. WARN_ONCE(true, "rtl8821ae: invalid aci: %d !\n", aci);
  1921. break;
  1922. }
  1923. }
  1924. static void rtl8821ae_clear_interrupt(struct ieee80211_hw *hw)
  1925. {
  1926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1927. u32 tmp = rtl_read_dword(rtlpriv, REG_HISR);
  1928. rtl_write_dword(rtlpriv, REG_HISR, tmp);
  1929. tmp = rtl_read_dword(rtlpriv, REG_HISRE);
  1930. rtl_write_dword(rtlpriv, REG_HISRE, tmp);
  1931. tmp = rtl_read_dword(rtlpriv, REG_HSISR);
  1932. rtl_write_dword(rtlpriv, REG_HSISR, tmp);
  1933. }
  1934. void rtl8821ae_enable_interrupt(struct ieee80211_hw *hw)
  1935. {
  1936. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1937. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1938. if (rtlpci->int_clear)
  1939. rtl8821ae_clear_interrupt(hw);/*clear it here first*/
  1940. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1941. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1942. rtlpci->irq_enabled = true;
  1943. /* there are some C2H CMDs have been sent before
  1944. system interrupt is enabled, e.g., C2H, CPWM.
  1945. *So we need to clear all C2H events that FW has
  1946. notified, otherwise FW won't schedule any commands anymore.
  1947. */
  1948. /* rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0); */
  1949. /*enable system interrupt*/
  1950. rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1951. }
  1952. void rtl8821ae_disable_interrupt(struct ieee80211_hw *hw)
  1953. {
  1954. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1955. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1956. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1957. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1958. rtlpci->irq_enabled = false;
  1959. /*synchronize_irq(rtlpci->pdev->irq);*/
  1960. }
  1961. static void _rtl8821ae_clear_pci_pme_status(struct ieee80211_hw *hw)
  1962. {
  1963. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1964. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1965. u16 cap_hdr;
  1966. u8 cap_pointer;
  1967. u8 cap_id = 0xff;
  1968. u8 pmcs_reg;
  1969. u8 cnt = 0;
  1970. /* Get the Capability pointer first,
  1971. * the Capability Pointer is located at
  1972. * offset 0x34 from the Function Header */
  1973. pci_read_config_byte(rtlpci->pdev, 0x34, &cap_pointer);
  1974. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1975. "PCI configuration 0x34 = 0x%2x\n", cap_pointer);
  1976. do {
  1977. pci_read_config_word(rtlpci->pdev, cap_pointer, &cap_hdr);
  1978. cap_id = cap_hdr & 0xFF;
  1979. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1980. "in pci configuration, cap_pointer%x = %x\n",
  1981. cap_pointer, cap_id);
  1982. if (cap_id == 0x01) {
  1983. break;
  1984. } else {
  1985. /* point to next Capability */
  1986. cap_pointer = (cap_hdr >> 8) & 0xFF;
  1987. /* 0: end of pci capability, 0xff: invalid value */
  1988. if (cap_pointer == 0x00 || cap_pointer == 0xff) {
  1989. cap_id = 0xff;
  1990. break;
  1991. }
  1992. }
  1993. } while (cnt++ < 200);
  1994. if (cap_id == 0x01) {
  1995. /* Get the PM CSR (Control/Status Register),
  1996. * The PME_Status is located at PM Capatibility offset 5, bit 7
  1997. */
  1998. pci_read_config_byte(rtlpci->pdev, cap_pointer + 5, &pmcs_reg);
  1999. if (pmcs_reg & BIT(7)) {
  2000. /* PME event occured, clear the PM_Status by write 1 */
  2001. pmcs_reg = pmcs_reg | BIT(7);
  2002. pci_write_config_byte(rtlpci->pdev, cap_pointer + 5,
  2003. pmcs_reg);
  2004. /* Read it back to check */
  2005. pci_read_config_byte(rtlpci->pdev, cap_pointer + 5,
  2006. &pmcs_reg);
  2007. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  2008. "Clear PME status 0x%2x to 0x%2x\n",
  2009. cap_pointer + 5, pmcs_reg);
  2010. } else {
  2011. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  2012. "PME status(0x%2x) = 0x%2x\n",
  2013. cap_pointer + 5, pmcs_reg);
  2014. }
  2015. } else {
  2016. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING,
  2017. "Cannot find PME Capability\n");
  2018. }
  2019. }
  2020. void rtl8821ae_card_disable(struct ieee80211_hw *hw)
  2021. {
  2022. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2023. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2024. struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
  2025. struct rtl_mac *mac = rtl_mac(rtlpriv);
  2026. enum nl80211_iftype opmode;
  2027. bool support_remote_wakeup;
  2028. u8 tmp;
  2029. u32 count = 0;
  2030. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  2031. (u8 *)(&support_remote_wakeup));
  2032. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2033. if (!(support_remote_wakeup && mac->opmode == NL80211_IFTYPE_STATION)
  2034. || !rtlhal->enter_pnp_sleep) {
  2035. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Normal Power off\n");
  2036. mac->link_state = MAC80211_NOLINK;
  2037. opmode = NL80211_IFTYPE_UNSPECIFIED;
  2038. _rtl8821ae_set_media_status(hw, opmode);
  2039. _rtl8821ae_poweroff_adapter(hw);
  2040. } else {
  2041. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Wowlan Supported.\n");
  2042. /* 3 <1> Prepare for configuring wowlan related infomations */
  2043. /* Clear Fw WoWLAN event. */
  2044. rtl_write_byte(rtlpriv, REG_MCUTST_WOWLAN, 0x0);
  2045. #if (USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN == 1)
  2046. rtl8821ae_set_fw_related_for_wowlan(hw, true);
  2047. #endif
  2048. /* Dynamically adjust Tx packet boundary
  2049. * for download reserved page packet.
  2050. * reserve 30 pages for rsvd page */
  2051. if (_rtl8821ae_dynamic_rqpn(hw, 0xE0, 0x3, 0x80c20d0d))
  2052. rtlhal->re_init_llt_table = true;
  2053. /* 3 <2> Set Fw releted H2C cmd. */
  2054. /* Set WoWLAN related security information. */
  2055. rtl8821ae_set_fw_global_info_cmd(hw);
  2056. _rtl8821ae_download_rsvd_page(hw, true);
  2057. /* Just enable AOAC related functions when we connect to AP. */
  2058. printk("mac->link_state = %d\n", mac->link_state);
  2059. if (mac->link_state >= MAC80211_LINKED &&
  2060. mac->opmode == NL80211_IFTYPE_STATION) {
  2061. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  2062. rtl8821ae_set_fw_media_status_rpt_cmd(hw,
  2063. RT_MEDIA_CONNECT);
  2064. rtl8821ae_set_fw_wowlan_mode(hw, true);
  2065. /* Enable Fw Keep alive mechanism. */
  2066. rtl8821ae_set_fw_keep_alive_cmd(hw, true);
  2067. /* Enable disconnect decision control. */
  2068. rtl8821ae_set_fw_disconnect_decision_ctrl_cmd(hw, true);
  2069. }
  2070. /* 3 <3> Hw Configutations */
  2071. /* Wait untill Rx DMA Finished before host sleep.
  2072. * FW Pause Rx DMA may happens when received packet doing dma.
  2073. */
  2074. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, BIT(2));
  2075. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  2076. count = 0;
  2077. while (!(tmp & BIT(1)) && (count++ < 100)) {
  2078. udelay(10);
  2079. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  2080. }
  2081. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2082. "Wait Rx DMA Finished before host sleep. count=%d\n",
  2083. count);
  2084. /* reset trx ring */
  2085. rtlpriv->intf_ops->reset_trx_ring(hw);
  2086. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x0);
  2087. _rtl8821ae_clear_pci_pme_status(hw);
  2088. tmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  2089. rtl_write_byte(rtlpriv, REG_SYS_CLKR, tmp | BIT(3));
  2090. /* prevent 8051 to be reset by PERST */
  2091. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x20);
  2092. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x60);
  2093. }
  2094. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  2095. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  2096. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  2097. /* For wowlan+LPS+32k. */
  2098. if (support_remote_wakeup && rtlhal->enter_pnp_sleep) {
  2099. /* Set the WoWLAN related function control enable.
  2100. * It should be the last H2C cmd in the WoWLAN flow. */
  2101. rtl8821ae_set_fw_remote_wake_ctrl_cmd(hw, 1);
  2102. /* Stop Pcie Interface Tx DMA. */
  2103. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff);
  2104. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Stop PCIE Tx DMA.\n");
  2105. /* Wait for TxDMA idle. */
  2106. count = 0;
  2107. do {
  2108. tmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG);
  2109. udelay(10);
  2110. count++;
  2111. } while ((tmp != 0) && (count < 100));
  2112. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2113. "Wait Tx DMA Finished before host sleep. count=%d\n",
  2114. count);
  2115. if (rtlhal->hw_rof_enable) {
  2116. printk("hw_rof_enable\n");
  2117. tmp = rtl_read_byte(rtlpriv, REG_HSISR + 3);
  2118. rtl_write_byte(rtlpriv, REG_HSISR + 3, tmp | BIT(1));
  2119. }
  2120. }
  2121. /* after power off we should do iqk again */
  2122. rtlpriv->phy.iqk_initialized = false;
  2123. }
  2124. void rtl8821ae_interrupt_recognized(struct ieee80211_hw *hw,
  2125. struct rtl_int *intvec)
  2126. {
  2127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2128. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2129. intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  2130. rtl_write_dword(rtlpriv, ISR, intvec->inta);
  2131. intvec->intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  2132. rtl_write_dword(rtlpriv, REG_HISRE, intvec->intb);
  2133. }
  2134. void rtl8821ae_set_beacon_related_registers(struct ieee80211_hw *hw)
  2135. {
  2136. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2137. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2138. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2139. u16 bcn_interval, atim_window;
  2140. bcn_interval = mac->beacon_interval;
  2141. atim_window = 2; /*FIX MERGE */
  2142. rtl8821ae_disable_interrupt(hw);
  2143. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  2144. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  2145. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  2146. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  2147. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  2148. rtl_write_byte(rtlpriv, 0x606, 0x30);
  2149. rtlpci->reg_bcn_ctrl_val |= BIT(3);
  2150. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  2151. rtl8821ae_enable_interrupt(hw);
  2152. }
  2153. void rtl8821ae_set_beacon_interval(struct ieee80211_hw *hw)
  2154. {
  2155. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2156. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2157. u16 bcn_interval = mac->beacon_interval;
  2158. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  2159. "beacon_interval:%d\n", bcn_interval);
  2160. rtl8821ae_disable_interrupt(hw);
  2161. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  2162. rtl8821ae_enable_interrupt(hw);
  2163. }
  2164. void rtl8821ae_update_interrupt_mask(struct ieee80211_hw *hw,
  2165. u32 add_msr, u32 rm_msr)
  2166. {
  2167. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2168. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2169. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  2170. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  2171. if (add_msr)
  2172. rtlpci->irq_mask[0] |= add_msr;
  2173. if (rm_msr)
  2174. rtlpci->irq_mask[0] &= (~rm_msr);
  2175. rtl8821ae_disable_interrupt(hw);
  2176. rtl8821ae_enable_interrupt(hw);
  2177. }
  2178. static u8 _rtl8821ae_get_chnl_group(u8 chnl)
  2179. {
  2180. u8 group = 0;
  2181. if (chnl <= 14) {
  2182. if (1 <= chnl && chnl <= 2)
  2183. group = 0;
  2184. else if (3 <= chnl && chnl <= 5)
  2185. group = 1;
  2186. else if (6 <= chnl && chnl <= 8)
  2187. group = 2;
  2188. else if (9 <= chnl && chnl <= 11)
  2189. group = 3;
  2190. else /*if (12 <= chnl && chnl <= 14)*/
  2191. group = 4;
  2192. } else {
  2193. if (36 <= chnl && chnl <= 42)
  2194. group = 0;
  2195. else if (44 <= chnl && chnl <= 48)
  2196. group = 1;
  2197. else if (50 <= chnl && chnl <= 58)
  2198. group = 2;
  2199. else if (60 <= chnl && chnl <= 64)
  2200. group = 3;
  2201. else if (100 <= chnl && chnl <= 106)
  2202. group = 4;
  2203. else if (108 <= chnl && chnl <= 114)
  2204. group = 5;
  2205. else if (116 <= chnl && chnl <= 122)
  2206. group = 6;
  2207. else if (124 <= chnl && chnl <= 130)
  2208. group = 7;
  2209. else if (132 <= chnl && chnl <= 138)
  2210. group = 8;
  2211. else if (140 <= chnl && chnl <= 144)
  2212. group = 9;
  2213. else if (149 <= chnl && chnl <= 155)
  2214. group = 10;
  2215. else if (157 <= chnl && chnl <= 161)
  2216. group = 11;
  2217. else if (165 <= chnl && chnl <= 171)
  2218. group = 12;
  2219. else if (173 <= chnl && chnl <= 177)
  2220. group = 13;
  2221. else
  2222. WARN_ONCE(true,
  2223. "rtl8821ae: 5G, Channel %d in Group not found\n",
  2224. chnl);
  2225. }
  2226. return group;
  2227. }
  2228. static void _rtl8821ae_read_power_value_fromprom(struct ieee80211_hw *hw,
  2229. struct txpower_info_2g *pwrinfo24g,
  2230. struct txpower_info_5g *pwrinfo5g,
  2231. bool autoload_fail,
  2232. u8 *hwinfo)
  2233. {
  2234. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2235. u32 rfPath, eeAddr = EEPROM_TX_PWR_INX, group, TxCount = 0;
  2236. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2237. "hal_ReadPowerValueFromPROM8821ae(): hwinfo[0x%x]=0x%x\n",
  2238. (eeAddr+1), hwinfo[eeAddr+1]);
  2239. if (0xFF == hwinfo[eeAddr+1]) /*YJ,add,120316*/
  2240. autoload_fail = true;
  2241. if (autoload_fail) {
  2242. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2243. "auto load fail : Use Default value!\n");
  2244. for (rfPath = 0 ; rfPath < MAX_RF_PATH ; rfPath++) {
  2245. /*2.4G default value*/
  2246. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  2247. pwrinfo24g->index_cck_base[rfPath][group] = 0x2D;
  2248. pwrinfo24g->index_bw40_base[rfPath][group] = 0x2D;
  2249. }
  2250. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2251. if (TxCount == 0) {
  2252. pwrinfo24g->bw20_diff[rfPath][0] = 0x02;
  2253. pwrinfo24g->ofdm_diff[rfPath][0] = 0x04;
  2254. } else {
  2255. pwrinfo24g->bw20_diff[rfPath][TxCount] = 0xFE;
  2256. pwrinfo24g->bw40_diff[rfPath][TxCount] = 0xFE;
  2257. pwrinfo24g->cck_diff[rfPath][TxCount] = 0xFE;
  2258. pwrinfo24g->ofdm_diff[rfPath][TxCount] = 0xFE;
  2259. }
  2260. }
  2261. /*5G default value*/
  2262. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++)
  2263. pwrinfo5g->index_bw40_base[rfPath][group] = 0x2A;
  2264. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2265. if (TxCount == 0) {
  2266. pwrinfo5g->ofdm_diff[rfPath][0] = 0x04;
  2267. pwrinfo5g->bw20_diff[rfPath][0] = 0x00;
  2268. pwrinfo5g->bw80_diff[rfPath][0] = 0xFE;
  2269. pwrinfo5g->bw160_diff[rfPath][0] = 0xFE;
  2270. } else {
  2271. pwrinfo5g->ofdm_diff[rfPath][0] = 0xFE;
  2272. pwrinfo5g->bw20_diff[rfPath][0] = 0xFE;
  2273. pwrinfo5g->bw40_diff[rfPath][0] = 0xFE;
  2274. pwrinfo5g->bw80_diff[rfPath][0] = 0xFE;
  2275. pwrinfo5g->bw160_diff[rfPath][0] = 0xFE;
  2276. }
  2277. }
  2278. }
  2279. return;
  2280. }
  2281. rtl_priv(hw)->efuse.txpwr_fromeprom = true;
  2282. for (rfPath = 0 ; rfPath < MAX_RF_PATH ; rfPath++) {
  2283. /*2.4G default value*/
  2284. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  2285. pwrinfo24g->index_cck_base[rfPath][group] = hwinfo[eeAddr++];
  2286. if (pwrinfo24g->index_cck_base[rfPath][group] == 0xFF)
  2287. pwrinfo24g->index_cck_base[rfPath][group] = 0x2D;
  2288. }
  2289. for (group = 0 ; group < MAX_CHNL_GROUP_24G - 1; group++) {
  2290. pwrinfo24g->index_bw40_base[rfPath][group] = hwinfo[eeAddr++];
  2291. if (pwrinfo24g->index_bw40_base[rfPath][group] == 0xFF)
  2292. pwrinfo24g->index_bw40_base[rfPath][group] = 0x2D;
  2293. }
  2294. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2295. if (TxCount == 0) {
  2296. pwrinfo24g->bw40_diff[rfPath][TxCount] = 0;
  2297. /*bit sign number to 8 bit sign number*/
  2298. pwrinfo24g->bw20_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2299. if (pwrinfo24g->bw20_diff[rfPath][TxCount] & BIT(3))
  2300. pwrinfo24g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2301. /*bit sign number to 8 bit sign number*/
  2302. pwrinfo24g->ofdm_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2303. if (pwrinfo24g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2304. pwrinfo24g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2305. pwrinfo24g->cck_diff[rfPath][TxCount] = 0;
  2306. eeAddr++;
  2307. } else {
  2308. pwrinfo24g->bw40_diff[rfPath][TxCount] = (hwinfo[eeAddr]&0xf0) >> 4;
  2309. if (pwrinfo24g->bw40_diff[rfPath][TxCount] & BIT(3))
  2310. pwrinfo24g->bw40_diff[rfPath][TxCount] |= 0xF0;
  2311. pwrinfo24g->bw20_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2312. if (pwrinfo24g->bw20_diff[rfPath][TxCount] & BIT(3))
  2313. pwrinfo24g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2314. eeAddr++;
  2315. pwrinfo24g->ofdm_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2316. if (pwrinfo24g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2317. pwrinfo24g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2318. pwrinfo24g->cck_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2319. if (pwrinfo24g->cck_diff[rfPath][TxCount] & BIT(3))
  2320. pwrinfo24g->cck_diff[rfPath][TxCount] |= 0xF0;
  2321. eeAddr++;
  2322. }
  2323. }
  2324. /*5G default value*/
  2325. for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
  2326. pwrinfo5g->index_bw40_base[rfPath][group] = hwinfo[eeAddr++];
  2327. if (pwrinfo5g->index_bw40_base[rfPath][group] == 0xFF)
  2328. pwrinfo5g->index_bw40_base[rfPath][group] = 0xFE;
  2329. }
  2330. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2331. if (TxCount == 0) {
  2332. pwrinfo5g->bw40_diff[rfPath][TxCount] = 0;
  2333. pwrinfo5g->bw20_diff[rfPath][0] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2334. if (pwrinfo5g->bw20_diff[rfPath][TxCount] & BIT(3))
  2335. pwrinfo5g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2336. pwrinfo5g->ofdm_diff[rfPath][0] = (hwinfo[eeAddr] & 0x0f);
  2337. if (pwrinfo5g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2338. pwrinfo5g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2339. eeAddr++;
  2340. } else {
  2341. pwrinfo5g->bw40_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2342. if (pwrinfo5g->bw40_diff[rfPath][TxCount] & BIT(3))
  2343. pwrinfo5g->bw40_diff[rfPath][TxCount] |= 0xF0;
  2344. pwrinfo5g->bw20_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2345. if (pwrinfo5g->bw20_diff[rfPath][TxCount] & BIT(3))
  2346. pwrinfo5g->bw20_diff[rfPath][TxCount] |= 0xF0;
  2347. eeAddr++;
  2348. }
  2349. }
  2350. pwrinfo5g->ofdm_diff[rfPath][1] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2351. pwrinfo5g->ofdm_diff[rfPath][2] = (hwinfo[eeAddr] & 0x0f);
  2352. eeAddr++;
  2353. pwrinfo5g->ofdm_diff[rfPath][3] = (hwinfo[eeAddr] & 0x0f);
  2354. eeAddr++;
  2355. for (TxCount = 1; TxCount < MAX_TX_COUNT; TxCount++) {
  2356. if (pwrinfo5g->ofdm_diff[rfPath][TxCount] & BIT(3))
  2357. pwrinfo5g->ofdm_diff[rfPath][TxCount] |= 0xF0;
  2358. }
  2359. for (TxCount = 0; TxCount < MAX_TX_COUNT; TxCount++) {
  2360. pwrinfo5g->bw80_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0xf0) >> 4;
  2361. /* 4bit sign number to 8 bit sign number */
  2362. if (pwrinfo5g->bw80_diff[rfPath][TxCount] & BIT(3))
  2363. pwrinfo5g->bw80_diff[rfPath][TxCount] |= 0xF0;
  2364. /* 4bit sign number to 8 bit sign number */
  2365. pwrinfo5g->bw160_diff[rfPath][TxCount] = (hwinfo[eeAddr] & 0x0f);
  2366. if (pwrinfo5g->bw160_diff[rfPath][TxCount] & BIT(3))
  2367. pwrinfo5g->bw160_diff[rfPath][TxCount] |= 0xF0;
  2368. eeAddr++;
  2369. }
  2370. }
  2371. }
  2372. #if 0
  2373. static void _rtl8812ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  2374. bool autoload_fail,
  2375. u8 *hwinfo)
  2376. {
  2377. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2378. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2379. struct txpower_info_2g pwrinfo24g;
  2380. struct txpower_info_5g pwrinfo5g;
  2381. u8 rf_path, index;
  2382. u8 i;
  2383. _rtl8821ae_read_power_value_fromprom(hw, &pwrinfo24g,
  2384. &pwrinfo5g, autoload_fail, hwinfo);
  2385. for (rf_path = 0; rf_path < 2; rf_path++) {
  2386. for (i = 0; i < CHANNEL_MAX_NUMBER_2G; i++) {
  2387. index = _rtl8821ae_get_chnl_group(i + 1);
  2388. if (i == CHANNEL_MAX_NUMBER_2G - 1) {
  2389. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2390. pwrinfo24g.index_cck_base[rf_path][5];
  2391. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2392. pwrinfo24g.index_bw40_base[rf_path][index];
  2393. } else {
  2394. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2395. pwrinfo24g.index_cck_base[rf_path][index];
  2396. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2397. pwrinfo24g.index_bw40_base[rf_path][index];
  2398. }
  2399. }
  2400. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
  2401. index = _rtl8821ae_get_chnl_group(channel5g[i]);
  2402. rtlefuse->txpwr_5g_bw40base[rf_path][i] =
  2403. pwrinfo5g.index_bw40_base[rf_path][index];
  2404. }
  2405. for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
  2406. u8 upper, lower;
  2407. index = _rtl8821ae_get_chnl_group(channel5g_80m[i]);
  2408. upper = pwrinfo5g.index_bw40_base[rf_path][index];
  2409. lower = pwrinfo5g.index_bw40_base[rf_path][index + 1];
  2410. rtlefuse->txpwr_5g_bw80base[rf_path][i] = (upper + lower) / 2;
  2411. }
  2412. for (i = 0; i < MAX_TX_COUNT; i++) {
  2413. rtlefuse->txpwr_cckdiff[rf_path][i] =
  2414. pwrinfo24g.cck_diff[rf_path][i];
  2415. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  2416. pwrinfo24g.ofdm_diff[rf_path][i];
  2417. rtlefuse->txpwr_ht20diff[rf_path][i] =
  2418. pwrinfo24g.bw20_diff[rf_path][i];
  2419. rtlefuse->txpwr_ht40diff[rf_path][i] =
  2420. pwrinfo24g.bw40_diff[rf_path][i];
  2421. rtlefuse->txpwr_5g_ofdmdiff[rf_path][i] =
  2422. pwrinfo5g.ofdm_diff[rf_path][i];
  2423. rtlefuse->txpwr_5g_bw20diff[rf_path][i] =
  2424. pwrinfo5g.bw20_diff[rf_path][i];
  2425. rtlefuse->txpwr_5g_bw40diff[rf_path][i] =
  2426. pwrinfo5g.bw40_diff[rf_path][i];
  2427. rtlefuse->txpwr_5g_bw80diff[rf_path][i] =
  2428. pwrinfo5g.bw80_diff[rf_path][i];
  2429. }
  2430. }
  2431. if (!autoload_fail) {
  2432. rtlefuse->eeprom_regulatory =
  2433. hwinfo[EEPROM_RF_BOARD_OPTION] & 0x07;/*bit0~2*/
  2434. if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xFF)
  2435. rtlefuse->eeprom_regulatory = 0;
  2436. } else {
  2437. rtlefuse->eeprom_regulatory = 0;
  2438. }
  2439. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  2440. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  2441. }
  2442. #endif
  2443. static void _rtl8821ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  2444. bool autoload_fail,
  2445. u8 *hwinfo)
  2446. {
  2447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2448. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2449. struct txpower_info_2g pwrinfo24g;
  2450. struct txpower_info_5g pwrinfo5g;
  2451. u8 rf_path, index;
  2452. u8 i;
  2453. _rtl8821ae_read_power_value_fromprom(hw, &pwrinfo24g,
  2454. &pwrinfo5g, autoload_fail, hwinfo);
  2455. for (rf_path = 0; rf_path < 2; rf_path++) {
  2456. for (i = 0; i < CHANNEL_MAX_NUMBER_2G; i++) {
  2457. index = _rtl8821ae_get_chnl_group(i + 1);
  2458. if (i == CHANNEL_MAX_NUMBER_2G - 1) {
  2459. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2460. pwrinfo24g.index_cck_base[rf_path][5];
  2461. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2462. pwrinfo24g.index_bw40_base[rf_path][index];
  2463. } else {
  2464. rtlefuse->txpwrlevel_cck[rf_path][i] =
  2465. pwrinfo24g.index_cck_base[rf_path][index];
  2466. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  2467. pwrinfo24g.index_bw40_base[rf_path][index];
  2468. }
  2469. }
  2470. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
  2471. index = _rtl8821ae_get_chnl_group(channel5g[i]);
  2472. rtlefuse->txpwr_5g_bw40base[rf_path][i] =
  2473. pwrinfo5g.index_bw40_base[rf_path][index];
  2474. }
  2475. for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
  2476. u8 upper, lower;
  2477. index = _rtl8821ae_get_chnl_group(channel5g_80m[i]);
  2478. upper = pwrinfo5g.index_bw40_base[rf_path][index];
  2479. lower = pwrinfo5g.index_bw40_base[rf_path][index + 1];
  2480. rtlefuse->txpwr_5g_bw80base[rf_path][i] = (upper + lower) / 2;
  2481. }
  2482. for (i = 0; i < MAX_TX_COUNT; i++) {
  2483. rtlefuse->txpwr_cckdiff[rf_path][i] =
  2484. pwrinfo24g.cck_diff[rf_path][i];
  2485. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  2486. pwrinfo24g.ofdm_diff[rf_path][i];
  2487. rtlefuse->txpwr_ht20diff[rf_path][i] =
  2488. pwrinfo24g.bw20_diff[rf_path][i];
  2489. rtlefuse->txpwr_ht40diff[rf_path][i] =
  2490. pwrinfo24g.bw40_diff[rf_path][i];
  2491. rtlefuse->txpwr_5g_ofdmdiff[rf_path][i] =
  2492. pwrinfo5g.ofdm_diff[rf_path][i];
  2493. rtlefuse->txpwr_5g_bw20diff[rf_path][i] =
  2494. pwrinfo5g.bw20_diff[rf_path][i];
  2495. rtlefuse->txpwr_5g_bw40diff[rf_path][i] =
  2496. pwrinfo5g.bw40_diff[rf_path][i];
  2497. rtlefuse->txpwr_5g_bw80diff[rf_path][i] =
  2498. pwrinfo5g.bw80_diff[rf_path][i];
  2499. }
  2500. }
  2501. /*bit0~2*/
  2502. if (!autoload_fail) {
  2503. rtlefuse->eeprom_regulatory = hwinfo[EEPROM_RF_BOARD_OPTION] & 0x07;
  2504. if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xFF)
  2505. rtlefuse->eeprom_regulatory = 0;
  2506. } else {
  2507. rtlefuse->eeprom_regulatory = 0;
  2508. }
  2509. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  2510. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  2511. }
  2512. static void _rtl8812ae_read_pa_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2513. bool autoload_fail)
  2514. {
  2515. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2516. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2517. if (!autoload_fail) {
  2518. rtlhal->pa_type_2g = hwinfo[0xBC];
  2519. rtlhal->lna_type_2g = hwinfo[0xBD];
  2520. if (rtlhal->pa_type_2g == 0xFF && rtlhal->lna_type_2g == 0xFF) {
  2521. rtlhal->pa_type_2g = 0;
  2522. rtlhal->lna_type_2g = 0;
  2523. }
  2524. rtlhal->external_pa_2g = ((rtlhal->pa_type_2g & BIT(5)) &&
  2525. (rtlhal->pa_type_2g & BIT(4))) ?
  2526. 1 : 0;
  2527. rtlhal->external_lna_2g = ((rtlhal->lna_type_2g & BIT(7)) &&
  2528. (rtlhal->lna_type_2g & BIT(3))) ?
  2529. 1 : 0;
  2530. rtlhal->pa_type_5g = hwinfo[0xBC];
  2531. rtlhal->lna_type_5g = hwinfo[0xBF];
  2532. if (rtlhal->pa_type_5g == 0xFF && rtlhal->lna_type_5g == 0xFF) {
  2533. rtlhal->pa_type_5g = 0;
  2534. rtlhal->lna_type_5g = 0;
  2535. }
  2536. rtlhal->external_pa_5g = ((rtlhal->pa_type_5g & BIT(1)) &&
  2537. (rtlhal->pa_type_5g & BIT(0))) ?
  2538. 1 : 0;
  2539. rtlhal->external_lna_5g = ((rtlhal->lna_type_5g & BIT(7)) &&
  2540. (rtlhal->lna_type_5g & BIT(3))) ?
  2541. 1 : 0;
  2542. } else {
  2543. rtlhal->external_pa_2g = 0;
  2544. rtlhal->external_lna_2g = 0;
  2545. rtlhal->external_pa_5g = 0;
  2546. rtlhal->external_lna_5g = 0;
  2547. }
  2548. }
  2549. static void _rtl8812ae_read_amplifier_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2550. bool autoload_fail)
  2551. {
  2552. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2553. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2554. u8 ext_type_pa_2g_a = (hwinfo[0xBD] & BIT(2)) >> 2; /* 0xBD[2] */
  2555. u8 ext_type_pa_2g_b = (hwinfo[0xBD] & BIT(6)) >> 6; /* 0xBD[6] */
  2556. u8 ext_type_pa_5g_a = (hwinfo[0xBF] & BIT(2)) >> 2; /* 0xBF[2] */
  2557. u8 ext_type_pa_5g_b = (hwinfo[0xBF] & BIT(6)) >> 6; /* 0xBF[6] */
  2558. /* 0xBD[1:0] */
  2559. u8 ext_type_lna_2g_a = (hwinfo[0xBD] & (BIT(1) | BIT(0))) >> 0;
  2560. /* 0xBD[5:4] */
  2561. u8 ext_type_lna_2g_b = (hwinfo[0xBD] & (BIT(5) | BIT(4))) >> 4;
  2562. /* 0xBF[1:0] */
  2563. u8 ext_type_lna_5g_a = (hwinfo[0xBF] & (BIT(1) | BIT(0))) >> 0;
  2564. /* 0xBF[5:4] */
  2565. u8 ext_type_lna_5g_b = (hwinfo[0xBF] & (BIT(5) | BIT(4))) >> 4;
  2566. _rtl8812ae_read_pa_type(hw, hwinfo, autoload_fail);
  2567. /* [2.4G] Path A and B are both extPA */
  2568. if ((rtlhal->pa_type_2g & (BIT(5) | BIT(4))) == (BIT(5) | BIT(4)))
  2569. rtlhal->type_gpa = ext_type_pa_2g_b << 2 | ext_type_pa_2g_a;
  2570. /* [5G] Path A and B are both extPA */
  2571. if ((rtlhal->pa_type_5g & (BIT(1) | BIT(0))) == (BIT(1) | BIT(0)))
  2572. rtlhal->type_apa = ext_type_pa_5g_b << 2 | ext_type_pa_5g_a;
  2573. /* [2.4G] Path A and B are both extLNA */
  2574. if ((rtlhal->lna_type_2g & (BIT(7) | BIT(3))) == (BIT(7) | BIT(3)))
  2575. rtlhal->type_glna = ext_type_lna_2g_b << 2 | ext_type_lna_2g_a;
  2576. /* [5G] Path A and B are both extLNA */
  2577. if ((rtlhal->lna_type_5g & (BIT(7) | BIT(3))) == (BIT(7) | BIT(3)))
  2578. rtlhal->type_alna = ext_type_lna_5g_b << 2 | ext_type_lna_5g_a;
  2579. }
  2580. static void _rtl8821ae_read_pa_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2581. bool autoload_fail)
  2582. {
  2583. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2584. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2585. if (!autoload_fail) {
  2586. rtlhal->pa_type_2g = hwinfo[0xBC];
  2587. rtlhal->lna_type_2g = hwinfo[0xBD];
  2588. if (rtlhal->pa_type_2g == 0xFF && rtlhal->lna_type_2g == 0xFF) {
  2589. rtlhal->pa_type_2g = 0;
  2590. rtlhal->lna_type_2g = 0;
  2591. }
  2592. rtlhal->external_pa_2g = (rtlhal->pa_type_2g & BIT(5)) ? 1 : 0;
  2593. rtlhal->external_lna_2g = (rtlhal->lna_type_2g & BIT(7)) ? 1 : 0;
  2594. rtlhal->pa_type_5g = hwinfo[0xBC];
  2595. rtlhal->lna_type_5g = hwinfo[0xBF];
  2596. if (rtlhal->pa_type_5g == 0xFF && rtlhal->lna_type_5g == 0xFF) {
  2597. rtlhal->pa_type_5g = 0;
  2598. rtlhal->lna_type_5g = 0;
  2599. }
  2600. rtlhal->external_pa_5g = (rtlhal->pa_type_5g & BIT(1)) ? 1 : 0;
  2601. rtlhal->external_lna_5g = (rtlhal->lna_type_5g & BIT(7)) ? 1 : 0;
  2602. } else {
  2603. rtlhal->external_pa_2g = 0;
  2604. rtlhal->external_lna_2g = 0;
  2605. rtlhal->external_pa_5g = 0;
  2606. rtlhal->external_lna_5g = 0;
  2607. }
  2608. }
  2609. static void _rtl8821ae_read_rfe_type(struct ieee80211_hw *hw, u8 *hwinfo,
  2610. bool autoload_fail)
  2611. {
  2612. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2613. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2614. if (!autoload_fail) {
  2615. if (hwinfo[EEPROM_RFE_OPTION] & BIT(7)) {
  2616. if (rtlhal->external_lna_5g) {
  2617. if (rtlhal->external_pa_5g) {
  2618. if (rtlhal->external_lna_2g &&
  2619. rtlhal->external_pa_2g)
  2620. rtlhal->rfe_type = 3;
  2621. else
  2622. rtlhal->rfe_type = 0;
  2623. } else {
  2624. rtlhal->rfe_type = 2;
  2625. }
  2626. } else {
  2627. rtlhal->rfe_type = 4;
  2628. }
  2629. } else {
  2630. rtlhal->rfe_type = hwinfo[EEPROM_RFE_OPTION] & 0x3F;
  2631. if (rtlhal->rfe_type == 4 &&
  2632. (rtlhal->external_pa_5g ||
  2633. rtlhal->external_pa_2g ||
  2634. rtlhal->external_lna_5g ||
  2635. rtlhal->external_lna_2g)) {
  2636. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
  2637. rtlhal->rfe_type = 2;
  2638. }
  2639. }
  2640. } else {
  2641. rtlhal->rfe_type = 0x04;
  2642. }
  2643. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2644. "RFE Type: 0x%2x\n", rtlhal->rfe_type);
  2645. }
  2646. static void _rtl8812ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2647. bool auto_load_fail, u8 *hwinfo)
  2648. {
  2649. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2650. u8 value;
  2651. if (!auto_load_fail) {
  2652. value = *(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION];
  2653. if (((value & 0xe0) >> 5) == 0x1)
  2654. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2655. else
  2656. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2657. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8812A;
  2658. value = hwinfo[EEPROM_RF_BT_SETTING];
  2659. rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
  2660. } else {
  2661. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2662. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8812A;
  2663. rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
  2664. }
  2665. /*move BT_InitHalVars() to init_sw_vars*/
  2666. }
  2667. static void _rtl8821ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2668. bool auto_load_fail, u8 *hwinfo)
  2669. {
  2670. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2671. u8 value;
  2672. u32 tmpu_32;
  2673. if (!auto_load_fail) {
  2674. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  2675. if (tmpu_32 & BIT(18))
  2676. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2677. else
  2678. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2679. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8821A;
  2680. value = hwinfo[EEPROM_RF_BT_SETTING];
  2681. rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
  2682. } else {
  2683. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2684. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8821A;
  2685. rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
  2686. }
  2687. /*move BT_InitHalVars() to init_sw_vars*/
  2688. }
  2689. static void _rtl8821ae_read_adapter_info(struct ieee80211_hw *hw, bool b_pseudo_test)
  2690. {
  2691. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2692. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2693. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2694. int params[] = {RTL_EEPROM_ID, EEPROM_VID, EEPROM_DID,
  2695. EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
  2696. EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
  2697. COUNTRY_CODE_WORLD_WIDE_13};
  2698. u8 *hwinfo;
  2699. if (b_pseudo_test) {
  2700. ;/* need add */
  2701. }
  2702. hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
  2703. if (!hwinfo)
  2704. return;
  2705. if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
  2706. goto exit;
  2707. _rtl8821ae_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  2708. hwinfo);
  2709. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  2710. _rtl8812ae_read_amplifier_type(hw, hwinfo,
  2711. rtlefuse->autoload_failflag);
  2712. _rtl8812ae_read_bt_coexist_info_from_hwpg(hw,
  2713. rtlefuse->autoload_failflag, hwinfo);
  2714. } else {
  2715. _rtl8821ae_read_pa_type(hw, hwinfo, rtlefuse->autoload_failflag);
  2716. _rtl8821ae_read_bt_coexist_info_from_hwpg(hw,
  2717. rtlefuse->autoload_failflag, hwinfo);
  2718. }
  2719. _rtl8821ae_read_rfe_type(hw, hwinfo, rtlefuse->autoload_failflag);
  2720. /*board type*/
  2721. rtlefuse->board_type = ODM_BOARD_DEFAULT;
  2722. if (rtlhal->external_lna_2g != 0)
  2723. rtlefuse->board_type |= ODM_BOARD_EXT_LNA;
  2724. if (rtlhal->external_lna_5g != 0)
  2725. rtlefuse->board_type |= ODM_BOARD_EXT_LNA_5G;
  2726. if (rtlhal->external_pa_2g != 0)
  2727. rtlefuse->board_type |= ODM_BOARD_EXT_PA;
  2728. if (rtlhal->external_pa_5g != 0)
  2729. rtlefuse->board_type |= ODM_BOARD_EXT_PA_5G;
  2730. if (rtlpriv->btcoexist.btc_info.btcoexist == 1)
  2731. rtlefuse->board_type |= ODM_BOARD_BT;
  2732. rtlhal->board_type = rtlefuse->board_type;
  2733. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2734. "board_type = 0x%x\n", rtlefuse->board_type);
  2735. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  2736. if (rtlefuse->eeprom_channelplan == 0xff)
  2737. rtlefuse->eeprom_channelplan = 0x7F;
  2738. /* set channel plan from efuse */
  2739. rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
  2740. /*parse xtal*/
  2741. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_8821AE];
  2742. if (rtlefuse->crystalcap == 0xFF)
  2743. rtlefuse->crystalcap = 0x20;
  2744. rtlefuse->eeprom_thermalmeter = *(u8 *)&hwinfo[EEPROM_THERMAL_METER];
  2745. if ((rtlefuse->eeprom_thermalmeter == 0xff) ||
  2746. rtlefuse->autoload_failflag) {
  2747. rtlefuse->apk_thermalmeterignore = true;
  2748. rtlefuse->eeprom_thermalmeter = 0xff;
  2749. }
  2750. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  2751. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2752. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  2753. if (!rtlefuse->autoload_failflag) {
  2754. rtlefuse->antenna_div_cfg =
  2755. (hwinfo[EEPROM_RF_BOARD_OPTION] & 0x18) >> 3;
  2756. if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xff)
  2757. rtlefuse->antenna_div_cfg = 0;
  2758. if (rtlpriv->btcoexist.btc_info.btcoexist == 1 &&
  2759. rtlpriv->btcoexist.btc_info.ant_num == ANT_X1)
  2760. rtlefuse->antenna_div_cfg = 0;
  2761. rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
  2762. if (rtlefuse->antenna_div_type == 0xff)
  2763. rtlefuse->antenna_div_type = FIXED_HW_ANTDIV;
  2764. } else {
  2765. rtlefuse->antenna_div_cfg = 0;
  2766. rtlefuse->antenna_div_type = 0;
  2767. }
  2768. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2769. "SWAS: bHwAntDiv = %x, TRxAntDivType = %x\n",
  2770. rtlefuse->antenna_div_cfg, rtlefuse->antenna_div_type);
  2771. rtlpriv->ledctl.led_opendrain = true;
  2772. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  2773. switch (rtlefuse->eeprom_oemid) {
  2774. case RT_CID_DEFAULT:
  2775. break;
  2776. case EEPROM_CID_TOSHIBA:
  2777. rtlhal->oem_id = RT_CID_TOSHIBA;
  2778. break;
  2779. case EEPROM_CID_CCX:
  2780. rtlhal->oem_id = RT_CID_CCX;
  2781. break;
  2782. case EEPROM_CID_QMI:
  2783. rtlhal->oem_id = RT_CID_819X_QMI;
  2784. break;
  2785. case EEPROM_CID_WHQL:
  2786. break;
  2787. default:
  2788. break;
  2789. }
  2790. }
  2791. exit:
  2792. kfree(hwinfo);
  2793. }
  2794. /*static void _rtl8821ae_hal_customized_behavior(struct ieee80211_hw *hw)
  2795. {
  2796. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2797. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2798. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2799. rtlpriv->ledctl.led_opendrain = true;
  2800. switch (rtlhal->oem_id) {
  2801. case RT_CID_819X_HP:
  2802. rtlpriv->ledctl.led_opendrain = true;
  2803. break;
  2804. case RT_CID_819X_LENOVO:
  2805. case RT_CID_DEFAULT:
  2806. case RT_CID_TOSHIBA:
  2807. case RT_CID_CCX:
  2808. case RT_CID_819X_ACER:
  2809. case RT_CID_WHQL:
  2810. default:
  2811. break;
  2812. }
  2813. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  2814. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  2815. }*/
  2816. void rtl8821ae_read_eeprom_info(struct ieee80211_hw *hw)
  2817. {
  2818. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2819. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2820. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2821. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2822. u8 tmp_u1b;
  2823. rtlhal->version = _rtl8821ae_read_chip_version(hw);
  2824. if (get_rf_type(rtlphy) == RF_1T1R)
  2825. rtlpriv->dm.rfpath_rxenable[0] = true;
  2826. else
  2827. rtlpriv->dm.rfpath_rxenable[0] =
  2828. rtlpriv->dm.rfpath_rxenable[1] = true;
  2829. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  2830. rtlhal->version);
  2831. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  2832. if (tmp_u1b & BIT(4)) {
  2833. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  2834. rtlefuse->epromtype = EEPROM_93C46;
  2835. } else {
  2836. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  2837. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  2838. }
  2839. if (tmp_u1b & BIT(5)) {
  2840. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  2841. rtlefuse->autoload_failflag = false;
  2842. _rtl8821ae_read_adapter_info(hw, false);
  2843. } else {
  2844. pr_err("Autoload ERR!!\n");
  2845. }
  2846. /*hal_ReadRFType_8812A()*/
  2847. /* _rtl8821ae_hal_customized_behavior(hw); */
  2848. }
  2849. static void rtl8821ae_update_hal_rate_table(struct ieee80211_hw *hw,
  2850. struct ieee80211_sta *sta)
  2851. {
  2852. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2853. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2854. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2855. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2856. u32 ratr_value;
  2857. u8 ratr_index = 0;
  2858. u8 b_nmode = mac->ht_enable;
  2859. u8 mimo_ps = IEEE80211_SMPS_OFF;
  2860. u16 shortgi_rate;
  2861. u32 tmp_ratr_value;
  2862. u8 curtxbw_40mhz = mac->bw_40;
  2863. u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  2864. 1 : 0;
  2865. u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  2866. 1 : 0;
  2867. enum wireless_mode wirelessmode = mac->mode;
  2868. if (rtlhal->current_bandtype == BAND_ON_5G)
  2869. ratr_value = sta->supp_rates[1] << 4;
  2870. else
  2871. ratr_value = sta->supp_rates[0];
  2872. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  2873. ratr_value = 0xfff;
  2874. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  2875. sta->ht_cap.mcs.rx_mask[0] << 12);
  2876. switch (wirelessmode) {
  2877. case WIRELESS_MODE_B:
  2878. if (ratr_value & 0x0000000c)
  2879. ratr_value &= 0x0000000d;
  2880. else
  2881. ratr_value &= 0x0000000f;
  2882. break;
  2883. case WIRELESS_MODE_G:
  2884. ratr_value &= 0x00000FF5;
  2885. break;
  2886. case WIRELESS_MODE_N_24G:
  2887. case WIRELESS_MODE_N_5G:
  2888. b_nmode = 1;
  2889. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  2890. ratr_value &= 0x0007F005;
  2891. } else {
  2892. u32 ratr_mask;
  2893. if (get_rf_type(rtlphy) == RF_1T2R ||
  2894. get_rf_type(rtlphy) == RF_1T1R)
  2895. ratr_mask = 0x000ff005;
  2896. else
  2897. ratr_mask = 0x0f0ff005;
  2898. ratr_value &= ratr_mask;
  2899. }
  2900. break;
  2901. default:
  2902. if (rtlphy->rf_type == RF_1T2R)
  2903. ratr_value &= 0x000ff0ff;
  2904. else
  2905. ratr_value &= 0x0f0ff0ff;
  2906. break;
  2907. }
  2908. if ((rtlpriv->btcoexist.bt_coexistence) &&
  2909. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
  2910. (rtlpriv->btcoexist.bt_cur_state) &&
  2911. (rtlpriv->btcoexist.bt_ant_isolation) &&
  2912. ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
  2913. (rtlpriv->btcoexist.bt_service == BT_BUSY)))
  2914. ratr_value &= 0x0fffcfc0;
  2915. else
  2916. ratr_value &= 0x0FFFFFFF;
  2917. if (b_nmode && ((curtxbw_40mhz &&
  2918. b_curshortgi_40mhz) || (!curtxbw_40mhz &&
  2919. b_curshortgi_20mhz))) {
  2920. ratr_value |= 0x10000000;
  2921. tmp_ratr_value = (ratr_value >> 12);
  2922. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  2923. if ((1 << shortgi_rate) & tmp_ratr_value)
  2924. break;
  2925. }
  2926. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  2927. (shortgi_rate << 4) | (shortgi_rate);
  2928. }
  2929. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  2930. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2931. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  2932. }
  2933. static u32 _rtl8821ae_rate_to_bitmap_2ssvht(__le16 vht_rate)
  2934. {
  2935. u8 i, j, tmp_rate;
  2936. u32 rate_bitmap = 0;
  2937. for (i = j = 0; i < 4; i += 2, j += 10) {
  2938. tmp_rate = (le16_to_cpu(vht_rate) >> i) & 3;
  2939. switch (tmp_rate) {
  2940. case 2:
  2941. rate_bitmap = rate_bitmap | (0x03ff << j);
  2942. break;
  2943. case 1:
  2944. rate_bitmap = rate_bitmap | (0x01ff << j);
  2945. break;
  2946. case 0:
  2947. rate_bitmap = rate_bitmap | (0x00ff << j);
  2948. break;
  2949. default:
  2950. break;
  2951. }
  2952. }
  2953. return rate_bitmap;
  2954. }
  2955. static u32 _rtl8821ae_set_ra_vht_ratr_bitmap(struct ieee80211_hw *hw,
  2956. enum wireless_mode wirelessmode,
  2957. u32 ratr_bitmap)
  2958. {
  2959. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2960. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2961. u32 ret_bitmap = ratr_bitmap;
  2962. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40
  2963. || rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80)
  2964. ret_bitmap = ratr_bitmap;
  2965. else if (wirelessmode == WIRELESS_MODE_AC_5G
  2966. || wirelessmode == WIRELESS_MODE_AC_24G) {
  2967. if (rtlphy->rf_type == RF_1T1R)
  2968. ret_bitmap = ratr_bitmap & (~BIT21);
  2969. else
  2970. ret_bitmap = ratr_bitmap & (~(BIT31|BIT21));
  2971. }
  2972. return ret_bitmap;
  2973. }
  2974. static u8 _rtl8821ae_get_vht_eni(enum wireless_mode wirelessmode,
  2975. u32 ratr_bitmap)
  2976. {
  2977. u8 ret = 0;
  2978. if (wirelessmode < WIRELESS_MODE_N_24G)
  2979. ret = 0;
  2980. else if (wirelessmode == WIRELESS_MODE_AC_24G) {
  2981. if (ratr_bitmap & 0xfff00000) /* Mix , 2SS */
  2982. ret = 3;
  2983. else /* Mix, 1SS */
  2984. ret = 2;
  2985. } else if (wirelessmode == WIRELESS_MODE_AC_5G) {
  2986. ret = 1;
  2987. } /* VHT */
  2988. return ret << 4;
  2989. }
  2990. static u8 _rtl8821ae_get_ra_ldpc(struct ieee80211_hw *hw,
  2991. u8 mac_id, struct rtl_sta_info *sta_entry,
  2992. enum wireless_mode wirelessmode)
  2993. {
  2994. u8 b_ldpc = 0;
  2995. /*not support ldpc, do not open*/
  2996. return b_ldpc << 2;
  2997. }
  2998. static u8 _rtl8821ae_get_ra_rftype(struct ieee80211_hw *hw,
  2999. enum wireless_mode wirelessmode,
  3000. u32 ratr_bitmap)
  3001. {
  3002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3003. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3004. u8 rf_type = RF_1T1R;
  3005. if (rtlphy->rf_type == RF_1T1R)
  3006. rf_type = RF_1T1R;
  3007. else if (wirelessmode == WIRELESS_MODE_AC_5G
  3008. || wirelessmode == WIRELESS_MODE_AC_24G
  3009. || wirelessmode == WIRELESS_MODE_AC_ONLY) {
  3010. if (ratr_bitmap & 0xffc00000)
  3011. rf_type = RF_2T2R;
  3012. } else if (wirelessmode == WIRELESS_MODE_N_5G
  3013. || wirelessmode == WIRELESS_MODE_N_24G) {
  3014. if (ratr_bitmap & 0xfff00000)
  3015. rf_type = RF_2T2R;
  3016. }
  3017. return rf_type;
  3018. }
  3019. static bool _rtl8821ae_get_ra_shortgi(struct ieee80211_hw *hw, struct ieee80211_sta *sta,
  3020. u8 mac_id)
  3021. {
  3022. bool b_short_gi = false;
  3023. u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  3024. 1 : 0;
  3025. u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  3026. 1 : 0;
  3027. u8 b_curshortgi_80mhz = 0;
  3028. b_curshortgi_80mhz = (sta->vht_cap.cap &
  3029. IEEE80211_VHT_CAP_SHORT_GI_80) ? 1 : 0;
  3030. if (mac_id == MAC_ID_STATIC_FOR_BROADCAST_MULTICAST)
  3031. b_short_gi = false;
  3032. if (b_curshortgi_40mhz || b_curshortgi_80mhz
  3033. || b_curshortgi_20mhz)
  3034. b_short_gi = true;
  3035. return b_short_gi;
  3036. }
  3037. static void rtl8821ae_update_hal_rate_mask(struct ieee80211_hw *hw,
  3038. struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
  3039. {
  3040. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3041. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3042. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  3043. struct rtl_sta_info *sta_entry = NULL;
  3044. u32 ratr_bitmap;
  3045. u8 ratr_index;
  3046. enum wireless_mode wirelessmode = 0;
  3047. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  3048. ? 1 : 0;
  3049. bool b_shortgi = false;
  3050. u8 rate_mask[7];
  3051. u8 macid = 0;
  3052. u8 mimo_ps = IEEE80211_SMPS_OFF;
  3053. u8 rf_type;
  3054. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  3055. wirelessmode = sta_entry->wireless_mode;
  3056. RT_TRACE(rtlpriv, COMP_RATR, DBG_LOUD,
  3057. "wireless mode = 0x%x\n", wirelessmode);
  3058. if (mac->opmode == NL80211_IFTYPE_STATION ||
  3059. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  3060. curtxbw_40mhz = mac->bw_40;
  3061. } else if (mac->opmode == NL80211_IFTYPE_AP ||
  3062. mac->opmode == NL80211_IFTYPE_ADHOC)
  3063. macid = sta->aid + 1;
  3064. if (wirelessmode == WIRELESS_MODE_N_5G ||
  3065. wirelessmode == WIRELESS_MODE_AC_5G ||
  3066. wirelessmode == WIRELESS_MODE_A)
  3067. ratr_bitmap = sta->supp_rates[NL80211_BAND_5GHZ] << 4;
  3068. else
  3069. ratr_bitmap = sta->supp_rates[NL80211_BAND_2GHZ];
  3070. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  3071. ratr_bitmap = 0xfff;
  3072. if (wirelessmode == WIRELESS_MODE_N_24G
  3073. || wirelessmode == WIRELESS_MODE_N_5G)
  3074. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  3075. sta->ht_cap.mcs.rx_mask[0] << 12);
  3076. else if (wirelessmode == WIRELESS_MODE_AC_24G
  3077. || wirelessmode == WIRELESS_MODE_AC_5G
  3078. || wirelessmode == WIRELESS_MODE_AC_ONLY)
  3079. ratr_bitmap |= _rtl8821ae_rate_to_bitmap_2ssvht(
  3080. sta->vht_cap.vht_mcs.rx_mcs_map) << 12;
  3081. b_shortgi = _rtl8821ae_get_ra_shortgi(hw, sta, macid);
  3082. rf_type = _rtl8821ae_get_ra_rftype(hw, wirelessmode, ratr_bitmap);
  3083. /*mac id owner*/
  3084. switch (wirelessmode) {
  3085. case WIRELESS_MODE_B:
  3086. ratr_index = RATR_INX_WIRELESS_B;
  3087. if (ratr_bitmap & 0x0000000c)
  3088. ratr_bitmap &= 0x0000000d;
  3089. else
  3090. ratr_bitmap &= 0x0000000f;
  3091. break;
  3092. case WIRELESS_MODE_G:
  3093. ratr_index = RATR_INX_WIRELESS_GB;
  3094. if (rssi_level == 1)
  3095. ratr_bitmap &= 0x00000f00;
  3096. else if (rssi_level == 2)
  3097. ratr_bitmap &= 0x00000ff0;
  3098. else
  3099. ratr_bitmap &= 0x00000ff5;
  3100. break;
  3101. case WIRELESS_MODE_A:
  3102. ratr_index = RATR_INX_WIRELESS_G;
  3103. ratr_bitmap &= 0x00000ff0;
  3104. break;
  3105. case WIRELESS_MODE_N_24G:
  3106. case WIRELESS_MODE_N_5G:
  3107. if (wirelessmode == WIRELESS_MODE_N_24G)
  3108. ratr_index = RATR_INX_WIRELESS_NGB;
  3109. else
  3110. ratr_index = RATR_INX_WIRELESS_NG;
  3111. if (mimo_ps == IEEE80211_SMPS_STATIC
  3112. || mimo_ps == IEEE80211_SMPS_DYNAMIC) {
  3113. if (rssi_level == 1)
  3114. ratr_bitmap &= 0x000f0000;
  3115. else if (rssi_level == 2)
  3116. ratr_bitmap &= 0x000ff000;
  3117. else
  3118. ratr_bitmap &= 0x000ff005;
  3119. } else {
  3120. if (rf_type == RF_1T1R) {
  3121. if (curtxbw_40mhz) {
  3122. if (rssi_level == 1)
  3123. ratr_bitmap &= 0x000f0000;
  3124. else if (rssi_level == 2)
  3125. ratr_bitmap &= 0x000ff000;
  3126. else
  3127. ratr_bitmap &= 0x000ff015;
  3128. } else {
  3129. if (rssi_level == 1)
  3130. ratr_bitmap &= 0x000f0000;
  3131. else if (rssi_level == 2)
  3132. ratr_bitmap &= 0x000ff000;
  3133. else
  3134. ratr_bitmap &= 0x000ff005;
  3135. }
  3136. } else {
  3137. if (curtxbw_40mhz) {
  3138. if (rssi_level == 1)
  3139. ratr_bitmap &= 0x0fff0000;
  3140. else if (rssi_level == 2)
  3141. ratr_bitmap &= 0x0ffff000;
  3142. else
  3143. ratr_bitmap &= 0x0ffff015;
  3144. } else {
  3145. if (rssi_level == 1)
  3146. ratr_bitmap &= 0x0fff0000;
  3147. else if (rssi_level == 2)
  3148. ratr_bitmap &= 0x0ffff000;
  3149. else
  3150. ratr_bitmap &= 0x0ffff005;
  3151. }
  3152. }
  3153. }
  3154. break;
  3155. case WIRELESS_MODE_AC_24G:
  3156. ratr_index = RATR_INX_WIRELESS_AC_24N;
  3157. if (rssi_level == 1)
  3158. ratr_bitmap &= 0xfc3f0000;
  3159. else if (rssi_level == 2)
  3160. ratr_bitmap &= 0xfffff000;
  3161. else
  3162. ratr_bitmap &= 0xffffffff;
  3163. break;
  3164. case WIRELESS_MODE_AC_5G:
  3165. ratr_index = RATR_INX_WIRELESS_AC_5N;
  3166. if (rf_type == RF_1T1R) {
  3167. if (rssi_level == 1) /*add by Gary for ac-series*/
  3168. ratr_bitmap &= 0x003f8000;
  3169. else if (rssi_level == 2)
  3170. ratr_bitmap &= 0x003ff000;
  3171. else
  3172. ratr_bitmap &= 0x003ff010;
  3173. } else {
  3174. if (rssi_level == 1)
  3175. ratr_bitmap &= 0xfe3f8000;
  3176. else if (rssi_level == 2)
  3177. ratr_bitmap &= 0xfffff000;
  3178. else
  3179. ratr_bitmap &= 0xfffff010;
  3180. }
  3181. break;
  3182. default:
  3183. ratr_index = RATR_INX_WIRELESS_NGB;
  3184. if (rf_type == RF_1T2R)
  3185. ratr_bitmap &= 0x000ff0ff;
  3186. else
  3187. ratr_bitmap &= 0x0f8ff0ff;
  3188. break;
  3189. }
  3190. ratr_index = rtl_mrate_idx_to_arfr_id(hw, ratr_index, wirelessmode);
  3191. sta_entry->ratr_index = ratr_index;
  3192. ratr_bitmap = _rtl8821ae_set_ra_vht_ratr_bitmap(hw, wirelessmode,
  3193. ratr_bitmap);
  3194. RT_TRACE(rtlpriv, COMP_RATR, DBG_LOUD,
  3195. "ratr_bitmap :%x\n", ratr_bitmap);
  3196. /* *(u32 *)& rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  3197. (ratr_index << 28)); */
  3198. rate_mask[0] = macid;
  3199. rate_mask[1] = ratr_index | (b_shortgi ? 0x80 : 0x00);
  3200. rate_mask[2] = rtlphy->current_chan_bw | ((!update_bw) << 3)
  3201. | _rtl8821ae_get_vht_eni(wirelessmode, ratr_bitmap)
  3202. | _rtl8821ae_get_ra_ldpc(hw, macid, sta_entry, wirelessmode);
  3203. rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
  3204. rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
  3205. rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
  3206. rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
  3207. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  3208. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
  3209. ratr_index, ratr_bitmap,
  3210. rate_mask[0], rate_mask[1],
  3211. rate_mask[2], rate_mask[3],
  3212. rate_mask[4], rate_mask[5],
  3213. rate_mask[6]);
  3214. rtl8821ae_fill_h2c_cmd(hw, H2C_8821AE_RA_MASK, 7, rate_mask);
  3215. _rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  3216. }
  3217. void rtl8821ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
  3218. struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
  3219. {
  3220. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3221. if (rtlpriv->dm.useramask)
  3222. rtl8821ae_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
  3223. else
  3224. /*RT_TRACE(rtlpriv, COMP_RATR,DBG_LOUD,
  3225. "rtl8821ae_update_hal_rate_tbl() Error! 8821ae FW RA Only\n");*/
  3226. rtl8821ae_update_hal_rate_table(hw, sta);
  3227. }
  3228. void rtl8821ae_update_channel_access_setting(struct ieee80211_hw *hw)
  3229. {
  3230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3231. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  3232. u16 wireless_mode = mac->mode;
  3233. u8 sifs_timer, r2t_sifs;
  3234. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  3235. (u8 *)&mac->slot_time);
  3236. if (wireless_mode == WIRELESS_MODE_G)
  3237. sifs_timer = 0x0a;
  3238. else
  3239. sifs_timer = 0x0e;
  3240. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  3241. r2t_sifs = 0xa;
  3242. if (wireless_mode == WIRELESS_MODE_AC_5G &&
  3243. (mac->vht_ldpc_cap & LDPC_VHT_ENABLE_RX) &&
  3244. (mac->vht_stbc_cap & STBC_VHT_ENABLE_RX)) {
  3245. if (mac->vendor == PEER_ATH)
  3246. r2t_sifs = 0x8;
  3247. else
  3248. r2t_sifs = 0xa;
  3249. } else if (wireless_mode == WIRELESS_MODE_AC_5G) {
  3250. r2t_sifs = 0xa;
  3251. }
  3252. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_R2T_SIFS, (u8 *)&r2t_sifs);
  3253. }
  3254. bool rtl8821ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  3255. {
  3256. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3257. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  3258. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3259. enum rf_pwrstate e_rfpowerstate_toset;
  3260. u8 u1tmp = 0;
  3261. bool b_actuallyset = false;
  3262. if (rtlpriv->rtlhal.being_init_adapter)
  3263. return false;
  3264. if (ppsc->swrf_processing)
  3265. return false;
  3266. spin_lock(&rtlpriv->locks.rf_ps_lock);
  3267. if (ppsc->rfchange_inprogress) {
  3268. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3269. return false;
  3270. } else {
  3271. ppsc->rfchange_inprogress = true;
  3272. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3273. }
  3274. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  3275. rtl_read_byte(rtlpriv,
  3276. REG_GPIO_IO_SEL_2) & ~(BIT(1)));
  3277. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  3278. if (rtlphy->polarity_ctl)
  3279. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  3280. else
  3281. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  3282. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  3283. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  3284. "GPIOChangeRF - HW Radio ON, RF ON\n");
  3285. e_rfpowerstate_toset = ERFON;
  3286. ppsc->hwradiooff = false;
  3287. b_actuallyset = true;
  3288. } else if ((!ppsc->hwradiooff)
  3289. && (e_rfpowerstate_toset == ERFOFF)) {
  3290. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  3291. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  3292. e_rfpowerstate_toset = ERFOFF;
  3293. ppsc->hwradiooff = true;
  3294. b_actuallyset = true;
  3295. }
  3296. if (b_actuallyset) {
  3297. spin_lock(&rtlpriv->locks.rf_ps_lock);
  3298. ppsc->rfchange_inprogress = false;
  3299. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3300. } else {
  3301. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  3302. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  3303. spin_lock(&rtlpriv->locks.rf_ps_lock);
  3304. ppsc->rfchange_inprogress = false;
  3305. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  3306. }
  3307. *valid = 1;
  3308. return !ppsc->hwradiooff;
  3309. }
  3310. void rtl8821ae_set_key(struct ieee80211_hw *hw, u32 key_index,
  3311. u8 *p_macaddr, bool is_group, u8 enc_algo,
  3312. bool is_wepkey, bool clear_all)
  3313. {
  3314. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3315. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  3316. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  3317. u8 *macaddr = p_macaddr;
  3318. u32 entry_id = 0;
  3319. bool is_pairwise = false;
  3320. static u8 cam_const_addr[4][6] = {
  3321. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  3322. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  3323. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  3324. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  3325. };
  3326. static u8 cam_const_broad[] = {
  3327. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  3328. };
  3329. if (clear_all) {
  3330. u8 idx = 0;
  3331. u8 cam_offset = 0;
  3332. u8 clear_number = 5;
  3333. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  3334. for (idx = 0; idx < clear_number; idx++) {
  3335. rtl_cam_mark_invalid(hw, cam_offset + idx);
  3336. rtl_cam_empty_entry(hw, cam_offset + idx);
  3337. if (idx < 5) {
  3338. memset(rtlpriv->sec.key_buf[idx], 0,
  3339. MAX_KEY_LEN);
  3340. rtlpriv->sec.key_len[idx] = 0;
  3341. }
  3342. }
  3343. } else {
  3344. switch (enc_algo) {
  3345. case WEP40_ENCRYPTION:
  3346. enc_algo = CAM_WEP40;
  3347. break;
  3348. case WEP104_ENCRYPTION:
  3349. enc_algo = CAM_WEP104;
  3350. break;
  3351. case TKIP_ENCRYPTION:
  3352. enc_algo = CAM_TKIP;
  3353. break;
  3354. case AESCCMP_ENCRYPTION:
  3355. enc_algo = CAM_AES;
  3356. break;
  3357. default:
  3358. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  3359. "switch case %#x not processed\n", enc_algo);
  3360. enc_algo = CAM_TKIP;
  3361. break;
  3362. }
  3363. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  3364. macaddr = cam_const_addr[key_index];
  3365. entry_id = key_index;
  3366. } else {
  3367. if (is_group) {
  3368. macaddr = cam_const_broad;
  3369. entry_id = key_index;
  3370. } else {
  3371. if (mac->opmode == NL80211_IFTYPE_AP) {
  3372. entry_id = rtl_cam_get_free_entry(hw, p_macaddr);
  3373. if (entry_id >= TOTAL_CAM_ENTRY) {
  3374. pr_err("an not find free hwsecurity cam entry\n");
  3375. return;
  3376. }
  3377. } else {
  3378. entry_id = CAM_PAIRWISE_KEY_POSITION;
  3379. }
  3380. key_index = PAIRWISE_KEYIDX;
  3381. is_pairwise = true;
  3382. }
  3383. }
  3384. if (rtlpriv->sec.key_len[key_index] == 0) {
  3385. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3386. "delete one entry, entry_id is %d\n",
  3387. entry_id);
  3388. if (mac->opmode == NL80211_IFTYPE_AP)
  3389. rtl_cam_del_entry(hw, p_macaddr);
  3390. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  3391. } else {
  3392. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3393. "add one entry\n");
  3394. if (is_pairwise) {
  3395. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3396. "set Pairwise key\n");
  3397. rtl_cam_add_one_entry(hw, macaddr, key_index,
  3398. entry_id, enc_algo,
  3399. CAM_CONFIG_NO_USEDK,
  3400. rtlpriv->sec.key_buf[key_index]);
  3401. } else {
  3402. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  3403. "set group key\n");
  3404. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  3405. rtl_cam_add_one_entry(hw,
  3406. rtlefuse->dev_addr,
  3407. PAIRWISE_KEYIDX,
  3408. CAM_PAIRWISE_KEY_POSITION,
  3409. enc_algo,
  3410. CAM_CONFIG_NO_USEDK,
  3411. rtlpriv->sec.key_buf
  3412. [entry_id]);
  3413. }
  3414. rtl_cam_add_one_entry(hw, macaddr, key_index,
  3415. entry_id, enc_algo,
  3416. CAM_CONFIG_NO_USEDK,
  3417. rtlpriv->sec.key_buf[entry_id]);
  3418. }
  3419. }
  3420. }
  3421. }
  3422. void rtl8821ae_bt_reg_init(struct ieee80211_hw *hw)
  3423. {
  3424. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3425. /* 0:Low, 1:High, 2:From Efuse. */
  3426. rtlpriv->btcoexist.reg_bt_iso = 2;
  3427. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  3428. rtlpriv->btcoexist.reg_bt_sco = 3;
  3429. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  3430. rtlpriv->btcoexist.reg_bt_sco = 0;
  3431. }
  3432. void rtl8821ae_bt_hw_init(struct ieee80211_hw *hw)
  3433. {
  3434. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3435. if (rtlpriv->cfg->ops->get_btc_status())
  3436. rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
  3437. }
  3438. void rtl8821ae_suspend(struct ieee80211_hw *hw)
  3439. {
  3440. }
  3441. void rtl8821ae_resume(struct ieee80211_hw *hw)
  3442. {
  3443. }
  3444. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  3445. void rtl8821ae_allow_all_destaddr(struct ieee80211_hw *hw,
  3446. bool allow_all_da, bool write_into_reg)
  3447. {
  3448. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3449. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  3450. if (allow_all_da) /* Set BIT0 */
  3451. rtlpci->receive_config |= RCR_AAP;
  3452. else /* Clear BIT0 */
  3453. rtlpci->receive_config &= ~RCR_AAP;
  3454. if (write_into_reg)
  3455. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  3456. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  3457. "receive_config=0x%08X, write_into_reg=%d\n",
  3458. rtlpci->receive_config, write_into_reg);
  3459. }
  3460. /* WKFMCAMAddAllEntry8812 */
  3461. void rtl8821ae_add_wowlan_pattern(struct ieee80211_hw *hw,
  3462. struct rtl_wow_pattern *rtl_pattern,
  3463. u8 index)
  3464. {
  3465. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3466. u32 cam = 0;
  3467. u8 addr = 0;
  3468. u16 rxbuf_addr;
  3469. u8 tmp, count = 0;
  3470. u16 cam_start;
  3471. u16 offset;
  3472. /* Count the WFCAM entry start offset. */
  3473. /* RX page size = 128 byte */
  3474. offset = MAX_RX_DMA_BUFFER_SIZE_8812 / 128;
  3475. /* We should start from the boundry */
  3476. cam_start = offset * 128;
  3477. /* Enable Rx packet buffer access. */
  3478. rtl_write_byte(rtlpriv, REG_PKT_BUFF_ACCESS_CTRL, RXPKT_BUF_SELECT);
  3479. for (addr = 0; addr < WKFMCAM_ADDR_NUM; addr++) {
  3480. /* Set Rx packet buffer offset.
  3481. * RxBufer pointer increases 1,
  3482. * we can access 8 bytes in Rx packet buffer.
  3483. * CAM start offset (unit: 1 byte) = index*WKFMCAM_SIZE
  3484. * RxBufer addr = (CAM start offset +
  3485. * per entry offset of a WKFM CAM)/8
  3486. * * index: The index of the wake up frame mask
  3487. * * WKFMCAM_SIZE: the total size of one WKFM CAM
  3488. * * per entry offset of a WKFM CAM: Addr*4 bytes
  3489. */
  3490. rxbuf_addr = (cam_start + index * WKFMCAM_SIZE + addr * 4) >> 3;
  3491. /* Set R/W start offset */
  3492. rtl_write_word(rtlpriv, REG_PKTBUF_DBG_CTRL, rxbuf_addr);
  3493. if (addr == 0) {
  3494. cam = BIT(31) | rtl_pattern->crc;
  3495. if (rtl_pattern->type == UNICAST_PATTERN)
  3496. cam |= BIT(24);
  3497. else if (rtl_pattern->type == MULTICAST_PATTERN)
  3498. cam |= BIT(25);
  3499. else if (rtl_pattern->type == BROADCAST_PATTERN)
  3500. cam |= BIT(26);
  3501. rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_L, cam);
  3502. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  3503. "WRITE entry[%d] 0x%x: %x\n", addr,
  3504. REG_PKTBUF_DBG_DATA_L, cam);
  3505. /* Write to Rx packet buffer. */
  3506. rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0x0f01);
  3507. } else if (addr == 2 || addr == 4) {/* WKFM[127:0] */
  3508. cam = rtl_pattern->mask[addr - 2];
  3509. rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_L, cam);
  3510. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  3511. "WRITE entry[%d] 0x%x: %x\n", addr,
  3512. REG_PKTBUF_DBG_DATA_L, cam);
  3513. rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0x0f01);
  3514. } else if (addr == 3 || addr == 5) {/* WKFM[127:0] */
  3515. cam = rtl_pattern->mask[addr - 2];
  3516. rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_H, cam);
  3517. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  3518. "WRITE entry[%d] 0x%x: %x\n", addr,
  3519. REG_PKTBUF_DBG_DATA_H, cam);
  3520. rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0xf001);
  3521. }
  3522. count = 0;
  3523. do {
  3524. tmp = rtl_read_byte(rtlpriv, REG_RXPKTBUF_CTRL);
  3525. udelay(2);
  3526. count++;
  3527. } while (tmp && count < 100);
  3528. WARN_ONCE((count >= 100),
  3529. "rtl8821ae: Write wake up frame mask FAIL %d value!\n",
  3530. tmp);
  3531. }
  3532. /* Disable Rx packet buffer access. */
  3533. rtl_write_byte(rtlpriv, REG_PKT_BUFF_ACCESS_CTRL,
  3534. DISABLE_TRXPKT_BUF_ACCESS);
  3535. }