pci-rcar-gen2.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * pci-rcar-gen2: internal PCI bus support
  4. *
  5. * Copyright (C) 2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * Author: Valentine Barshak <valentine.barshak@cogentembedded.com>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/sizes.h>
  21. #include <linux/slab.h>
  22. #include "../pci.h"
  23. /* AHB-PCI Bridge PCI communication registers */
  24. #define RCAR_AHBPCI_PCICOM_OFFSET 0x800
  25. #define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
  26. #define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
  27. #define RCAR_PCIAHB_PREFETCH0 0x0
  28. #define RCAR_PCIAHB_PREFETCH4 0x1
  29. #define RCAR_PCIAHB_PREFETCH8 0x2
  30. #define RCAR_PCIAHB_PREFETCH16 0x3
  31. #define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
  32. #define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
  33. #define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
  34. #define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
  35. #define RCAR_AHBPCI_WIN1_HOST (1 << 30)
  36. #define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
  37. #define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
  38. #define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
  39. #define RCAR_PCI_INT_SIGTABORT (1 << 0)
  40. #define RCAR_PCI_INT_SIGRETABORT (1 << 1)
  41. #define RCAR_PCI_INT_REMABORT (1 << 2)
  42. #define RCAR_PCI_INT_PERR (1 << 3)
  43. #define RCAR_PCI_INT_SIGSERR (1 << 4)
  44. #define RCAR_PCI_INT_RESERR (1 << 5)
  45. #define RCAR_PCI_INT_WIN1ERR (1 << 12)
  46. #define RCAR_PCI_INT_WIN2ERR (1 << 13)
  47. #define RCAR_PCI_INT_A (1 << 16)
  48. #define RCAR_PCI_INT_B (1 << 17)
  49. #define RCAR_PCI_INT_PME (1 << 19)
  50. #define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
  51. RCAR_PCI_INT_SIGRETABORT | \
  52. RCAR_PCI_INT_REMABORT | \
  53. RCAR_PCI_INT_PERR | \
  54. RCAR_PCI_INT_SIGSERR | \
  55. RCAR_PCI_INT_RESERR | \
  56. RCAR_PCI_INT_WIN1ERR | \
  57. RCAR_PCI_INT_WIN2ERR)
  58. #define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
  59. #define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
  60. #define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
  61. #define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
  62. #define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
  63. #define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
  64. #define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
  65. RCAR_AHB_BUS_MMODE_BYTE_BURST | \
  66. RCAR_AHB_BUS_MMODE_WR_INCR | \
  67. RCAR_AHB_BUS_MMODE_HBUS_REQ | \
  68. RCAR_AHB_BUS_SMODE_READYCTR)
  69. #define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
  70. #define RCAR_USBCTR_USBH_RST (1 << 0)
  71. #define RCAR_USBCTR_PCICLK_MASK (1 << 1)
  72. #define RCAR_USBCTR_PLL_RST (1 << 2)
  73. #define RCAR_USBCTR_DIRPD (1 << 8)
  74. #define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
  75. #define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
  76. #define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
  77. #define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
  78. #define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
  79. #define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
  80. #define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
  81. #define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
  82. #define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
  83. #define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
  84. #define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
  85. struct rcar_pci_priv {
  86. struct device *dev;
  87. void __iomem *reg;
  88. struct resource mem_res;
  89. struct resource *cfg_res;
  90. unsigned busnr;
  91. int irq;
  92. unsigned long window_size;
  93. unsigned long window_addr;
  94. unsigned long window_pci;
  95. };
  96. /* PCI configuration space operations */
  97. static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
  98. int where)
  99. {
  100. struct pci_sys_data *sys = bus->sysdata;
  101. struct rcar_pci_priv *priv = sys->private_data;
  102. int slot, val;
  103. if (sys->busnr != bus->number || PCI_FUNC(devfn))
  104. return NULL;
  105. /* Only one EHCI/OHCI device built-in */
  106. slot = PCI_SLOT(devfn);
  107. if (slot > 2)
  108. return NULL;
  109. /* bridge logic only has registers to 0x40 */
  110. if (slot == 0x0 && where >= 0x40)
  111. return NULL;
  112. val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
  113. RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
  114. iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
  115. return priv->reg + (slot >> 1) * 0x100 + where;
  116. }
  117. /* PCI interrupt mapping */
  118. static int rcar_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  119. {
  120. struct pci_sys_data *sys = dev->bus->sysdata;
  121. struct rcar_pci_priv *priv = sys->private_data;
  122. int irq;
  123. irq = of_irq_parse_and_map_pci(dev, slot, pin);
  124. if (!irq)
  125. irq = priv->irq;
  126. return irq;
  127. }
  128. #ifdef CONFIG_PCI_DEBUG
  129. /* if debug enabled, then attach an error handler irq to the bridge */
  130. static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
  131. {
  132. struct rcar_pci_priv *priv = pw;
  133. struct device *dev = priv->dev;
  134. u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
  135. if (status & RCAR_PCI_INT_ALLERRORS) {
  136. dev_err(dev, "error irq: status %08x\n", status);
  137. /* clear the error(s) */
  138. iowrite32(status & RCAR_PCI_INT_ALLERRORS,
  139. priv->reg + RCAR_PCI_INT_STATUS_REG);
  140. return IRQ_HANDLED;
  141. }
  142. return IRQ_NONE;
  143. }
  144. static void rcar_pci_setup_errirq(struct rcar_pci_priv *priv)
  145. {
  146. struct device *dev = priv->dev;
  147. int ret;
  148. u32 val;
  149. ret = devm_request_irq(dev, priv->irq, rcar_pci_err_irq,
  150. IRQF_SHARED, "error irq", priv);
  151. if (ret) {
  152. dev_err(dev, "cannot claim IRQ for error handling\n");
  153. return;
  154. }
  155. val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
  156. val |= RCAR_PCI_INT_ALLERRORS;
  157. iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
  158. }
  159. #else
  160. static inline void rcar_pci_setup_errirq(struct rcar_pci_priv *priv) { }
  161. #endif
  162. /* PCI host controller setup */
  163. static int rcar_pci_setup(int nr, struct pci_sys_data *sys)
  164. {
  165. struct rcar_pci_priv *priv = sys->private_data;
  166. struct device *dev = priv->dev;
  167. void __iomem *reg = priv->reg;
  168. u32 val;
  169. int ret;
  170. pm_runtime_enable(dev);
  171. pm_runtime_get_sync(dev);
  172. val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
  173. dev_info(dev, "PCI: bus%u revision %x\n", sys->busnr, val);
  174. /* Disable Direct Power Down State and assert reset */
  175. val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
  176. val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
  177. iowrite32(val, reg + RCAR_USBCTR_REG);
  178. udelay(4);
  179. /* De-assert reset and reset PCIAHB window1 size */
  180. val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
  181. RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
  182. /* Setup PCIAHB window1 size */
  183. switch (priv->window_size) {
  184. case SZ_2G:
  185. val |= RCAR_USBCTR_PCIAHB_WIN1_2G;
  186. break;
  187. case SZ_1G:
  188. val |= RCAR_USBCTR_PCIAHB_WIN1_1G;
  189. break;
  190. case SZ_512M:
  191. val |= RCAR_USBCTR_PCIAHB_WIN1_512M;
  192. break;
  193. default:
  194. pr_warn("unknown window size %ld - defaulting to 256M\n",
  195. priv->window_size);
  196. priv->window_size = SZ_256M;
  197. /* fall-through */
  198. case SZ_256M:
  199. val |= RCAR_USBCTR_PCIAHB_WIN1_256M;
  200. break;
  201. }
  202. iowrite32(val, reg + RCAR_USBCTR_REG);
  203. /* Configure AHB master and slave modes */
  204. iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
  205. /* Configure PCI arbiter */
  206. val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
  207. val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
  208. RCAR_PCI_ARBITER_PCIBP_MODE;
  209. iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
  210. /* PCI-AHB mapping */
  211. iowrite32(priv->window_addr | RCAR_PCIAHB_PREFETCH16,
  212. reg + RCAR_PCIAHB_WIN1_CTR_REG);
  213. /* AHB-PCI mapping: OHCI/EHCI registers */
  214. val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
  215. iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
  216. /* Enable AHB-PCI bridge PCI configuration access */
  217. iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
  218. reg + RCAR_AHBPCI_WIN1_CTR_REG);
  219. /* Set PCI-AHB Window1 address */
  220. iowrite32(priv->window_pci | PCI_BASE_ADDRESS_MEM_PREFETCH,
  221. reg + PCI_BASE_ADDRESS_1);
  222. /* Set AHB-PCI bridge PCI communication area address */
  223. val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
  224. iowrite32(val, reg + PCI_BASE_ADDRESS_0);
  225. val = ioread32(reg + PCI_COMMAND);
  226. val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
  227. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
  228. iowrite32(val, reg + PCI_COMMAND);
  229. /* Enable PCI interrupts */
  230. iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
  231. reg + RCAR_PCI_INT_ENABLE_REG);
  232. if (priv->irq > 0)
  233. rcar_pci_setup_errirq(priv);
  234. /* Add PCI resources */
  235. pci_add_resource(&sys->resources, &priv->mem_res);
  236. ret = devm_request_pci_bus_resources(dev, &sys->resources);
  237. if (ret < 0)
  238. return ret;
  239. /* Setup bus number based on platform device id / of bus-range */
  240. sys->busnr = priv->busnr;
  241. return 1;
  242. }
  243. static struct pci_ops rcar_pci_ops = {
  244. .map_bus = rcar_pci_cfg_base,
  245. .read = pci_generic_config_read,
  246. .write = pci_generic_config_write,
  247. };
  248. static int rcar_pci_parse_map_dma_ranges(struct rcar_pci_priv *pci,
  249. struct device_node *np)
  250. {
  251. struct device *dev = pci->dev;
  252. struct of_pci_range range;
  253. struct of_pci_range_parser parser;
  254. int index = 0;
  255. /* Failure to parse is ok as we fall back to defaults */
  256. if (of_pci_dma_range_parser_init(&parser, np))
  257. return 0;
  258. /* Get the dma-ranges from DT */
  259. for_each_of_pci_range(&parser, &range) {
  260. /* Hardware only allows one inbound 32-bit range */
  261. if (index)
  262. return -EINVAL;
  263. pci->window_addr = (unsigned long)range.cpu_addr;
  264. pci->window_pci = (unsigned long)range.pci_addr;
  265. pci->window_size = (unsigned long)range.size;
  266. /* Catch HW limitations */
  267. if (!(range.flags & IORESOURCE_PREFETCH)) {
  268. dev_err(dev, "window must be prefetchable\n");
  269. return -EINVAL;
  270. }
  271. if (pci->window_addr) {
  272. u32 lowaddr = 1 << (ffs(pci->window_addr) - 1);
  273. if (lowaddr < pci->window_size) {
  274. dev_err(dev, "invalid window size/addr\n");
  275. return -EINVAL;
  276. }
  277. }
  278. index++;
  279. }
  280. return 0;
  281. }
  282. static int rcar_pci_probe(struct platform_device *pdev)
  283. {
  284. struct device *dev = &pdev->dev;
  285. struct resource *cfg_res, *mem_res;
  286. struct rcar_pci_priv *priv;
  287. void __iomem *reg;
  288. struct hw_pci hw;
  289. void *hw_private[1];
  290. cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  291. reg = devm_ioremap_resource(dev, cfg_res);
  292. if (IS_ERR(reg))
  293. return PTR_ERR(reg);
  294. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  295. if (!mem_res || !mem_res->start)
  296. return -ENODEV;
  297. if (mem_res->start & 0xFFFF)
  298. return -EINVAL;
  299. priv = devm_kzalloc(dev, sizeof(struct rcar_pci_priv), GFP_KERNEL);
  300. if (!priv)
  301. return -ENOMEM;
  302. priv->mem_res = *mem_res;
  303. priv->cfg_res = cfg_res;
  304. priv->irq = platform_get_irq(pdev, 0);
  305. priv->reg = reg;
  306. priv->dev = dev;
  307. if (priv->irq < 0) {
  308. dev_err(dev, "no valid irq found\n");
  309. return priv->irq;
  310. }
  311. /* default window addr and size if not specified in DT */
  312. priv->window_addr = 0x40000000;
  313. priv->window_pci = 0x40000000;
  314. priv->window_size = SZ_1G;
  315. if (dev->of_node) {
  316. struct resource busnr;
  317. int ret;
  318. ret = of_pci_parse_bus_range(dev->of_node, &busnr);
  319. if (ret < 0) {
  320. dev_err(dev, "failed to parse bus-range\n");
  321. return ret;
  322. }
  323. priv->busnr = busnr.start;
  324. if (busnr.end != busnr.start)
  325. dev_warn(dev, "only one bus number supported\n");
  326. ret = rcar_pci_parse_map_dma_ranges(priv, dev->of_node);
  327. if (ret < 0) {
  328. dev_err(dev, "failed to parse dma-range\n");
  329. return ret;
  330. }
  331. } else {
  332. priv->busnr = pdev->id;
  333. }
  334. hw_private[0] = priv;
  335. memset(&hw, 0, sizeof(hw));
  336. hw.nr_controllers = ARRAY_SIZE(hw_private);
  337. hw.io_optional = 1;
  338. hw.private_data = hw_private;
  339. hw.map_irq = rcar_pci_map_irq;
  340. hw.ops = &rcar_pci_ops;
  341. hw.setup = rcar_pci_setup;
  342. pci_common_init_dev(dev, &hw);
  343. return 0;
  344. }
  345. static const struct of_device_id rcar_pci_of_match[] = {
  346. { .compatible = "renesas,pci-r8a7790", },
  347. { .compatible = "renesas,pci-r8a7791", },
  348. { .compatible = "renesas,pci-r8a7794", },
  349. { .compatible = "renesas,pci-rcar-gen2", },
  350. { },
  351. };
  352. static struct platform_driver rcar_pci_driver = {
  353. .driver = {
  354. .name = "pci-rcar-gen2",
  355. .suppress_bind_attrs = true,
  356. .of_match_table = rcar_pci_of_match,
  357. },
  358. .probe = rcar_pci_probe,
  359. };
  360. builtin_platform_driver(rcar_pci_driver);