lantiq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  4. *
  5. * Copyright (C) 2004 Infineon IFAP DC COM CPE
  6. * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
  7. * Copyright (C) 2007 John Crispin <john@phrozen.org>
  8. * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
  9. */
  10. #include <linux/slab.h>
  11. #include <linux/ioport.h>
  12. #include <linux/init.h>
  13. #include <linux/console.h>
  14. #include <linux/sysrq.h>
  15. #include <linux/device.h>
  16. #include <linux/tty.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/io.h>
  24. #include <linux/clk.h>
  25. #include <linux/gpio.h>
  26. #include <lantiq_soc.h>
  27. #define PORT_LTQ_ASC 111
  28. #define MAXPORTS 2
  29. #define UART_DUMMY_UER_RX 1
  30. #define DRVNAME "lantiq,asc"
  31. #ifdef __BIG_ENDIAN
  32. #define LTQ_ASC_TBUF (0x0020 + 3)
  33. #define LTQ_ASC_RBUF (0x0024 + 3)
  34. #else
  35. #define LTQ_ASC_TBUF 0x0020
  36. #define LTQ_ASC_RBUF 0x0024
  37. #endif
  38. #define LTQ_ASC_FSTAT 0x0048
  39. #define LTQ_ASC_WHBSTATE 0x0018
  40. #define LTQ_ASC_STATE 0x0014
  41. #define LTQ_ASC_IRNCR 0x00F8
  42. #define LTQ_ASC_CLC 0x0000
  43. #define LTQ_ASC_ID 0x0008
  44. #define LTQ_ASC_PISEL 0x0004
  45. #define LTQ_ASC_TXFCON 0x0044
  46. #define LTQ_ASC_RXFCON 0x0040
  47. #define LTQ_ASC_CON 0x0010
  48. #define LTQ_ASC_BG 0x0050
  49. #define LTQ_ASC_IRNREN 0x00F4
  50. #define ASC_IRNREN_TX 0x1
  51. #define ASC_IRNREN_RX 0x2
  52. #define ASC_IRNREN_ERR 0x4
  53. #define ASC_IRNREN_TX_BUF 0x8
  54. #define ASC_IRNCR_TIR 0x1
  55. #define ASC_IRNCR_RIR 0x2
  56. #define ASC_IRNCR_EIR 0x4
  57. #define ASCOPT_CSIZE 0x3
  58. #define TXFIFO_FL 1
  59. #define RXFIFO_FL 1
  60. #define ASCCLC_DISS 0x2
  61. #define ASCCLC_RMCMASK 0x0000FF00
  62. #define ASCCLC_RMCOFFSET 8
  63. #define ASCCON_M_8ASYNC 0x0
  64. #define ASCCON_M_7ASYNC 0x2
  65. #define ASCCON_ODD 0x00000020
  66. #define ASCCON_STP 0x00000080
  67. #define ASCCON_BRS 0x00000100
  68. #define ASCCON_FDE 0x00000200
  69. #define ASCCON_R 0x00008000
  70. #define ASCCON_FEN 0x00020000
  71. #define ASCCON_ROEN 0x00080000
  72. #define ASCCON_TOEN 0x00100000
  73. #define ASCSTATE_PE 0x00010000
  74. #define ASCSTATE_FE 0x00020000
  75. #define ASCSTATE_ROE 0x00080000
  76. #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
  77. #define ASCWHBSTATE_CLRREN 0x00000001
  78. #define ASCWHBSTATE_SETREN 0x00000002
  79. #define ASCWHBSTATE_CLRPE 0x00000004
  80. #define ASCWHBSTATE_CLRFE 0x00000008
  81. #define ASCWHBSTATE_CLRROE 0x00000020
  82. #define ASCTXFCON_TXFEN 0x0001
  83. #define ASCTXFCON_TXFFLU 0x0002
  84. #define ASCTXFCON_TXFITLMASK 0x3F00
  85. #define ASCTXFCON_TXFITLOFF 8
  86. #define ASCRXFCON_RXFEN 0x0001
  87. #define ASCRXFCON_RXFFLU 0x0002
  88. #define ASCRXFCON_RXFITLMASK 0x3F00
  89. #define ASCRXFCON_RXFITLOFF 8
  90. #define ASCFSTAT_RXFFLMASK 0x003F
  91. #define ASCFSTAT_TXFFLMASK 0x3F00
  92. #define ASCFSTAT_TXFREEMASK 0x3F000000
  93. #define ASCFSTAT_TXFREEOFF 24
  94. static void lqasc_tx_chars(struct uart_port *port);
  95. static struct ltq_uart_port *lqasc_port[MAXPORTS];
  96. static struct uart_driver lqasc_reg;
  97. static DEFINE_SPINLOCK(ltq_asc_lock);
  98. struct ltq_uart_port {
  99. struct uart_port port;
  100. /* clock used to derive divider */
  101. struct clk *fpiclk;
  102. /* clock gating of the ASC core */
  103. struct clk *clk;
  104. unsigned int tx_irq;
  105. unsigned int rx_irq;
  106. unsigned int err_irq;
  107. };
  108. static inline struct
  109. ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
  110. {
  111. return container_of(port, struct ltq_uart_port, port);
  112. }
  113. static void
  114. lqasc_stop_tx(struct uart_port *port)
  115. {
  116. return;
  117. }
  118. static void
  119. lqasc_start_tx(struct uart_port *port)
  120. {
  121. unsigned long flags;
  122. spin_lock_irqsave(&ltq_asc_lock, flags);
  123. lqasc_tx_chars(port);
  124. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  125. return;
  126. }
  127. static void
  128. lqasc_stop_rx(struct uart_port *port)
  129. {
  130. ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
  131. }
  132. static int
  133. lqasc_rx_chars(struct uart_port *port)
  134. {
  135. struct tty_port *tport = &port->state->port;
  136. unsigned int ch = 0, rsr = 0, fifocnt;
  137. fifocnt = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
  138. while (fifocnt--) {
  139. u8 flag = TTY_NORMAL;
  140. ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
  141. rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
  142. & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
  143. tty_flip_buffer_push(tport);
  144. port->icount.rx++;
  145. /*
  146. * Note that the error handling code is
  147. * out of the main execution path
  148. */
  149. if (rsr & ASCSTATE_ANY) {
  150. if (rsr & ASCSTATE_PE) {
  151. port->icount.parity++;
  152. ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
  153. port->membase + LTQ_ASC_WHBSTATE);
  154. } else if (rsr & ASCSTATE_FE) {
  155. port->icount.frame++;
  156. ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
  157. port->membase + LTQ_ASC_WHBSTATE);
  158. }
  159. if (rsr & ASCSTATE_ROE) {
  160. port->icount.overrun++;
  161. ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
  162. port->membase + LTQ_ASC_WHBSTATE);
  163. }
  164. rsr &= port->read_status_mask;
  165. if (rsr & ASCSTATE_PE)
  166. flag = TTY_PARITY;
  167. else if (rsr & ASCSTATE_FE)
  168. flag = TTY_FRAME;
  169. }
  170. if ((rsr & port->ignore_status_mask) == 0)
  171. tty_insert_flip_char(tport, ch, flag);
  172. if (rsr & ASCSTATE_ROE)
  173. /*
  174. * Overrun is special, since it's reported
  175. * immediately, and doesn't affect the current
  176. * character
  177. */
  178. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  179. }
  180. if (ch != 0)
  181. tty_flip_buffer_push(tport);
  182. return 0;
  183. }
  184. static void
  185. lqasc_tx_chars(struct uart_port *port)
  186. {
  187. struct circ_buf *xmit = &port->state->xmit;
  188. if (uart_tx_stopped(port)) {
  189. lqasc_stop_tx(port);
  190. return;
  191. }
  192. while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
  193. ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
  194. if (port->x_char) {
  195. ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
  196. port->icount.tx++;
  197. port->x_char = 0;
  198. continue;
  199. }
  200. if (uart_circ_empty(xmit))
  201. break;
  202. ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
  203. port->membase + LTQ_ASC_TBUF);
  204. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  205. port->icount.tx++;
  206. }
  207. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  208. uart_write_wakeup(port);
  209. }
  210. static irqreturn_t
  211. lqasc_tx_int(int irq, void *_port)
  212. {
  213. unsigned long flags;
  214. struct uart_port *port = (struct uart_port *)_port;
  215. spin_lock_irqsave(&ltq_asc_lock, flags);
  216. ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
  217. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  218. lqasc_start_tx(port);
  219. return IRQ_HANDLED;
  220. }
  221. static irqreturn_t
  222. lqasc_err_int(int irq, void *_port)
  223. {
  224. unsigned long flags;
  225. struct uart_port *port = (struct uart_port *)_port;
  226. spin_lock_irqsave(&ltq_asc_lock, flags);
  227. /* clear any pending interrupts */
  228. ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
  229. ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
  230. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  231. return IRQ_HANDLED;
  232. }
  233. static irqreturn_t
  234. lqasc_rx_int(int irq, void *_port)
  235. {
  236. unsigned long flags;
  237. struct uart_port *port = (struct uart_port *)_port;
  238. spin_lock_irqsave(&ltq_asc_lock, flags);
  239. ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
  240. lqasc_rx_chars(port);
  241. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  242. return IRQ_HANDLED;
  243. }
  244. static unsigned int
  245. lqasc_tx_empty(struct uart_port *port)
  246. {
  247. int status;
  248. status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
  249. return status ? 0 : TIOCSER_TEMT;
  250. }
  251. static unsigned int
  252. lqasc_get_mctrl(struct uart_port *port)
  253. {
  254. return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
  255. }
  256. static void
  257. lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
  258. {
  259. }
  260. static void
  261. lqasc_break_ctl(struct uart_port *port, int break_state)
  262. {
  263. }
  264. static int
  265. lqasc_startup(struct uart_port *port)
  266. {
  267. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  268. int retval;
  269. if (!IS_ERR(ltq_port->clk))
  270. clk_enable(ltq_port->clk);
  271. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  272. ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
  273. port->membase + LTQ_ASC_CLC);
  274. ltq_w32(0, port->membase + LTQ_ASC_PISEL);
  275. ltq_w32(
  276. ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
  277. ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
  278. port->membase + LTQ_ASC_TXFCON);
  279. ltq_w32(
  280. ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
  281. | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
  282. port->membase + LTQ_ASC_RXFCON);
  283. /* make sure other settings are written to hardware before
  284. * setting enable bits
  285. */
  286. wmb();
  287. ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
  288. ASCCON_ROEN, port->membase + LTQ_ASC_CON);
  289. retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
  290. 0, "asc_tx", port);
  291. if (retval) {
  292. pr_err("failed to request lqasc_tx_int\n");
  293. return retval;
  294. }
  295. retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
  296. 0, "asc_rx", port);
  297. if (retval) {
  298. pr_err("failed to request lqasc_rx_int\n");
  299. goto err1;
  300. }
  301. retval = request_irq(ltq_port->err_irq, lqasc_err_int,
  302. 0, "asc_err", port);
  303. if (retval) {
  304. pr_err("failed to request lqasc_err_int\n");
  305. goto err2;
  306. }
  307. ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
  308. port->membase + LTQ_ASC_IRNREN);
  309. return 0;
  310. err2:
  311. free_irq(ltq_port->rx_irq, port);
  312. err1:
  313. free_irq(ltq_port->tx_irq, port);
  314. return retval;
  315. }
  316. static void
  317. lqasc_shutdown(struct uart_port *port)
  318. {
  319. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  320. free_irq(ltq_port->tx_irq, port);
  321. free_irq(ltq_port->rx_irq, port);
  322. free_irq(ltq_port->err_irq, port);
  323. ltq_w32(0, port->membase + LTQ_ASC_CON);
  324. ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
  325. port->membase + LTQ_ASC_RXFCON);
  326. ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
  327. port->membase + LTQ_ASC_TXFCON);
  328. if (!IS_ERR(ltq_port->clk))
  329. clk_disable(ltq_port->clk);
  330. }
  331. static void
  332. lqasc_set_termios(struct uart_port *port,
  333. struct ktermios *new, struct ktermios *old)
  334. {
  335. unsigned int cflag;
  336. unsigned int iflag;
  337. unsigned int divisor;
  338. unsigned int baud;
  339. unsigned int con = 0;
  340. unsigned long flags;
  341. cflag = new->c_cflag;
  342. iflag = new->c_iflag;
  343. switch (cflag & CSIZE) {
  344. case CS7:
  345. con = ASCCON_M_7ASYNC;
  346. break;
  347. case CS5:
  348. case CS6:
  349. default:
  350. new->c_cflag &= ~ CSIZE;
  351. new->c_cflag |= CS8;
  352. con = ASCCON_M_8ASYNC;
  353. break;
  354. }
  355. cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  356. if (cflag & CSTOPB)
  357. con |= ASCCON_STP;
  358. if (cflag & PARENB) {
  359. if (!(cflag & PARODD))
  360. con &= ~ASCCON_ODD;
  361. else
  362. con |= ASCCON_ODD;
  363. }
  364. port->read_status_mask = ASCSTATE_ROE;
  365. if (iflag & INPCK)
  366. port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  367. port->ignore_status_mask = 0;
  368. if (iflag & IGNPAR)
  369. port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  370. if (iflag & IGNBRK) {
  371. /*
  372. * If we're ignoring parity and break indicators,
  373. * ignore overruns too (for real raw support).
  374. */
  375. if (iflag & IGNPAR)
  376. port->ignore_status_mask |= ASCSTATE_ROE;
  377. }
  378. if ((cflag & CREAD) == 0)
  379. port->ignore_status_mask |= UART_DUMMY_UER_RX;
  380. /* set error signals - framing, parity and overrun, enable receiver */
  381. con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
  382. spin_lock_irqsave(&ltq_asc_lock, flags);
  383. /* set up CON */
  384. ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
  385. /* Set baud rate - take a divider of 2 into account */
  386. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  387. divisor = uart_get_divisor(port, baud);
  388. divisor = divisor / 2 - 1;
  389. /* disable the baudrate generator */
  390. ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
  391. /* make sure the fractional divider is off */
  392. ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
  393. /* set up to use divisor of 2 */
  394. ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
  395. /* now we can write the new baudrate into the register */
  396. ltq_w32(divisor, port->membase + LTQ_ASC_BG);
  397. /* turn the baudrate generator back on */
  398. ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
  399. /* enable rx */
  400. ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
  401. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  402. /* Don't rewrite B0 */
  403. if (tty_termios_baud_rate(new))
  404. tty_termios_encode_baud_rate(new, baud, baud);
  405. uart_update_timeout(port, cflag, baud);
  406. }
  407. static const char*
  408. lqasc_type(struct uart_port *port)
  409. {
  410. if (port->type == PORT_LTQ_ASC)
  411. return DRVNAME;
  412. else
  413. return NULL;
  414. }
  415. static void
  416. lqasc_release_port(struct uart_port *port)
  417. {
  418. struct platform_device *pdev = to_platform_device(port->dev);
  419. if (port->flags & UPF_IOREMAP) {
  420. devm_iounmap(&pdev->dev, port->membase);
  421. port->membase = NULL;
  422. }
  423. }
  424. static int
  425. lqasc_request_port(struct uart_port *port)
  426. {
  427. struct platform_device *pdev = to_platform_device(port->dev);
  428. struct resource *res;
  429. int size;
  430. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  431. if (!res) {
  432. dev_err(&pdev->dev, "cannot obtain I/O memory region");
  433. return -ENODEV;
  434. }
  435. size = resource_size(res);
  436. res = devm_request_mem_region(&pdev->dev, res->start,
  437. size, dev_name(&pdev->dev));
  438. if (!res) {
  439. dev_err(&pdev->dev, "cannot request I/O memory region");
  440. return -EBUSY;
  441. }
  442. if (port->flags & UPF_IOREMAP) {
  443. port->membase = devm_ioremap_nocache(&pdev->dev,
  444. port->mapbase, size);
  445. if (port->membase == NULL)
  446. return -ENOMEM;
  447. }
  448. return 0;
  449. }
  450. static void
  451. lqasc_config_port(struct uart_port *port, int flags)
  452. {
  453. if (flags & UART_CONFIG_TYPE) {
  454. port->type = PORT_LTQ_ASC;
  455. lqasc_request_port(port);
  456. }
  457. }
  458. static int
  459. lqasc_verify_port(struct uart_port *port,
  460. struct serial_struct *ser)
  461. {
  462. int ret = 0;
  463. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
  464. ret = -EINVAL;
  465. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  466. ret = -EINVAL;
  467. if (ser->baud_base < 9600)
  468. ret = -EINVAL;
  469. return ret;
  470. }
  471. static const struct uart_ops lqasc_pops = {
  472. .tx_empty = lqasc_tx_empty,
  473. .set_mctrl = lqasc_set_mctrl,
  474. .get_mctrl = lqasc_get_mctrl,
  475. .stop_tx = lqasc_stop_tx,
  476. .start_tx = lqasc_start_tx,
  477. .stop_rx = lqasc_stop_rx,
  478. .break_ctl = lqasc_break_ctl,
  479. .startup = lqasc_startup,
  480. .shutdown = lqasc_shutdown,
  481. .set_termios = lqasc_set_termios,
  482. .type = lqasc_type,
  483. .release_port = lqasc_release_port,
  484. .request_port = lqasc_request_port,
  485. .config_port = lqasc_config_port,
  486. .verify_port = lqasc_verify_port,
  487. };
  488. static void
  489. lqasc_console_putchar(struct uart_port *port, int ch)
  490. {
  491. int fifofree;
  492. if (!port->membase)
  493. return;
  494. do {
  495. fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
  496. & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
  497. } while (fifofree == 0);
  498. ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
  499. }
  500. static void lqasc_serial_port_write(struct uart_port *port, const char *s,
  501. u_int count)
  502. {
  503. unsigned long flags;
  504. spin_lock_irqsave(&ltq_asc_lock, flags);
  505. uart_console_write(port, s, count, lqasc_console_putchar);
  506. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  507. }
  508. static void
  509. lqasc_console_write(struct console *co, const char *s, u_int count)
  510. {
  511. struct ltq_uart_port *ltq_port;
  512. if (co->index >= MAXPORTS)
  513. return;
  514. ltq_port = lqasc_port[co->index];
  515. if (!ltq_port)
  516. return;
  517. lqasc_serial_port_write(&ltq_port->port, s, count);
  518. }
  519. static int __init
  520. lqasc_console_setup(struct console *co, char *options)
  521. {
  522. struct ltq_uart_port *ltq_port;
  523. struct uart_port *port;
  524. int baud = 115200;
  525. int bits = 8;
  526. int parity = 'n';
  527. int flow = 'n';
  528. if (co->index >= MAXPORTS)
  529. return -ENODEV;
  530. ltq_port = lqasc_port[co->index];
  531. if (!ltq_port)
  532. return -ENODEV;
  533. port = &ltq_port->port;
  534. if (!IS_ERR(ltq_port->clk))
  535. clk_enable(ltq_port->clk);
  536. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  537. if (options)
  538. uart_parse_options(options, &baud, &parity, &bits, &flow);
  539. return uart_set_options(port, co, baud, parity, bits, flow);
  540. }
  541. static struct console lqasc_console = {
  542. .name = "ttyLTQ",
  543. .write = lqasc_console_write,
  544. .device = uart_console_device,
  545. .setup = lqasc_console_setup,
  546. .flags = CON_PRINTBUFFER,
  547. .index = -1,
  548. .data = &lqasc_reg,
  549. };
  550. static int __init
  551. lqasc_console_init(void)
  552. {
  553. register_console(&lqasc_console);
  554. return 0;
  555. }
  556. console_initcall(lqasc_console_init);
  557. static void lqasc_serial_early_console_write(struct console *co,
  558. const char *s,
  559. u_int count)
  560. {
  561. struct earlycon_device *dev = co->data;
  562. lqasc_serial_port_write(&dev->port, s, count);
  563. }
  564. static int __init
  565. lqasc_serial_early_console_setup(struct earlycon_device *device,
  566. const char *opt)
  567. {
  568. if (!device->port.membase)
  569. return -ENODEV;
  570. device->con->write = lqasc_serial_early_console_write;
  571. return 0;
  572. }
  573. OF_EARLYCON_DECLARE(lantiq, DRVNAME, lqasc_serial_early_console_setup);
  574. static struct uart_driver lqasc_reg = {
  575. .owner = THIS_MODULE,
  576. .driver_name = DRVNAME,
  577. .dev_name = "ttyLTQ",
  578. .major = 0,
  579. .minor = 0,
  580. .nr = MAXPORTS,
  581. .cons = &lqasc_console,
  582. };
  583. static int __init
  584. lqasc_probe(struct platform_device *pdev)
  585. {
  586. struct device_node *node = pdev->dev.of_node;
  587. struct ltq_uart_port *ltq_port;
  588. struct uart_port *port;
  589. struct resource *mmres, irqres[3];
  590. int line = 0;
  591. int ret;
  592. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  593. ret = of_irq_to_resource_table(node, irqres, 3);
  594. if (!mmres || (ret != 3)) {
  595. dev_err(&pdev->dev,
  596. "failed to get memory/irq for serial port\n");
  597. return -ENODEV;
  598. }
  599. /* check if this is the console port */
  600. if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
  601. line = 1;
  602. if (lqasc_port[line]) {
  603. dev_err(&pdev->dev, "port %d already allocated\n", line);
  604. return -EBUSY;
  605. }
  606. ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
  607. GFP_KERNEL);
  608. if (!ltq_port)
  609. return -ENOMEM;
  610. port = &ltq_port->port;
  611. port->iotype = SERIAL_IO_MEM;
  612. port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
  613. port->ops = &lqasc_pops;
  614. port->fifosize = 16;
  615. port->type = PORT_LTQ_ASC,
  616. port->line = line;
  617. port->dev = &pdev->dev;
  618. /* unused, just to be backward-compatible */
  619. port->irq = irqres[0].start;
  620. port->mapbase = mmres->start;
  621. ltq_port->fpiclk = clk_get_fpi();
  622. if (IS_ERR(ltq_port->fpiclk)) {
  623. pr_err("failed to get fpi clk\n");
  624. return -ENOENT;
  625. }
  626. /* not all asc ports have clock gates, lets ignore the return code */
  627. ltq_port->clk = clk_get(&pdev->dev, NULL);
  628. ltq_port->tx_irq = irqres[0].start;
  629. ltq_port->rx_irq = irqres[1].start;
  630. ltq_port->err_irq = irqres[2].start;
  631. lqasc_port[line] = ltq_port;
  632. platform_set_drvdata(pdev, ltq_port);
  633. ret = uart_add_one_port(&lqasc_reg, port);
  634. return ret;
  635. }
  636. static const struct of_device_id ltq_asc_match[] = {
  637. { .compatible = DRVNAME },
  638. {},
  639. };
  640. static struct platform_driver lqasc_driver = {
  641. .driver = {
  642. .name = DRVNAME,
  643. .of_match_table = ltq_asc_match,
  644. },
  645. };
  646. int __init
  647. init_lqasc(void)
  648. {
  649. int ret;
  650. ret = uart_register_driver(&lqasc_reg);
  651. if (ret != 0)
  652. return ret;
  653. ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
  654. if (ret != 0)
  655. uart_unregister_driver(&lqasc_reg);
  656. return ret;
  657. }
  658. device_initcall(init_lqasc);