men_z135_uart.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MEN 16z135 High Speed UART
  4. *
  5. * Copyright (C) 2014 MEN Mikroelektronik GmbH (www.men.de)
  6. * Author: Johannes Thumshirn <johannes.thumshirn@men.de>
  7. */
  8. #define pr_fmt(fmt) KBUILD_MODNAME ":" fmt
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/serial_core.h>
  13. #include <linux/ioport.h>
  14. #include <linux/io.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/bitops.h>
  17. #include <linux/mcb.h>
  18. #define MEN_Z135_MAX_PORTS 12
  19. #define MEN_Z135_BASECLK 29491200
  20. #define MEN_Z135_FIFO_SIZE 1024
  21. #define MEN_Z135_FIFO_WATERMARK 1020
  22. #define MEN_Z135_STAT_REG 0x0
  23. #define MEN_Z135_RX_RAM 0x4
  24. #define MEN_Z135_TX_RAM 0x400
  25. #define MEN_Z135_RX_CTRL 0x800
  26. #define MEN_Z135_TX_CTRL 0x804
  27. #define MEN_Z135_CONF_REG 0x808
  28. #define MEN_Z135_UART_FREQ 0x80c
  29. #define MEN_Z135_BAUD_REG 0x810
  30. #define MEN_Z135_TIMEOUT 0x814
  31. #define IRQ_ID(x) ((x) & 0x1f)
  32. #define MEN_Z135_IER_RXCIEN BIT(0) /* RX Space IRQ */
  33. #define MEN_Z135_IER_TXCIEN BIT(1) /* TX Space IRQ */
  34. #define MEN_Z135_IER_RLSIEN BIT(2) /* Receiver Line Status IRQ */
  35. #define MEN_Z135_IER_MSIEN BIT(3) /* Modem Status IRQ */
  36. #define MEN_Z135_ALL_IRQS (MEN_Z135_IER_RXCIEN \
  37. | MEN_Z135_IER_RLSIEN \
  38. | MEN_Z135_IER_MSIEN \
  39. | MEN_Z135_IER_TXCIEN)
  40. #define MEN_Z135_MCR_DTR BIT(24)
  41. #define MEN_Z135_MCR_RTS BIT(25)
  42. #define MEN_Z135_MCR_OUT1 BIT(26)
  43. #define MEN_Z135_MCR_OUT2 BIT(27)
  44. #define MEN_Z135_MCR_LOOP BIT(28)
  45. #define MEN_Z135_MCR_RCFC BIT(29)
  46. #define MEN_Z135_MSR_DCTS BIT(0)
  47. #define MEN_Z135_MSR_DDSR BIT(1)
  48. #define MEN_Z135_MSR_DRI BIT(2)
  49. #define MEN_Z135_MSR_DDCD BIT(3)
  50. #define MEN_Z135_MSR_CTS BIT(4)
  51. #define MEN_Z135_MSR_DSR BIT(5)
  52. #define MEN_Z135_MSR_RI BIT(6)
  53. #define MEN_Z135_MSR_DCD BIT(7)
  54. #define MEN_Z135_LCR_SHIFT 8 /* LCR shift mask */
  55. #define MEN_Z135_WL5 0 /* CS5 */
  56. #define MEN_Z135_WL6 1 /* CS6 */
  57. #define MEN_Z135_WL7 2 /* CS7 */
  58. #define MEN_Z135_WL8 3 /* CS8 */
  59. #define MEN_Z135_STB_SHIFT 2 /* Stopbits */
  60. #define MEN_Z135_NSTB1 0
  61. #define MEN_Z135_NSTB2 1
  62. #define MEN_Z135_PEN_SHIFT 3 /* Parity enable */
  63. #define MEN_Z135_PAR_DIS 0
  64. #define MEN_Z135_PAR_ENA 1
  65. #define MEN_Z135_PTY_SHIFT 4 /* Parity type */
  66. #define MEN_Z135_PTY_ODD 0
  67. #define MEN_Z135_PTY_EVN 1
  68. #define MEN_Z135_LSR_DR BIT(0)
  69. #define MEN_Z135_LSR_OE BIT(1)
  70. #define MEN_Z135_LSR_PE BIT(2)
  71. #define MEN_Z135_LSR_FE BIT(3)
  72. #define MEN_Z135_LSR_BI BIT(4)
  73. #define MEN_Z135_LSR_THEP BIT(5)
  74. #define MEN_Z135_LSR_TEXP BIT(6)
  75. #define MEN_Z135_LSR_RXFIFOERR BIT(7)
  76. #define MEN_Z135_IRQ_ID_RLS BIT(0)
  77. #define MEN_Z135_IRQ_ID_RDA BIT(1)
  78. #define MEN_Z135_IRQ_ID_CTI BIT(2)
  79. #define MEN_Z135_IRQ_ID_TSA BIT(3)
  80. #define MEN_Z135_IRQ_ID_MST BIT(4)
  81. #define LCR(x) (((x) >> MEN_Z135_LCR_SHIFT) & 0xff)
  82. #define BYTES_TO_ALIGN(x) ((x) & 0x3)
  83. static int line;
  84. static int txlvl = 5;
  85. module_param(txlvl, int, S_IRUGO);
  86. MODULE_PARM_DESC(txlvl, "TX IRQ trigger level 0-7, default 5 (128 byte)");
  87. static int rxlvl = 6;
  88. module_param(rxlvl, int, S_IRUGO);
  89. MODULE_PARM_DESC(rxlvl, "RX IRQ trigger level 0-7, default 6 (256 byte)");
  90. static int align;
  91. module_param(align, int, S_IRUGO);
  92. MODULE_PARM_DESC(align, "Keep hardware FIFO write pointer aligned, default 0");
  93. static uint rx_timeout;
  94. module_param(rx_timeout, uint, S_IRUGO);
  95. MODULE_PARM_DESC(rx_timeout, "RX timeout. "
  96. "Timeout in seconds = (timeout_reg * baud_reg * 4) / freq_reg");
  97. struct men_z135_port {
  98. struct uart_port port;
  99. struct mcb_device *mdev;
  100. struct resource *mem;
  101. unsigned char *rxbuf;
  102. u32 stat_reg;
  103. spinlock_t lock;
  104. bool automode;
  105. };
  106. #define to_men_z135(port) container_of((port), struct men_z135_port, port)
  107. /**
  108. * men_z135_reg_set() - Set value in register
  109. * @uart: The UART port
  110. * @addr: Register address
  111. * @val: value to set
  112. */
  113. static inline void men_z135_reg_set(struct men_z135_port *uart,
  114. u32 addr, u32 val)
  115. {
  116. struct uart_port *port = &uart->port;
  117. unsigned long flags;
  118. u32 reg;
  119. spin_lock_irqsave(&uart->lock, flags);
  120. reg = ioread32(port->membase + addr);
  121. reg |= val;
  122. iowrite32(reg, port->membase + addr);
  123. spin_unlock_irqrestore(&uart->lock, flags);
  124. }
  125. /**
  126. * men_z135_reg_clr() - Unset value in register
  127. * @uart: The UART port
  128. * @addr: Register address
  129. * @val: value to clear
  130. */
  131. static void men_z135_reg_clr(struct men_z135_port *uart,
  132. u32 addr, u32 val)
  133. {
  134. struct uart_port *port = &uart->port;
  135. unsigned long flags;
  136. u32 reg;
  137. spin_lock_irqsave(&uart->lock, flags);
  138. reg = ioread32(port->membase + addr);
  139. reg &= ~val;
  140. iowrite32(reg, port->membase + addr);
  141. spin_unlock_irqrestore(&uart->lock, flags);
  142. }
  143. /**
  144. * men_z135_handle_modem_status() - Handle change of modem status
  145. * @port: The UART port
  146. *
  147. * Handle change of modem status register. This is done by reading the "delta"
  148. * versions of DCD (Data Carrier Detect) and CTS (Clear To Send).
  149. */
  150. static void men_z135_handle_modem_status(struct men_z135_port *uart)
  151. {
  152. u8 msr;
  153. msr = (uart->stat_reg >> 8) & 0xff;
  154. if (msr & MEN_Z135_MSR_DDCD)
  155. uart_handle_dcd_change(&uart->port,
  156. msr & MEN_Z135_MSR_DCD);
  157. if (msr & MEN_Z135_MSR_DCTS)
  158. uart_handle_cts_change(&uart->port,
  159. msr & MEN_Z135_MSR_CTS);
  160. }
  161. static void men_z135_handle_lsr(struct men_z135_port *uart)
  162. {
  163. struct uart_port *port = &uart->port;
  164. u8 lsr;
  165. lsr = (uart->stat_reg >> 16) & 0xff;
  166. if (lsr & MEN_Z135_LSR_OE)
  167. port->icount.overrun++;
  168. if (lsr & MEN_Z135_LSR_PE)
  169. port->icount.parity++;
  170. if (lsr & MEN_Z135_LSR_FE)
  171. port->icount.frame++;
  172. if (lsr & MEN_Z135_LSR_BI) {
  173. port->icount.brk++;
  174. uart_handle_break(port);
  175. }
  176. }
  177. /**
  178. * get_rx_fifo_content() - Get the number of bytes in RX FIFO
  179. * @uart: The UART port
  180. *
  181. * Read RXC register from hardware and return current FIFO fill size.
  182. */
  183. static u16 get_rx_fifo_content(struct men_z135_port *uart)
  184. {
  185. struct uart_port *port = &uart->port;
  186. u32 stat_reg;
  187. u16 rxc;
  188. u8 rxc_lo;
  189. u8 rxc_hi;
  190. stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
  191. rxc_lo = stat_reg >> 24;
  192. rxc_hi = (stat_reg & 0xC0) >> 6;
  193. rxc = rxc_lo | (rxc_hi << 8);
  194. return rxc;
  195. }
  196. /**
  197. * men_z135_handle_rx() - RX tasklet routine
  198. * @arg: Pointer to struct men_z135_port
  199. *
  200. * Copy from RX FIFO and acknowledge number of bytes copied.
  201. */
  202. static void men_z135_handle_rx(struct men_z135_port *uart)
  203. {
  204. struct uart_port *port = &uart->port;
  205. struct tty_port *tport = &port->state->port;
  206. int copied;
  207. u16 size;
  208. int room;
  209. size = get_rx_fifo_content(uart);
  210. if (size == 0)
  211. return;
  212. /* Avoid accidently accessing TX FIFO instead of RX FIFO. Last
  213. * longword in RX FIFO cannot be read.(0x004-0x3FF)
  214. */
  215. if (size > MEN_Z135_FIFO_WATERMARK)
  216. size = MEN_Z135_FIFO_WATERMARK;
  217. room = tty_buffer_request_room(tport, size);
  218. if (room != size)
  219. dev_warn(&uart->mdev->dev,
  220. "Not enough room in flip buffer, truncating to %d\n",
  221. room);
  222. if (room == 0)
  223. return;
  224. memcpy_fromio(uart->rxbuf, port->membase + MEN_Z135_RX_RAM, room);
  225. /* Be sure to first copy all data and then acknowledge it */
  226. mb();
  227. iowrite32(room, port->membase + MEN_Z135_RX_CTRL);
  228. copied = tty_insert_flip_string(tport, uart->rxbuf, room);
  229. if (copied != room)
  230. dev_warn(&uart->mdev->dev,
  231. "Only copied %d instead of %d bytes\n",
  232. copied, room);
  233. port->icount.rx += copied;
  234. tty_flip_buffer_push(tport);
  235. }
  236. /**
  237. * men_z135_handle_tx() - TX tasklet routine
  238. * @arg: Pointer to struct men_z135_port
  239. *
  240. */
  241. static void men_z135_handle_tx(struct men_z135_port *uart)
  242. {
  243. struct uart_port *port = &uart->port;
  244. struct circ_buf *xmit = &port->state->xmit;
  245. u32 txc;
  246. u32 wptr;
  247. int qlen;
  248. int n;
  249. int txfree;
  250. int head;
  251. int tail;
  252. int s;
  253. if (uart_circ_empty(xmit))
  254. goto out;
  255. if (uart_tx_stopped(port))
  256. goto out;
  257. if (port->x_char)
  258. goto out;
  259. /* calculate bytes to copy */
  260. qlen = uart_circ_chars_pending(xmit);
  261. if (qlen <= 0)
  262. goto out;
  263. wptr = ioread32(port->membase + MEN_Z135_TX_CTRL);
  264. txc = (wptr >> 16) & 0x3ff;
  265. wptr &= 0x3ff;
  266. if (txc > MEN_Z135_FIFO_WATERMARK)
  267. txc = MEN_Z135_FIFO_WATERMARK;
  268. txfree = MEN_Z135_FIFO_WATERMARK - txc;
  269. if (txfree <= 0) {
  270. dev_err(&uart->mdev->dev,
  271. "Not enough room in TX FIFO have %d, need %d\n",
  272. txfree, qlen);
  273. goto irq_en;
  274. }
  275. /* if we're not aligned, it's better to copy only 1 or 2 bytes and
  276. * then the rest.
  277. */
  278. if (align && qlen >= 3 && BYTES_TO_ALIGN(wptr))
  279. n = 4 - BYTES_TO_ALIGN(wptr);
  280. else if (qlen > txfree)
  281. n = txfree;
  282. else
  283. n = qlen;
  284. if (n <= 0)
  285. goto irq_en;
  286. head = xmit->head & (UART_XMIT_SIZE - 1);
  287. tail = xmit->tail & (UART_XMIT_SIZE - 1);
  288. s = ((head >= tail) ? head : UART_XMIT_SIZE) - tail;
  289. n = min(n, s);
  290. memcpy_toio(port->membase + MEN_Z135_TX_RAM, &xmit->buf[xmit->tail], n);
  291. xmit->tail = (xmit->tail + n) & (UART_XMIT_SIZE - 1);
  292. mmiowb();
  293. iowrite32(n & 0x3ff, port->membase + MEN_Z135_TX_CTRL);
  294. port->icount.tx += n;
  295. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  296. uart_write_wakeup(port);
  297. irq_en:
  298. if (!uart_circ_empty(xmit))
  299. men_z135_reg_set(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
  300. else
  301. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
  302. out:
  303. return;
  304. }
  305. /**
  306. * men_z135_intr() - Handle legacy IRQs
  307. * @irq: The IRQ number
  308. * @data: Pointer to UART port
  309. *
  310. * Check IIR register to find the cause of the interrupt and handle it.
  311. * It is possible that multiple interrupts reason bits are set and reading
  312. * the IIR is a destructive read, so we always need to check for all possible
  313. * interrupts and handle them.
  314. */
  315. static irqreturn_t men_z135_intr(int irq, void *data)
  316. {
  317. struct men_z135_port *uart = (struct men_z135_port *)data;
  318. struct uart_port *port = &uart->port;
  319. bool handled = false;
  320. int irq_id;
  321. uart->stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
  322. irq_id = IRQ_ID(uart->stat_reg);
  323. if (!irq_id)
  324. goto out;
  325. spin_lock(&port->lock);
  326. /* It's save to write to IIR[7:6] RXC[9:8] */
  327. iowrite8(irq_id, port->membase + MEN_Z135_STAT_REG);
  328. if (irq_id & MEN_Z135_IRQ_ID_RLS) {
  329. men_z135_handle_lsr(uart);
  330. handled = true;
  331. }
  332. if (irq_id & (MEN_Z135_IRQ_ID_RDA | MEN_Z135_IRQ_ID_CTI)) {
  333. if (irq_id & MEN_Z135_IRQ_ID_CTI)
  334. dev_dbg(&uart->mdev->dev, "Character Timeout Indication\n");
  335. men_z135_handle_rx(uart);
  336. handled = true;
  337. }
  338. if (irq_id & MEN_Z135_IRQ_ID_TSA) {
  339. men_z135_handle_tx(uart);
  340. handled = true;
  341. }
  342. if (irq_id & MEN_Z135_IRQ_ID_MST) {
  343. men_z135_handle_modem_status(uart);
  344. handled = true;
  345. }
  346. spin_unlock(&port->lock);
  347. out:
  348. return IRQ_RETVAL(handled);
  349. }
  350. /**
  351. * men_z135_request_irq() - Request IRQ for 16z135 core
  352. * @uart: z135 private uart port structure
  353. *
  354. * Request an IRQ for 16z135 to use. First try using MSI, if it fails
  355. * fall back to using legacy interrupts.
  356. */
  357. static int men_z135_request_irq(struct men_z135_port *uart)
  358. {
  359. struct device *dev = &uart->mdev->dev;
  360. struct uart_port *port = &uart->port;
  361. int err = 0;
  362. err = request_irq(port->irq, men_z135_intr, IRQF_SHARED,
  363. "men_z135_intr", uart);
  364. if (err)
  365. dev_err(dev, "Error %d getting interrupt\n", err);
  366. return err;
  367. }
  368. /**
  369. * men_z135_tx_empty() - Handle tx_empty call
  370. * @port: The UART port
  371. *
  372. * This function tests whether the TX FIFO and shifter for the port
  373. * described by @port is empty.
  374. */
  375. static unsigned int men_z135_tx_empty(struct uart_port *port)
  376. {
  377. u32 wptr;
  378. u16 txc;
  379. wptr = ioread32(port->membase + MEN_Z135_TX_CTRL);
  380. txc = (wptr >> 16) & 0x3ff;
  381. if (txc == 0)
  382. return TIOCSER_TEMT;
  383. else
  384. return 0;
  385. }
  386. /**
  387. * men_z135_set_mctrl() - Set modem control lines
  388. * @port: The UART port
  389. * @mctrl: The modem control lines
  390. *
  391. * This function sets the modem control lines for a port described by @port
  392. * to the state described by @mctrl
  393. */
  394. static void men_z135_set_mctrl(struct uart_port *port, unsigned int mctrl)
  395. {
  396. u32 old;
  397. u32 conf_reg;
  398. conf_reg = old = ioread32(port->membase + MEN_Z135_CONF_REG);
  399. if (mctrl & TIOCM_RTS)
  400. conf_reg |= MEN_Z135_MCR_RTS;
  401. else
  402. conf_reg &= ~MEN_Z135_MCR_RTS;
  403. if (mctrl & TIOCM_DTR)
  404. conf_reg |= MEN_Z135_MCR_DTR;
  405. else
  406. conf_reg &= ~MEN_Z135_MCR_DTR;
  407. if (mctrl & TIOCM_OUT1)
  408. conf_reg |= MEN_Z135_MCR_OUT1;
  409. else
  410. conf_reg &= ~MEN_Z135_MCR_OUT1;
  411. if (mctrl & TIOCM_OUT2)
  412. conf_reg |= MEN_Z135_MCR_OUT2;
  413. else
  414. conf_reg &= ~MEN_Z135_MCR_OUT2;
  415. if (mctrl & TIOCM_LOOP)
  416. conf_reg |= MEN_Z135_MCR_LOOP;
  417. else
  418. conf_reg &= ~MEN_Z135_MCR_LOOP;
  419. if (conf_reg != old)
  420. iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
  421. }
  422. /**
  423. * men_z135_get_mctrl() - Get modem control lines
  424. * @port: The UART port
  425. *
  426. * Retruns the current state of modem control inputs.
  427. */
  428. static unsigned int men_z135_get_mctrl(struct uart_port *port)
  429. {
  430. unsigned int mctrl = 0;
  431. u8 msr;
  432. msr = ioread8(port->membase + MEN_Z135_STAT_REG + 1);
  433. if (msr & MEN_Z135_MSR_CTS)
  434. mctrl |= TIOCM_CTS;
  435. if (msr & MEN_Z135_MSR_DSR)
  436. mctrl |= TIOCM_DSR;
  437. if (msr & MEN_Z135_MSR_RI)
  438. mctrl |= TIOCM_RI;
  439. if (msr & MEN_Z135_MSR_DCD)
  440. mctrl |= TIOCM_CAR;
  441. return mctrl;
  442. }
  443. /**
  444. * men_z135_stop_tx() - Stop transmitting characters
  445. * @port: The UART port
  446. *
  447. * Stop transmitting characters. This might be due to CTS line becomming
  448. * inactive or the tty layer indicating we want to stop transmission due to
  449. * an XOFF character.
  450. */
  451. static void men_z135_stop_tx(struct uart_port *port)
  452. {
  453. struct men_z135_port *uart = to_men_z135(port);
  454. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
  455. }
  456. /*
  457. * men_z135_disable_ms() - Disable Modem Status
  458. * port: The UART port
  459. *
  460. * Enable Modem Status IRQ.
  461. */
  462. static void men_z135_disable_ms(struct uart_port *port)
  463. {
  464. struct men_z135_port *uart = to_men_z135(port);
  465. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_MSIEN);
  466. }
  467. /**
  468. * men_z135_start_tx() - Start transmitting characters
  469. * @port: The UART port
  470. *
  471. * Start transmitting character. This actually doesn't transmit anything, but
  472. * fires off the TX tasklet.
  473. */
  474. static void men_z135_start_tx(struct uart_port *port)
  475. {
  476. struct men_z135_port *uart = to_men_z135(port);
  477. if (uart->automode)
  478. men_z135_disable_ms(port);
  479. men_z135_handle_tx(uart);
  480. }
  481. /**
  482. * men_z135_stop_rx() - Stop receiving characters
  483. * @port: The UART port
  484. *
  485. * Stop receiving characters; the port is in the process of being closed.
  486. */
  487. static void men_z135_stop_rx(struct uart_port *port)
  488. {
  489. struct men_z135_port *uart = to_men_z135(port);
  490. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_RXCIEN);
  491. }
  492. /**
  493. * men_z135_enable_ms() - Enable Modem Status
  494. * port:
  495. *
  496. * Enable Modem Status IRQ.
  497. */
  498. static void men_z135_enable_ms(struct uart_port *port)
  499. {
  500. struct men_z135_port *uart = to_men_z135(port);
  501. men_z135_reg_set(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_MSIEN);
  502. }
  503. static int men_z135_startup(struct uart_port *port)
  504. {
  505. struct men_z135_port *uart = to_men_z135(port);
  506. int err;
  507. u32 conf_reg = 0;
  508. err = men_z135_request_irq(uart);
  509. if (err)
  510. return -ENODEV;
  511. conf_reg = ioread32(port->membase + MEN_Z135_CONF_REG);
  512. /* Activate all but TX space available IRQ */
  513. conf_reg |= MEN_Z135_ALL_IRQS & ~MEN_Z135_IER_TXCIEN;
  514. conf_reg &= ~(0xff << 16);
  515. conf_reg |= (txlvl << 16);
  516. conf_reg |= (rxlvl << 20);
  517. iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
  518. if (rx_timeout)
  519. iowrite32(rx_timeout, port->membase + MEN_Z135_TIMEOUT);
  520. return 0;
  521. }
  522. static void men_z135_shutdown(struct uart_port *port)
  523. {
  524. struct men_z135_port *uart = to_men_z135(port);
  525. u32 conf_reg = 0;
  526. conf_reg |= MEN_Z135_ALL_IRQS;
  527. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, conf_reg);
  528. free_irq(uart->port.irq, uart);
  529. }
  530. static void men_z135_set_termios(struct uart_port *port,
  531. struct ktermios *termios,
  532. struct ktermios *old)
  533. {
  534. struct men_z135_port *uart = to_men_z135(port);
  535. unsigned int baud;
  536. u32 conf_reg;
  537. u32 bd_reg;
  538. u32 uart_freq;
  539. u8 lcr;
  540. conf_reg = ioread32(port->membase + MEN_Z135_CONF_REG);
  541. lcr = LCR(conf_reg);
  542. /* byte size */
  543. switch (termios->c_cflag & CSIZE) {
  544. case CS5:
  545. lcr |= MEN_Z135_WL5;
  546. break;
  547. case CS6:
  548. lcr |= MEN_Z135_WL6;
  549. break;
  550. case CS7:
  551. lcr |= MEN_Z135_WL7;
  552. break;
  553. case CS8:
  554. lcr |= MEN_Z135_WL8;
  555. break;
  556. }
  557. /* stop bits */
  558. if (termios->c_cflag & CSTOPB)
  559. lcr |= MEN_Z135_NSTB2 << MEN_Z135_STB_SHIFT;
  560. /* parity */
  561. if (termios->c_cflag & PARENB) {
  562. lcr |= MEN_Z135_PAR_ENA << MEN_Z135_PEN_SHIFT;
  563. if (termios->c_cflag & PARODD)
  564. lcr |= MEN_Z135_PTY_ODD << MEN_Z135_PTY_SHIFT;
  565. else
  566. lcr |= MEN_Z135_PTY_EVN << MEN_Z135_PTY_SHIFT;
  567. } else
  568. lcr |= MEN_Z135_PAR_DIS << MEN_Z135_PEN_SHIFT;
  569. conf_reg |= MEN_Z135_IER_MSIEN;
  570. if (termios->c_cflag & CRTSCTS) {
  571. conf_reg |= MEN_Z135_MCR_RCFC;
  572. uart->automode = true;
  573. termios->c_cflag &= ~CLOCAL;
  574. } else {
  575. conf_reg &= ~MEN_Z135_MCR_RCFC;
  576. uart->automode = false;
  577. }
  578. termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  579. conf_reg |= lcr << MEN_Z135_LCR_SHIFT;
  580. iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
  581. uart_freq = ioread32(port->membase + MEN_Z135_UART_FREQ);
  582. if (uart_freq == 0)
  583. uart_freq = MEN_Z135_BASECLK;
  584. baud = uart_get_baud_rate(port, termios, old, 0, uart_freq / 16);
  585. spin_lock_irq(&port->lock);
  586. if (tty_termios_baud_rate(termios))
  587. tty_termios_encode_baud_rate(termios, baud, baud);
  588. bd_reg = uart_freq / (4 * baud);
  589. iowrite32(bd_reg, port->membase + MEN_Z135_BAUD_REG);
  590. uart_update_timeout(port, termios->c_cflag, baud);
  591. spin_unlock_irq(&port->lock);
  592. }
  593. static const char *men_z135_type(struct uart_port *port)
  594. {
  595. return KBUILD_MODNAME;
  596. }
  597. static void men_z135_release_port(struct uart_port *port)
  598. {
  599. struct men_z135_port *uart = to_men_z135(port);
  600. iounmap(port->membase);
  601. port->membase = NULL;
  602. mcb_release_mem(uart->mem);
  603. }
  604. static int men_z135_request_port(struct uart_port *port)
  605. {
  606. struct men_z135_port *uart = to_men_z135(port);
  607. struct mcb_device *mdev = uart->mdev;
  608. struct resource *mem;
  609. mem = mcb_request_mem(uart->mdev, dev_name(&mdev->dev));
  610. if (IS_ERR(mem))
  611. return PTR_ERR(mem);
  612. port->mapbase = mem->start;
  613. uart->mem = mem;
  614. port->membase = ioremap(mem->start, resource_size(mem));
  615. if (port->membase == NULL) {
  616. mcb_release_mem(mem);
  617. return -ENOMEM;
  618. }
  619. return 0;
  620. }
  621. static void men_z135_config_port(struct uart_port *port, int type)
  622. {
  623. port->type = PORT_MEN_Z135;
  624. men_z135_request_port(port);
  625. }
  626. static int men_z135_verify_port(struct uart_port *port,
  627. struct serial_struct *serinfo)
  628. {
  629. return -EINVAL;
  630. }
  631. static const struct uart_ops men_z135_ops = {
  632. .tx_empty = men_z135_tx_empty,
  633. .set_mctrl = men_z135_set_mctrl,
  634. .get_mctrl = men_z135_get_mctrl,
  635. .stop_tx = men_z135_stop_tx,
  636. .start_tx = men_z135_start_tx,
  637. .stop_rx = men_z135_stop_rx,
  638. .enable_ms = men_z135_enable_ms,
  639. .startup = men_z135_startup,
  640. .shutdown = men_z135_shutdown,
  641. .set_termios = men_z135_set_termios,
  642. .type = men_z135_type,
  643. .release_port = men_z135_release_port,
  644. .request_port = men_z135_request_port,
  645. .config_port = men_z135_config_port,
  646. .verify_port = men_z135_verify_port,
  647. };
  648. static struct uart_driver men_z135_driver = {
  649. .owner = THIS_MODULE,
  650. .driver_name = KBUILD_MODNAME,
  651. .dev_name = "ttyHSU",
  652. .major = 0,
  653. .minor = 0,
  654. .nr = MEN_Z135_MAX_PORTS,
  655. };
  656. /**
  657. * men_z135_probe() - Probe a z135 instance
  658. * @mdev: The MCB device
  659. * @id: The MCB device ID
  660. *
  661. * men_z135_probe does the basic setup of hardware resources and registers the
  662. * new uart port to the tty layer.
  663. */
  664. static int men_z135_probe(struct mcb_device *mdev,
  665. const struct mcb_device_id *id)
  666. {
  667. struct men_z135_port *uart;
  668. struct resource *mem;
  669. struct device *dev;
  670. int err;
  671. dev = &mdev->dev;
  672. uart = devm_kzalloc(dev, sizeof(struct men_z135_port), GFP_KERNEL);
  673. if (!uart)
  674. return -ENOMEM;
  675. uart->rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
  676. if (!uart->rxbuf)
  677. return -ENOMEM;
  678. mem = &mdev->mem;
  679. mcb_set_drvdata(mdev, uart);
  680. uart->port.uartclk = MEN_Z135_BASECLK * 16;
  681. uart->port.fifosize = MEN_Z135_FIFO_SIZE;
  682. uart->port.iotype = UPIO_MEM;
  683. uart->port.ops = &men_z135_ops;
  684. uart->port.irq = mcb_get_irq(mdev);
  685. uart->port.iotype = UPIO_MEM;
  686. uart->port.flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
  687. uart->port.line = line++;
  688. uart->port.dev = dev;
  689. uart->port.type = PORT_MEN_Z135;
  690. uart->port.mapbase = mem->start;
  691. uart->port.membase = NULL;
  692. uart->mdev = mdev;
  693. spin_lock_init(&uart->lock);
  694. err = uart_add_one_port(&men_z135_driver, &uart->port);
  695. if (err)
  696. goto err;
  697. return 0;
  698. err:
  699. free_page((unsigned long) uart->rxbuf);
  700. dev_err(dev, "Failed to add UART: %d\n", err);
  701. return err;
  702. }
  703. /**
  704. * men_z135_remove() - Remove a z135 instance from the system
  705. *
  706. * @mdev: The MCB device
  707. */
  708. static void men_z135_remove(struct mcb_device *mdev)
  709. {
  710. struct men_z135_port *uart = mcb_get_drvdata(mdev);
  711. line--;
  712. uart_remove_one_port(&men_z135_driver, &uart->port);
  713. free_page((unsigned long) uart->rxbuf);
  714. }
  715. static const struct mcb_device_id men_z135_ids[] = {
  716. { .device = 0x87 },
  717. { }
  718. };
  719. MODULE_DEVICE_TABLE(mcb, men_z135_ids);
  720. static struct mcb_driver mcb_driver = {
  721. .driver = {
  722. .name = "z135-uart",
  723. .owner = THIS_MODULE,
  724. },
  725. .probe = men_z135_probe,
  726. .remove = men_z135_remove,
  727. .id_table = men_z135_ids,
  728. };
  729. /**
  730. * men_z135_init() - Driver Registration Routine
  731. *
  732. * men_z135_init is the first routine called when the driver is loaded. All it
  733. * does is register with the legacy MEN Chameleon subsystem.
  734. */
  735. static int __init men_z135_init(void)
  736. {
  737. int err;
  738. err = uart_register_driver(&men_z135_driver);
  739. if (err) {
  740. pr_err("Failed to register UART: %d\n", err);
  741. return err;
  742. }
  743. err = mcb_register_driver(&mcb_driver);
  744. if (err) {
  745. pr_err("Failed to register MCB driver: %d\n", err);
  746. uart_unregister_driver(&men_z135_driver);
  747. return err;
  748. }
  749. return 0;
  750. }
  751. module_init(men_z135_init);
  752. /**
  753. * men_z135_exit() - Driver Exit Routine
  754. *
  755. * men_z135_exit is called just before the driver is removed from memory.
  756. */
  757. static void __exit men_z135_exit(void)
  758. {
  759. mcb_unregister_driver(&mcb_driver);
  760. uart_unregister_driver(&men_z135_driver);
  761. }
  762. module_exit(men_z135_exit);
  763. MODULE_AUTHOR("Johannes Thumshirn <johannes.thumshirn@men.de>");
  764. MODULE_LICENSE("GPL v2");
  765. MODULE_DESCRIPTION("MEN 16z135 High Speed UART");
  766. MODULE_ALIAS("mcb:16z135");