xhci-pci.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * xHCI host controller driver PCI Bus Glue.
  4. *
  5. * Copyright (C) 2008 Intel Corp.
  6. *
  7. * Author: Sarah Sharp
  8. * Some code borrowed from the Linux EHCI driver.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/slab.h>
  12. #include <linux/module.h>
  13. #include <linux/acpi.h>
  14. #include "xhci.h"
  15. #include "xhci-trace.h"
  16. #define SSIC_PORT_NUM 2
  17. #define SSIC_PORT_CFG2 0x880c
  18. #define SSIC_PORT_CFG2_OFFSET 0x30
  19. #define PROG_DONE (1 << 30)
  20. #define SSIC_PORT_UNUSED (1 << 31)
  21. #define SPARSE_DISABLE_BIT 17
  22. #define SPARSE_CNTL_ENABLE 0xC12C
  23. /* Device for a quirk */
  24. #define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
  25. #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
  26. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
  27. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
  28. #define PCI_VENDOR_ID_ETRON 0x1b6f
  29. #define PCI_DEVICE_ID_EJ168 0x7023
  30. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
  31. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
  32. #define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
  33. #define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
  34. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
  35. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
  36. #define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
  37. #define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
  38. #define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
  39. #define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
  40. #define PCI_DEVICE_ID_INTEL_CML_XHCI 0xa3af
  41. #define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9
  42. #define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba
  43. #define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb
  44. #define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc
  45. #define PCI_DEVICE_ID_ASMEDIA_1042_XHCI 0x1042
  46. #define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
  47. #define PCI_DEVICE_ID_ASMEDIA_1142_XHCI 0x1242
  48. #define PCI_DEVICE_ID_ASMEDIA_2142_XHCI 0x2142
  49. #define PCI_DEVICE_ID_ASMEDIA_3242_XHCI 0x3242
  50. static const char hcd_name[] = "xhci_hcd";
  51. static struct hc_driver __read_mostly xhci_pci_hc_driver;
  52. static int xhci_pci_setup(struct usb_hcd *hcd);
  53. static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
  54. .reset = xhci_pci_setup,
  55. };
  56. /* called after powerup, by probe or system-pm "wakeup" */
  57. static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
  58. {
  59. /*
  60. * TODO: Implement finding debug ports later.
  61. * TODO: see if there are any quirks that need to be added to handle
  62. * new extended capabilities.
  63. */
  64. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  65. if (!pci_set_mwi(pdev))
  66. xhci_dbg(xhci, "MWI active\n");
  67. xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
  68. return 0;
  69. }
  70. static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
  71. {
  72. struct pci_dev *pdev = to_pci_dev(dev);
  73. /* Look for vendor-specific quirks */
  74. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  75. (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
  76. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
  77. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  78. pdev->revision == 0x0) {
  79. xhci->quirks |= XHCI_RESET_EP_QUIRK;
  80. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  81. "QUIRK: Fresco Logic xHC needs configure"
  82. " endpoint cmd after reset endpoint");
  83. }
  84. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  85. pdev->revision == 0x4) {
  86. xhci->quirks |= XHCI_SLOW_SUSPEND;
  87. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  88. "QUIRK: Fresco Logic xHC revision %u"
  89. "must be suspended extra slowly",
  90. pdev->revision);
  91. }
  92. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
  93. xhci->quirks |= XHCI_BROKEN_STREAMS;
  94. /* Fresco Logic confirms: all revisions of this chip do not
  95. * support MSI, even though some of them claim to in their PCI
  96. * capabilities.
  97. */
  98. xhci->quirks |= XHCI_BROKEN_MSI;
  99. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  100. "QUIRK: Fresco Logic revision %u "
  101. "has broken MSI implementation",
  102. pdev->revision);
  103. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  104. }
  105. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  106. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
  107. xhci->quirks |= XHCI_BROKEN_STREAMS;
  108. if (pdev->vendor == PCI_VENDOR_ID_NEC)
  109. xhci->quirks |= XHCI_NEC_HOST;
  110. if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
  111. xhci->quirks |= XHCI_AMD_0x96_HOST;
  112. /* AMD PLL quirk */
  113. if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
  114. xhci->quirks |= XHCI_AMD_PLL_FIX;
  115. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  116. (pdev->device == 0x145c ||
  117. pdev->device == 0x15e0 ||
  118. pdev->device == 0x15e1 ||
  119. pdev->device == 0x43bb))
  120. xhci->quirks |= XHCI_SUSPEND_DELAY;
  121. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  122. (pdev->device == 0x15e0 || pdev->device == 0x15e1))
  123. xhci->quirks |= XHCI_SNPS_BROKEN_SUSPEND;
  124. if (pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x15e5) {
  125. xhci->quirks |= XHCI_DISABLE_SPARSE;
  126. xhci->quirks |= XHCI_RESET_ON_RESUME;
  127. }
  128. if (pdev->vendor == PCI_VENDOR_ID_AMD)
  129. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  130. if ((pdev->vendor == PCI_VENDOR_ID_AMD) &&
  131. ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) ||
  132. (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) ||
  133. (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) ||
  134. (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1)))
  135. xhci->quirks |= XHCI_U2_DISABLE_WAKE;
  136. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  137. xhci->quirks |= XHCI_LPM_SUPPORT;
  138. xhci->quirks |= XHCI_INTEL_HOST;
  139. xhci->quirks |= XHCI_AVOID_BEI;
  140. }
  141. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  142. pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
  143. xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
  144. xhci->limit_active_eps = 64;
  145. xhci->quirks |= XHCI_SW_BW_CHECKING;
  146. /*
  147. * PPT desktop boards DH77EB and DH77DF will power back on after
  148. * a few seconds of being shutdown. The fix for this is to
  149. * switch the ports from xHCI to EHCI on shutdown. We can't use
  150. * DMI information to find those particular boards (since each
  151. * vendor will change the board name), so we have to key off all
  152. * PPT chipsets.
  153. */
  154. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  155. }
  156. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  157. (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
  158. pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
  159. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  160. xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
  161. }
  162. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  163. (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
  164. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
  165. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  166. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
  167. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
  168. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
  169. pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI ||
  170. pdev->device == PCI_DEVICE_ID_INTEL_CML_XHCI)) {
  171. xhci->quirks |= XHCI_PME_STUCK_QUIRK;
  172. }
  173. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  174. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI)
  175. xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
  176. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  177. (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  178. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
  179. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI))
  180. xhci->quirks |= XHCI_INTEL_USB_ROLE_SW;
  181. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  182. (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  183. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
  184. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
  185. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
  186. pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
  187. xhci->quirks |= XHCI_MISSING_CAS;
  188. if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
  189. pdev->device == PCI_DEVICE_ID_EJ168) {
  190. xhci->quirks |= XHCI_RESET_ON_RESUME;
  191. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  192. xhci->quirks |= XHCI_BROKEN_STREAMS;
  193. }
  194. if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
  195. pdev->device == 0x0014) {
  196. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  197. xhci->quirks |= XHCI_ZERO_64B_REGS;
  198. }
  199. if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
  200. pdev->device == 0x0015) {
  201. xhci->quirks |= XHCI_RESET_ON_RESUME;
  202. xhci->quirks |= XHCI_ZERO_64B_REGS;
  203. }
  204. if (pdev->vendor == PCI_VENDOR_ID_VIA)
  205. xhci->quirks |= XHCI_RESET_ON_RESUME;
  206. /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
  207. if (pdev->vendor == PCI_VENDOR_ID_VIA &&
  208. pdev->device == 0x3432)
  209. xhci->quirks |= XHCI_BROKEN_STREAMS;
  210. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  211. pdev->device == PCI_DEVICE_ID_ASMEDIA_1042_XHCI)
  212. xhci->quirks |= XHCI_BROKEN_STREAMS;
  213. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  214. pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI) {
  215. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  216. xhci->quirks |= XHCI_NO_64BIT_SUPPORT;
  217. }
  218. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  219. (pdev->device == PCI_DEVICE_ID_ASMEDIA_1142_XHCI ||
  220. pdev->device == PCI_DEVICE_ID_ASMEDIA_2142_XHCI ||
  221. pdev->device == PCI_DEVICE_ID_ASMEDIA_3242_XHCI))
  222. xhci->quirks |= XHCI_NO_64BIT_SUPPORT;
  223. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  224. pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
  225. xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
  226. if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
  227. xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
  228. if ((pdev->vendor == PCI_VENDOR_ID_BROADCOM ||
  229. pdev->vendor == PCI_VENDOR_ID_CAVIUM) &&
  230. pdev->device == 0x9026)
  231. xhci->quirks |= XHCI_RESET_PLL_ON_DISCONNECT;
  232. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  233. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  234. "QUIRK: Resetting on resume");
  235. }
  236. #ifdef CONFIG_ACPI
  237. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
  238. {
  239. static const guid_t intel_dsm_guid =
  240. GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
  241. 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
  242. union acpi_object *obj;
  243. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
  244. NULL);
  245. ACPI_FREE(obj);
  246. }
  247. #else
  248. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
  249. #endif /* CONFIG_ACPI */
  250. /* called during probe() after chip reset completes */
  251. static int xhci_pci_setup(struct usb_hcd *hcd)
  252. {
  253. struct xhci_hcd *xhci;
  254. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  255. int retval;
  256. xhci = hcd_to_xhci(hcd);
  257. if (!xhci->sbrn)
  258. pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
  259. /* imod_interval is the interrupt moderation value in nanoseconds. */
  260. xhci->imod_interval = 40000;
  261. retval = xhci_gen_setup(hcd, xhci_pci_quirks);
  262. if (retval)
  263. return retval;
  264. if (!usb_hcd_is_primary_hcd(hcd))
  265. return 0;
  266. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  267. xhci_pme_acpi_rtd3_enable(pdev);
  268. xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
  269. /* Find any debug ports */
  270. return xhci_pci_reinit(xhci, pdev);
  271. }
  272. /*
  273. * We need to register our own PCI probe function (instead of the USB core's
  274. * function) in order to create a second roothub under xHCI.
  275. */
  276. static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  277. {
  278. int retval;
  279. struct xhci_hcd *xhci;
  280. struct hc_driver *driver;
  281. struct usb_hcd *hcd;
  282. driver = (struct hc_driver *)id->driver_data;
  283. /* Prevent runtime suspending between USB-2 and USB-3 initialization */
  284. pm_runtime_get_noresume(&dev->dev);
  285. /* Register the USB 2.0 roothub.
  286. * FIXME: USB core must know to register the USB 2.0 roothub first.
  287. * This is sort of silly, because we could just set the HCD driver flags
  288. * to say USB 2.0, but I'm not sure what the implications would be in
  289. * the other parts of the HCD code.
  290. */
  291. retval = usb_hcd_pci_probe(dev, id);
  292. if (retval)
  293. goto put_runtime_pm;
  294. /* USB 2.0 roothub is stored in the PCI device now. */
  295. hcd = dev_get_drvdata(&dev->dev);
  296. xhci = hcd_to_xhci(hcd);
  297. xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
  298. pci_name(dev), hcd);
  299. if (!xhci->shared_hcd) {
  300. retval = -ENOMEM;
  301. goto dealloc_usb2_hcd;
  302. }
  303. retval = xhci_ext_cap_init(xhci);
  304. if (retval)
  305. goto put_usb3_hcd;
  306. retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
  307. IRQF_SHARED);
  308. if (retval)
  309. goto put_usb3_hcd;
  310. /* Roothub already marked as USB 3.0 speed */
  311. if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
  312. HCC_MAX_PSA(xhci->hcc_params) >= 4)
  313. xhci->shared_hcd->can_do_streams = 1;
  314. /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
  315. pm_runtime_put_noidle(&dev->dev);
  316. return 0;
  317. put_usb3_hcd:
  318. usb_put_hcd(xhci->shared_hcd);
  319. dealloc_usb2_hcd:
  320. usb_hcd_pci_remove(dev);
  321. put_runtime_pm:
  322. pm_runtime_put_noidle(&dev->dev);
  323. return retval;
  324. }
  325. static void xhci_pci_remove(struct pci_dev *dev)
  326. {
  327. struct xhci_hcd *xhci;
  328. xhci = hcd_to_xhci(pci_get_drvdata(dev));
  329. xhci->xhc_state |= XHCI_STATE_REMOVING;
  330. if (xhci->shared_hcd) {
  331. usb_remove_hcd(xhci->shared_hcd);
  332. usb_put_hcd(xhci->shared_hcd);
  333. xhci->shared_hcd = NULL;
  334. }
  335. /* Workaround for spurious wakeups at shutdown with HSW */
  336. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  337. pci_set_power_state(dev, PCI_D3hot);
  338. usb_hcd_pci_remove(dev);
  339. }
  340. #ifdef CONFIG_PM
  341. /*
  342. * In some Intel xHCI controllers, in order to get D3 working,
  343. * through a vendor specific SSIC CONFIG register at offset 0x883c,
  344. * SSIC PORT need to be marked as "unused" before putting xHCI
  345. * into D3. After D3 exit, the SSIC port need to be marked as "used".
  346. * Without this change, xHCI might not enter D3 state.
  347. */
  348. static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
  349. {
  350. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  351. u32 val;
  352. void __iomem *reg;
  353. int i;
  354. for (i = 0; i < SSIC_PORT_NUM; i++) {
  355. reg = (void __iomem *) xhci->cap_regs +
  356. SSIC_PORT_CFG2 +
  357. i * SSIC_PORT_CFG2_OFFSET;
  358. /* Notify SSIC that SSIC profile programming is not done. */
  359. val = readl(reg) & ~PROG_DONE;
  360. writel(val, reg);
  361. /* Mark SSIC port as unused(suspend) or used(resume) */
  362. val = readl(reg);
  363. if (suspend)
  364. val |= SSIC_PORT_UNUSED;
  365. else
  366. val &= ~SSIC_PORT_UNUSED;
  367. writel(val, reg);
  368. /* Notify SSIC that SSIC profile programming is done */
  369. val = readl(reg) | PROG_DONE;
  370. writel(val, reg);
  371. readl(reg);
  372. }
  373. }
  374. /*
  375. * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
  376. * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
  377. */
  378. static void xhci_pme_quirk(struct usb_hcd *hcd)
  379. {
  380. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  381. void __iomem *reg;
  382. u32 val;
  383. reg = (void __iomem *) xhci->cap_regs + 0x80a4;
  384. val = readl(reg);
  385. writel(val | BIT(28), reg);
  386. readl(reg);
  387. }
  388. static void xhci_sparse_control_quirk(struct usb_hcd *hcd)
  389. {
  390. u32 reg;
  391. reg = readl(hcd->regs + SPARSE_CNTL_ENABLE);
  392. reg &= ~BIT(SPARSE_DISABLE_BIT);
  393. writel(reg, hcd->regs + SPARSE_CNTL_ENABLE);
  394. }
  395. static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  396. {
  397. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  398. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  399. int ret;
  400. /*
  401. * Systems with the TI redriver that loses port status change events
  402. * need to have the registers polled during D3, so avoid D3cold.
  403. */
  404. if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
  405. pci_d3cold_disable(pdev);
  406. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  407. xhci_pme_quirk(hcd);
  408. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  409. xhci_ssic_port_unused_quirk(hcd, true);
  410. if (xhci->quirks & XHCI_DISABLE_SPARSE)
  411. xhci_sparse_control_quirk(hcd);
  412. ret = xhci_suspend(xhci, do_wakeup);
  413. if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
  414. xhci_ssic_port_unused_quirk(hcd, false);
  415. return ret;
  416. }
  417. static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  418. {
  419. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  420. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  421. int retval = 0;
  422. /* The BIOS on systems with the Intel Panther Point chipset may or may
  423. * not support xHCI natively. That means that during system resume, it
  424. * may switch the ports back to EHCI so that users can use their
  425. * keyboard to select a kernel from GRUB after resume from hibernate.
  426. *
  427. * The BIOS is supposed to remember whether the OS had xHCI ports
  428. * enabled before resume, and switch the ports back to xHCI when the
  429. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  430. * writers.
  431. *
  432. * Unconditionally switch the ports back to xHCI after a system resume.
  433. * It should not matter whether the EHCI or xHCI controller is
  434. * resumed first. It's enough to do the switchover in xHCI because
  435. * USB core won't notice anything as the hub driver doesn't start
  436. * running again until after all the devices (including both EHCI and
  437. * xHCI host controllers) have been resumed.
  438. */
  439. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  440. usb_enable_intel_xhci_ports(pdev);
  441. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  442. xhci_ssic_port_unused_quirk(hcd, false);
  443. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  444. xhci_pme_quirk(hcd);
  445. retval = xhci_resume(xhci, hibernated);
  446. return retval;
  447. }
  448. static void xhci_pci_shutdown(struct usb_hcd *hcd)
  449. {
  450. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  451. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  452. xhci_shutdown(hcd);
  453. /* Yet another workaround for spurious wakeups at shutdown with HSW */
  454. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  455. pci_set_power_state(pdev, PCI_D3hot);
  456. }
  457. #endif /* CONFIG_PM */
  458. /*-------------------------------------------------------------------------*/
  459. /* PCI driver selection metadata; PCI hotplugging uses this */
  460. static const struct pci_device_id pci_ids[] = { {
  461. /* handle any USB 3.0 xHCI controller */
  462. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
  463. .driver_data = (unsigned long) &xhci_pci_hc_driver,
  464. },
  465. { /* end: all zeroes */ }
  466. };
  467. MODULE_DEVICE_TABLE(pci, pci_ids);
  468. /* pci driver glue; this is a "new style" PCI driver module */
  469. static struct pci_driver xhci_pci_driver = {
  470. .name = (char *) hcd_name,
  471. .id_table = pci_ids,
  472. .probe = xhci_pci_probe,
  473. .remove = xhci_pci_remove,
  474. /* suspend and resume implemented later */
  475. .shutdown = usb_hcd_pci_shutdown,
  476. #ifdef CONFIG_PM
  477. .driver = {
  478. .pm = &usb_hcd_pci_pm_ops
  479. },
  480. #endif
  481. };
  482. static int __init xhci_pci_init(void)
  483. {
  484. xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
  485. #ifdef CONFIG_PM
  486. xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
  487. xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
  488. xhci_pci_hc_driver.shutdown = xhci_pci_shutdown;
  489. #endif
  490. return pci_register_driver(&xhci_pci_driver);
  491. }
  492. module_init(xhci_pci_init);
  493. static void __exit xhci_pci_exit(void)
  494. {
  495. pci_unregister_driver(&xhci_pci_driver);
  496. }
  497. module_exit(xhci_pci_exit);
  498. MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
  499. MODULE_LICENSE("GPL");