clock.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010-2015
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. /* Tegra114 Clock control functions */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/sysctr.h>
  11. #include <asm/arch/tegra.h>
  12. #include <asm/arch-tegra/clk_rst.h>
  13. #include <asm/arch-tegra/timer.h>
  14. #include <div64.h>
  15. #include <fdtdec.h>
  16. /*
  17. * Clock types that we can use as a source. The Tegra114 has muxes for the
  18. * peripheral clocks, and in most cases there are four options for the clock
  19. * source. This gives us a clock 'type' and exploits what commonality exists
  20. * in the device.
  21. *
  22. * Letters are obvious, except for T which means CLK_M, and S which means the
  23. * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
  24. * datasheet) and PLL_M are different things. The former is the basic
  25. * clock supplied to the SOC from an external oscillator. The latter is the
  26. * memory clock PLL.
  27. *
  28. * See definitions in clock_id in the header file.
  29. */
  30. enum clock_type_id {
  31. CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
  32. CLOCK_TYPE_MCPA, /* and so on */
  33. CLOCK_TYPE_MCPT,
  34. CLOCK_TYPE_PCM,
  35. CLOCK_TYPE_PCMT,
  36. CLOCK_TYPE_PCMT16,
  37. CLOCK_TYPE_PDCT,
  38. CLOCK_TYPE_ACPT,
  39. CLOCK_TYPE_ASPTE,
  40. CLOCK_TYPE_PMDACD2T,
  41. CLOCK_TYPE_PCST,
  42. CLOCK_TYPE_COUNT,
  43. CLOCK_TYPE_NONE = -1, /* invalid clock type */
  44. };
  45. enum {
  46. CLOCK_MAX_MUX = 8 /* number of source options for each clock */
  47. };
  48. /*
  49. * Clock source mux for each clock type. This just converts our enum into
  50. * a list of mux sources for use by the code.
  51. *
  52. * Note:
  53. * The extra column in each clock source array is used to store the mask
  54. * bits in its register for the source.
  55. */
  56. #define CLK(x) CLOCK_ID_ ## x
  57. static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
  58. { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
  59. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  60. MASK_BITS_31_30},
  61. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
  62. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  63. MASK_BITS_31_30},
  64. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  65. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  66. MASK_BITS_31_30},
  67. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
  68. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  69. MASK_BITS_31_30},
  70. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  71. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  72. MASK_BITS_31_30},
  73. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  74. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  75. MASK_BITS_31_30},
  76. { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
  77. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  78. MASK_BITS_31_30},
  79. { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  80. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  81. MASK_BITS_31_30},
  82. { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
  83. CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
  84. MASK_BITS_31_29},
  85. { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
  86. CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
  87. MASK_BITS_31_29},
  88. { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
  89. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  90. MASK_BITS_31_28}
  91. };
  92. /*
  93. * Clock type for each peripheral clock source. We put the name in each
  94. * record just so it is easy to match things up
  95. */
  96. #define TYPE(name, type) type
  97. static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
  98. /* 0x00 */
  99. TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
  100. TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
  101. TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
  102. TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PCM),
  103. TYPE(PERIPHC_PWM, CLOCK_TYPE_PCST), /* only PWM uses b29:28 */
  104. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  105. TYPE(PERIPHC_SBC2, CLOCK_TYPE_PCMT),
  106. TYPE(PERIPHC_SBC3, CLOCK_TYPE_PCMT),
  107. /* 0x08 */
  108. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  109. TYPE(PERIPHC_I2C1, CLOCK_TYPE_PCMT16),
  110. TYPE(PERIPHC_I2C5, CLOCK_TYPE_PCMT16),
  111. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  112. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  113. TYPE(PERIPHC_SBC1, CLOCK_TYPE_PCMT),
  114. TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
  115. TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
  116. /* 0x10 */
  117. TYPE(PERIPHC_CVE, CLOCK_TYPE_PDCT),
  118. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  119. TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
  120. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  121. TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PCMT),
  122. TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PCMT),
  123. TYPE(PERIPHC_G3D, CLOCK_TYPE_MCPA),
  124. TYPE(PERIPHC_G2D, CLOCK_TYPE_MCPA),
  125. /* 0x18 */
  126. TYPE(PERIPHC_NDFLASH, CLOCK_TYPE_PCMT),
  127. TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PCMT),
  128. TYPE(PERIPHC_VFIR, CLOCK_TYPE_PCMT),
  129. TYPE(PERIPHC_EPP, CLOCK_TYPE_MCPA),
  130. TYPE(PERIPHC_MPE, CLOCK_TYPE_MCPA),
  131. TYPE(PERIPHC_MIPI, CLOCK_TYPE_PCMT), /* MIPI base-band HSI */
  132. TYPE(PERIPHC_UART1, CLOCK_TYPE_PCMT),
  133. TYPE(PERIPHC_UART2, CLOCK_TYPE_PCMT),
  134. /* 0x20 */
  135. TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MCPA),
  136. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  137. TYPE(PERIPHC_TVO, CLOCK_TYPE_PDCT),
  138. TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T),
  139. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  140. TYPE(PERIPHC_TVDAC, CLOCK_TYPE_PDCT),
  141. TYPE(PERIPHC_I2C2, CLOCK_TYPE_PCMT16),
  142. TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPT),
  143. /* 0x28 */
  144. TYPE(PERIPHC_UART3, CLOCK_TYPE_PCMT),
  145. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  146. TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
  147. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  148. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  149. TYPE(PERIPHC_SBC4, CLOCK_TYPE_PCMT),
  150. TYPE(PERIPHC_I2C3, CLOCK_TYPE_PCMT16),
  151. TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PCMT),
  152. /* 0x30 */
  153. TYPE(PERIPHC_UART4, CLOCK_TYPE_PCMT),
  154. TYPE(PERIPHC_UART5, CLOCK_TYPE_PCMT),
  155. TYPE(PERIPHC_VDE, CLOCK_TYPE_PCMT),
  156. TYPE(PERIPHC_OWR, CLOCK_TYPE_PCMT),
  157. TYPE(PERIPHC_NOR, CLOCK_TYPE_PCMT),
  158. TYPE(PERIPHC_CSITE, CLOCK_TYPE_PCMT),
  159. TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT),
  160. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  161. /* 0x38h */ /* Jumps to reg offset 0x3B0h */
  162. TYPE(PERIPHC_G3D2, CLOCK_TYPE_MCPA),
  163. TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PCMT),
  164. TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PCST), /* s/b PCTS */
  165. TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
  166. TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
  167. TYPE(PERIPHC_I2C4, CLOCK_TYPE_PCMT16),
  168. TYPE(PERIPHC_SBC5, CLOCK_TYPE_PCMT),
  169. TYPE(PERIPHC_SBC6, CLOCK_TYPE_PCMT),
  170. /* 0x40 */
  171. TYPE(PERIPHC_AUDIO, CLOCK_TYPE_ACPT),
  172. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  173. TYPE(PERIPHC_DAM0, CLOCK_TYPE_ACPT),
  174. TYPE(PERIPHC_DAM1, CLOCK_TYPE_ACPT),
  175. TYPE(PERIPHC_DAM2, CLOCK_TYPE_ACPT),
  176. TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PCMT),
  177. TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PCST), /* MASK 31:30 */
  178. TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
  179. /* 0x48 */
  180. TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
  181. TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
  182. TYPE(PERIPHC_NANDSPEED, CLOCK_TYPE_PCMT),
  183. TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PCST), /* MASK 31:30 */
  184. TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
  185. TYPE(PERIPHC_SPEEDO, CLOCK_TYPE_PCMT),
  186. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  187. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  188. /* 0x50 */
  189. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  190. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  191. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  192. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  193. TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT), /* offset 0x420h */
  194. TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
  195. TYPE(PERIPHC_HDA, CLOCK_TYPE_PCMT),
  196. };
  197. /*
  198. * This array translates a periph_id to a periphc_internal_id
  199. *
  200. * Not present/matched up:
  201. * uint vi_sensor; _VI_SENSOR_0, 0x1A8
  202. * SPDIF - which is both 0x08 and 0x0c
  203. *
  204. */
  205. #define NONE(name) (-1)
  206. #define OFFSET(name, value) PERIPHC_ ## name
  207. static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
  208. /* Low word: 31:0 */
  209. NONE(CPU),
  210. NONE(COP),
  211. NONE(TRIGSYS),
  212. NONE(RESERVED3),
  213. NONE(RTC),
  214. NONE(TMR),
  215. PERIPHC_UART1,
  216. PERIPHC_UART2, /* and vfir 0x68 */
  217. /* 8 */
  218. NONE(GPIO),
  219. PERIPHC_SDMMC2,
  220. NONE(SPDIF), /* 0x08 and 0x0c, unclear which to use */
  221. PERIPHC_I2S1,
  222. PERIPHC_I2C1,
  223. PERIPHC_NDFLASH,
  224. PERIPHC_SDMMC1,
  225. PERIPHC_SDMMC4,
  226. /* 16 */
  227. NONE(RESERVED16),
  228. PERIPHC_PWM,
  229. PERIPHC_I2S2,
  230. PERIPHC_EPP,
  231. PERIPHC_VI,
  232. PERIPHC_G2D,
  233. NONE(USBD),
  234. NONE(ISP),
  235. /* 24 */
  236. PERIPHC_G3D,
  237. NONE(RESERVED25),
  238. PERIPHC_DISP2,
  239. PERIPHC_DISP1,
  240. PERIPHC_HOST1X,
  241. NONE(VCP),
  242. PERIPHC_I2S0,
  243. NONE(CACHE2),
  244. /* Middle word: 63:32 */
  245. NONE(MEM),
  246. NONE(AHBDMA),
  247. NONE(APBDMA),
  248. NONE(RESERVED35),
  249. NONE(RESERVED36),
  250. NONE(STAT_MON),
  251. NONE(RESERVED38),
  252. NONE(RESERVED39),
  253. /* 40 */
  254. NONE(KFUSE),
  255. NONE(SBC1), /* SBC1, 0x34, is this SPI1? */
  256. PERIPHC_NOR,
  257. NONE(RESERVED43),
  258. PERIPHC_SBC2,
  259. NONE(RESERVED45),
  260. PERIPHC_SBC3,
  261. PERIPHC_I2C5,
  262. /* 48 */
  263. NONE(DSI),
  264. PERIPHC_TVO, /* also CVE 0x40 */
  265. PERIPHC_MIPI,
  266. PERIPHC_HDMI,
  267. NONE(CSI),
  268. PERIPHC_TVDAC,
  269. PERIPHC_I2C2,
  270. PERIPHC_UART3,
  271. /* 56 */
  272. NONE(RESERVED56),
  273. PERIPHC_EMC,
  274. NONE(USB2),
  275. NONE(USB3),
  276. PERIPHC_MPE,
  277. PERIPHC_VDE,
  278. NONE(BSEA),
  279. NONE(BSEV),
  280. /* Upper word 95:64 */
  281. PERIPHC_SPEEDO,
  282. PERIPHC_UART4,
  283. PERIPHC_UART5,
  284. PERIPHC_I2C3,
  285. PERIPHC_SBC4,
  286. PERIPHC_SDMMC3,
  287. NONE(PCIE),
  288. PERIPHC_OWR,
  289. /* 72 */
  290. NONE(AFI),
  291. PERIPHC_CSITE,
  292. NONE(PCIEXCLK),
  293. NONE(AVPUCQ),
  294. NONE(RESERVED76),
  295. NONE(RESERVED77),
  296. NONE(RESERVED78),
  297. NONE(DTV),
  298. /* 80 */
  299. PERIPHC_NANDSPEED,
  300. PERIPHC_I2CSLOW,
  301. NONE(DSIB),
  302. NONE(RESERVED83),
  303. NONE(IRAMA),
  304. NONE(IRAMB),
  305. NONE(IRAMC),
  306. NONE(IRAMD),
  307. /* 88 */
  308. NONE(CRAM2),
  309. NONE(RESERVED89),
  310. NONE(MDOUBLER),
  311. NONE(RESERVED91),
  312. NONE(SUSOUT),
  313. NONE(RESERVED93),
  314. NONE(RESERVED94),
  315. NONE(RESERVED95),
  316. /* V word: 31:0 */
  317. NONE(CPUG),
  318. NONE(CPULP),
  319. PERIPHC_G3D2,
  320. PERIPHC_MSELECT,
  321. PERIPHC_TSENSOR,
  322. PERIPHC_I2S3,
  323. PERIPHC_I2S4,
  324. PERIPHC_I2C4,
  325. /* 08 */
  326. PERIPHC_SBC5,
  327. PERIPHC_SBC6,
  328. PERIPHC_AUDIO,
  329. NONE(APBIF),
  330. PERIPHC_DAM0,
  331. PERIPHC_DAM1,
  332. PERIPHC_DAM2,
  333. PERIPHC_HDA2CODEC2X,
  334. /* 16 */
  335. NONE(ATOMICS),
  336. NONE(RESERVED17),
  337. NONE(RESERVED18),
  338. NONE(RESERVED19),
  339. NONE(RESERVED20),
  340. NONE(RESERVED21),
  341. NONE(RESERVED22),
  342. PERIPHC_ACTMON,
  343. /* 24 */
  344. NONE(RESERVED24),
  345. NONE(RESERVED25),
  346. NONE(RESERVED26),
  347. NONE(RESERVED27),
  348. PERIPHC_SATA,
  349. PERIPHC_HDA,
  350. NONE(RESERVED30),
  351. NONE(RESERVED31),
  352. /* W word: 31:0 */
  353. NONE(HDA2HDMICODEC),
  354. NONE(RESERVED1_SATACOLD),
  355. NONE(RESERVED2_PCIERX0),
  356. NONE(RESERVED3_PCIERX1),
  357. NONE(RESERVED4_PCIERX2),
  358. NONE(RESERVED5_PCIERX3),
  359. NONE(RESERVED6_PCIERX4),
  360. NONE(RESERVED7_PCIERX5),
  361. /* 40 */
  362. NONE(CEC),
  363. NONE(PCIE2_IOBIST),
  364. NONE(EMC_IOBIST),
  365. NONE(HDMI_IOBIST),
  366. NONE(SATA_IOBIST),
  367. NONE(MIPI_IOBIST),
  368. NONE(EMC1_IOBIST),
  369. NONE(XUSB),
  370. /* 48 */
  371. NONE(CILAB),
  372. NONE(CILCD),
  373. NONE(CILE),
  374. NONE(DSIA_LP),
  375. NONE(DSIB_LP),
  376. NONE(RESERVED21_ENTROPY),
  377. NONE(RESERVED22_W),
  378. NONE(RESERVED23_W),
  379. /* 56 */
  380. NONE(RESERVED24_W),
  381. NONE(AMX0),
  382. NONE(ADX0),
  383. NONE(DVFS),
  384. NONE(XUSB_SS),
  385. NONE(EMC_DLL),
  386. NONE(MC1),
  387. NONE(EMC1),
  388. };
  389. /*
  390. * PLL divider shift/mask tables for all PLL IDs.
  391. */
  392. struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
  393. /*
  394. * T114: some deviations from T2x/T30.
  395. * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
  396. * If lock_ena or lock_det are >31, they're not used in that PLL.
  397. */
  398. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
  399. .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 }, /* PLLC */
  400. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
  401. .lock_ena = 0, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
  402. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  403. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLP */
  404. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  405. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLA */
  406. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
  407. .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLU */
  408. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  409. .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLD */
  410. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
  411. .lock_ena = 18, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLX */
  412. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
  413. .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
  414. { .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  415. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLS (RESERVED) */
  416. };
  417. /*
  418. * Get the oscillator frequency, from the corresponding hardware configuration
  419. * field. Note that T30/T114 support 3 new higher freqs, but we map back
  420. * to the old T20 freqs. Support for the higher oscillators is TBD.
  421. */
  422. enum clock_osc_freq clock_get_osc_freq(void)
  423. {
  424. struct clk_rst_ctlr *clkrst =
  425. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  426. u32 reg;
  427. reg = readl(&clkrst->crc_osc_ctrl);
  428. reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
  429. if (reg & 1) /* one of the newer freqs */
  430. printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg);
  431. return reg >> 2; /* Map to most common (T20) freqs */
  432. }
  433. /* Returns a pointer to the clock source register for a peripheral */
  434. u32 *get_periph_source_reg(enum periph_id periph_id)
  435. {
  436. struct clk_rst_ctlr *clkrst =
  437. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  438. enum periphc_internal_id internal_id;
  439. /* Coresight is a special case */
  440. if (periph_id == PERIPH_ID_CSI)
  441. return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
  442. assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
  443. internal_id = periph_id_to_internal_id[periph_id];
  444. assert(internal_id != -1);
  445. if (internal_id >= PERIPHC_VW_FIRST) {
  446. internal_id -= PERIPHC_VW_FIRST;
  447. return &clkrst->crc_clk_src_vw[internal_id];
  448. } else
  449. return &clkrst->crc_clk_src[internal_id];
  450. }
  451. int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
  452. int *divider_bits, int *type)
  453. {
  454. enum periphc_internal_id internal_id;
  455. if (!clock_periph_id_isvalid(periph_id))
  456. return -1;
  457. internal_id = periph_id_to_internal_id[periph_id];
  458. if (!periphc_internal_id_isvalid(internal_id))
  459. return -1;
  460. *type = clock_periph_type[internal_id];
  461. if (!clock_type_id_isvalid(*type))
  462. return -1;
  463. *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
  464. if (*type == CLOCK_TYPE_PCMT16)
  465. *divider_bits = 16;
  466. else
  467. *divider_bits = 8;
  468. return 0;
  469. }
  470. enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
  471. {
  472. enum periphc_internal_id internal_id;
  473. int type;
  474. if (!clock_periph_id_isvalid(periph_id))
  475. return CLOCK_ID_NONE;
  476. internal_id = periph_id_to_internal_id[periph_id];
  477. if (!periphc_internal_id_isvalid(internal_id))
  478. return CLOCK_ID_NONE;
  479. type = clock_periph_type[internal_id];
  480. if (!clock_type_id_isvalid(type))
  481. return CLOCK_ID_NONE;
  482. return clock_source[type][source];
  483. }
  484. /**
  485. * Given a peripheral ID and the required source clock, this returns which
  486. * value should be programmed into the source mux for that peripheral.
  487. *
  488. * There is special code here to handle the one source type with 5 sources.
  489. *
  490. * @param periph_id peripheral to start
  491. * @param source PLL id of required parent clock
  492. * @param mux_bits Set to number of bits in mux register: 2 or 4
  493. * @param divider_bits Set to number of divider bits (8 or 16)
  494. * @return mux value (0-4, or -1 if not found)
  495. */
  496. int get_periph_clock_source(enum periph_id periph_id,
  497. enum clock_id parent, int *mux_bits, int *divider_bits)
  498. {
  499. enum clock_type_id type;
  500. int mux, err;
  501. err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
  502. assert(!err);
  503. for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
  504. if (clock_source[type][mux] == parent)
  505. return mux;
  506. /* if we get here, either us or the caller has made a mistake */
  507. printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
  508. parent);
  509. return -1;
  510. }
  511. void clock_set_enable(enum periph_id periph_id, int enable)
  512. {
  513. struct clk_rst_ctlr *clkrst =
  514. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  515. u32 *clk;
  516. u32 reg;
  517. /* Enable/disable the clock to this peripheral */
  518. assert(clock_periph_id_isvalid(periph_id));
  519. if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
  520. clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
  521. else
  522. clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
  523. reg = readl(clk);
  524. if (enable)
  525. reg |= PERIPH_MASK(periph_id);
  526. else
  527. reg &= ~PERIPH_MASK(periph_id);
  528. writel(reg, clk);
  529. }
  530. void reset_set_enable(enum periph_id periph_id, int enable)
  531. {
  532. struct clk_rst_ctlr *clkrst =
  533. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  534. u32 *reset;
  535. u32 reg;
  536. /* Enable/disable reset to the peripheral */
  537. assert(clock_periph_id_isvalid(periph_id));
  538. if (periph_id < PERIPH_ID_VW_FIRST)
  539. reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
  540. else
  541. reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
  542. reg = readl(reset);
  543. if (enable)
  544. reg |= PERIPH_MASK(periph_id);
  545. else
  546. reg &= ~PERIPH_MASK(periph_id);
  547. writel(reg, reset);
  548. }
  549. #if CONFIG_IS_ENABLED(OF_CONTROL)
  550. /*
  551. * Convert a device tree clock ID to our peripheral ID. They are mostly
  552. * the same but we are very cautious so we check that a valid clock ID is
  553. * provided.
  554. *
  555. * @param clk_id Clock ID according to tegra114 device tree binding
  556. * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
  557. */
  558. enum periph_id clk_id_to_periph_id(int clk_id)
  559. {
  560. if (clk_id > PERIPH_ID_COUNT)
  561. return PERIPH_ID_NONE;
  562. switch (clk_id) {
  563. case PERIPH_ID_RESERVED3:
  564. case PERIPH_ID_RESERVED16:
  565. case PERIPH_ID_RESERVED24:
  566. case PERIPH_ID_RESERVED35:
  567. case PERIPH_ID_RESERVED43:
  568. case PERIPH_ID_RESERVED45:
  569. case PERIPH_ID_RESERVED56:
  570. case PERIPH_ID_RESERVED76:
  571. case PERIPH_ID_RESERVED77:
  572. case PERIPH_ID_RESERVED78:
  573. case PERIPH_ID_RESERVED83:
  574. case PERIPH_ID_RESERVED89:
  575. case PERIPH_ID_RESERVED91:
  576. case PERIPH_ID_RESERVED93:
  577. case PERIPH_ID_RESERVED94:
  578. case PERIPH_ID_RESERVED95:
  579. return PERIPH_ID_NONE;
  580. default:
  581. return clk_id;
  582. }
  583. }
  584. #endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
  585. void clock_early_init(void)
  586. {
  587. struct clk_rst_ctlr *clkrst =
  588. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  589. struct clk_pll_info *pllinfo;
  590. u32 data;
  591. tegra30_set_up_pllp();
  592. /* clear IDDQ before accessing any other PLLC registers */
  593. pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
  594. clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, PLLC_IDDQ);
  595. udelay(2);
  596. /*
  597. * PLLC output frequency set to 600Mhz
  598. * PLLD output frequency set to 925Mhz
  599. */
  600. switch (clock_get_osc_freq()) {
  601. case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
  602. clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
  603. clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
  604. break;
  605. case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
  606. clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
  607. clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
  608. break;
  609. case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
  610. clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
  611. clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
  612. break;
  613. case CLOCK_OSC_FREQ_19_2:
  614. default:
  615. /*
  616. * These are not supported. It is too early to print a
  617. * message and the UART likely won't work anyway due to the
  618. * oscillator being wrong.
  619. */
  620. break;
  621. }
  622. /* PLLC_MISC2: Set dynramp_stepA/B. MISC2 maps to pll_out[1] */
  623. writel(0x00561600, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1]);
  624. /* PLLC_MISC: Set LOCK_ENABLE */
  625. pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
  626. setbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, (1 << pllinfo->lock_ena));
  627. udelay(2);
  628. /* PLLD_MISC: Set CLKENABLE, CPCON 12, LFCON 1, and enable lock */
  629. pllinfo = &tegra_pll_info_table[CLOCK_ID_DISPLAY];
  630. data = (12 << pllinfo->kcp_shift) | (1 << pllinfo->kvco_shift);
  631. data |= (1 << PLLD_CLKENABLE) | (1 << pllinfo->lock_ena);
  632. writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
  633. udelay(2);
  634. }
  635. void arch_timer_init(void)
  636. {
  637. struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
  638. u32 freq, val;
  639. freq = clock_get_rate(CLOCK_ID_CLK_M);
  640. debug("%s: clk_m freq is %dHz [0x%08X]\n", __func__, freq, freq);
  641. /* ARM CNTFRQ */
  642. asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq));
  643. /* Only T114 has the System Counter regs */
  644. debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
  645. writel(freq, &sysctr->cntfid0);
  646. val = readl(&sysctr->cntcr);
  647. val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
  648. writel(val, &sysctr->cntcr);
  649. debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
  650. }
  651. struct periph_clk_init periph_clk_init_table[] = {
  652. { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
  653. { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
  654. { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
  655. { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
  656. { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
  657. { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
  658. { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
  659. { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
  660. { PERIPH_ID_NDFLASH, CLOCK_ID_PERIPH },
  661. { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
  662. { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
  663. { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
  664. { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
  665. { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
  666. { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
  667. { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
  668. { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
  669. { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
  670. { PERIPH_ID_I2C5, CLOCK_ID_PERIPH },
  671. { -1, },
  672. };