cpu.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010-2014
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/flow.h>
  10. #include <asm/arch/pinmux.h>
  11. #include <asm/arch/tegra.h>
  12. #include <asm/arch-tegra/clk_rst.h>
  13. #include <asm/arch-tegra/pmc.h>
  14. #include "../cpu.h"
  15. /* Tegra114-specific CPU init code */
  16. static void enable_cpu_power_rail(void)
  17. {
  18. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  19. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  20. u32 reg;
  21. debug("%s entry\n", __func__);
  22. /* un-tristate PWR_I2C SCL/SDA, rest of the defaults are correct */
  23. pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SCL_PZ6);
  24. pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SDA_PZ7);
  25. /*
  26. * Set CPUPWRGOOD_TIMER - APB clock is 1/2 of SCLK (102MHz),
  27. * set it for 25ms (102MHz * .025)
  28. */
  29. reg = 0x26E8F0;
  30. writel(reg, &pmc->pmc_cpupwrgood_timer);
  31. /* Set polarity to 0 (normal) and enable CPUPWRREQ_OE */
  32. clrbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_POL);
  33. setbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_OE);
  34. /*
  35. * Set CLK_RST_CONTROLLER_CPU_SOFTRST_CTRL2_0_CAR2PMC_CPU_ACK_WIDTH
  36. * to 408 to satisfy the requirement of having at least 16 CPU clock
  37. * cycles before clamp removal.
  38. */
  39. clrbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 0xFFF);
  40. setbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 408);
  41. }
  42. static void enable_cpu_clocks(void)
  43. {
  44. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  45. struct clk_pll_info *pllinfo = &tegra_pll_info_table[CLOCK_ID_XCPU];
  46. u32 reg;
  47. debug("%s entry\n", __func__);
  48. /* Wait for PLL-X to lock */
  49. do {
  50. reg = readl(&clkrst->crc_pll_simple[SIMPLE_PLLX].pll_base);
  51. } while ((reg & (1 << pllinfo->lock_det)) == 0);
  52. /* Wait until all clocks are stable */
  53. udelay(PLL_STABILIZATION_DELAY);
  54. writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
  55. writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
  56. /* Always enable the main CPU complex clocks */
  57. clock_enable(PERIPH_ID_CPU);
  58. clock_enable(PERIPH_ID_CPULP);
  59. clock_enable(PERIPH_ID_CPUG);
  60. }
  61. static void remove_cpu_resets(void)
  62. {
  63. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  64. u32 reg;
  65. debug("%s entry\n", __func__);
  66. /* Take the slow non-CPU partition out of reset */
  67. reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr);
  68. writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpulp_cmplx_clr);
  69. /* Take the fast non-CPU partition out of reset */
  70. reg = readl(&clkrst->crc_rst_cpug_cmplx_clr);
  71. writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpug_cmplx_clr);
  72. /* Clear the SW-controlled reset of the slow cluster */
  73. reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr);
  74. reg |= (CLR_CPURESET0+CLR_DBGRESET0+CLR_CORERESET0+CLR_CXRESET0);
  75. writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
  76. /* Clear the SW-controlled reset of the fast cluster */
  77. reg = readl(&clkrst->crc_rst_cpug_cmplx_clr);
  78. reg |= (CLR_CPURESET0+CLR_DBGRESET0+CLR_CORERESET0+CLR_CXRESET0);
  79. reg |= (CLR_CPURESET1+CLR_DBGRESET1+CLR_CORERESET1+CLR_CXRESET1);
  80. reg |= (CLR_CPURESET2+CLR_DBGRESET2+CLR_CORERESET2+CLR_CXRESET2);
  81. reg |= (CLR_CPURESET3+CLR_DBGRESET3+CLR_CORERESET3+CLR_CXRESET3);
  82. writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
  83. }
  84. /**
  85. * Tegra114 requires some special clock initialization, including setting up
  86. * the DVC I2C, turning on MSELECT and selecting the G CPU cluster
  87. */
  88. void t114_init_clocks(void)
  89. {
  90. struct clk_rst_ctlr *clkrst =
  91. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  92. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  93. u32 val;
  94. debug("%s entry\n", __func__);
  95. /* Set active CPU cluster to G */
  96. clrbits_le32(&flow->cluster_control, 1);
  97. writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div);
  98. debug("Setting up PLLX\n");
  99. init_pllx();
  100. val = (1 << CLK_SYS_RATE_AHB_RATE_SHIFT);
  101. writel(val, &clkrst->crc_clk_sys_rate);
  102. /* Enable clocks to required peripherals. TBD - minimize this list */
  103. debug("Enabling clocks\n");
  104. clock_set_enable(PERIPH_ID_CACHE2, 1);
  105. clock_set_enable(PERIPH_ID_GPIO, 1);
  106. clock_set_enable(PERIPH_ID_TMR, 1);
  107. clock_set_enable(PERIPH_ID_RTC, 1);
  108. clock_set_enable(PERIPH_ID_CPU, 1);
  109. clock_set_enable(PERIPH_ID_EMC, 1);
  110. clock_set_enable(PERIPH_ID_I2C5, 1);
  111. clock_set_enable(PERIPH_ID_FUSE, 1);
  112. clock_set_enable(PERIPH_ID_PMC, 1);
  113. clock_set_enable(PERIPH_ID_APBDMA, 1);
  114. clock_set_enable(PERIPH_ID_MEM, 1);
  115. clock_set_enable(PERIPH_ID_IRAMA, 1);
  116. clock_set_enable(PERIPH_ID_IRAMB, 1);
  117. clock_set_enable(PERIPH_ID_IRAMC, 1);
  118. clock_set_enable(PERIPH_ID_IRAMD, 1);
  119. clock_set_enable(PERIPH_ID_CORESIGHT, 1);
  120. clock_set_enable(PERIPH_ID_MSELECT, 1);
  121. clock_set_enable(PERIPH_ID_EMC1, 1);
  122. clock_set_enable(PERIPH_ID_MC1, 1);
  123. clock_set_enable(PERIPH_ID_DVFS, 1);
  124. /*
  125. * Set MSELECT clock source as PLLP (00), and ask for a clock
  126. * divider that would set the MSELECT clock at 102MHz for a
  127. * PLLP base of 408MHz.
  128. */
  129. clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0,
  130. CLK_DIVIDER(NVBL_PLLP_KHZ, 102000));
  131. /* I2C5 (DVC) gets CLK_M and a divisor of 17 */
  132. clock_ll_set_source_divisor(PERIPH_ID_I2C5, 3, 16);
  133. /* Give clocks time to stabilize */
  134. udelay(1000);
  135. /* Take required peripherals out of reset */
  136. debug("Taking periphs out of reset\n");
  137. reset_set_enable(PERIPH_ID_CACHE2, 0);
  138. reset_set_enable(PERIPH_ID_GPIO, 0);
  139. reset_set_enable(PERIPH_ID_TMR, 0);
  140. reset_set_enable(PERIPH_ID_COP, 0);
  141. reset_set_enable(PERIPH_ID_EMC, 0);
  142. reset_set_enable(PERIPH_ID_I2C5, 0);
  143. reset_set_enable(PERIPH_ID_FUSE, 0);
  144. reset_set_enable(PERIPH_ID_APBDMA, 0);
  145. reset_set_enable(PERIPH_ID_MEM, 0);
  146. reset_set_enable(PERIPH_ID_CORESIGHT, 0);
  147. reset_set_enable(PERIPH_ID_MSELECT, 0);
  148. reset_set_enable(PERIPH_ID_EMC1, 0);
  149. reset_set_enable(PERIPH_ID_MC1, 0);
  150. reset_set_enable(PERIPH_ID_DVFS, 0);
  151. debug("%s exit\n", __func__);
  152. }
  153. static bool is_partition_powered(u32 partid)
  154. {
  155. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  156. u32 reg;
  157. /* Get power gate status */
  158. reg = readl(&pmc->pmc_pwrgate_status);
  159. return !!(reg & (1 << partid));
  160. }
  161. static bool is_clamp_enabled(u32 partid)
  162. {
  163. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  164. u32 reg;
  165. /* Get clamp status. */
  166. reg = readl(&pmc->pmc_clamp_status);
  167. return !!(reg & (1 << partid));
  168. }
  169. static void power_partition(u32 partid)
  170. {
  171. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  172. debug("%s: part ID = %08X\n", __func__, partid);
  173. /* Is the partition already on? */
  174. if (!is_partition_powered(partid)) {
  175. /* No, toggle the partition power state (OFF -> ON) */
  176. debug("power_partition, toggling state\n");
  177. writel(START_CP | partid, &pmc->pmc_pwrgate_toggle);
  178. /* Wait for the power to come up */
  179. while (!is_partition_powered(partid))
  180. ;
  181. /* Wait for the clamp status to be cleared */
  182. while (is_clamp_enabled(partid))
  183. ;
  184. /* Give I/O signals time to stabilize */
  185. udelay(IO_STABILIZATION_DELAY);
  186. }
  187. }
  188. void powerup_cpus(void)
  189. {
  190. /* We boot to the fast cluster */
  191. debug("%s entry: G cluster\n", __func__);
  192. /* Power up the fast cluster rail partition */
  193. power_partition(CRAIL);
  194. /* Power up the fast cluster non-CPU partition */
  195. power_partition(C0NC);
  196. /* Power up the fast cluster CPU0 partition */
  197. power_partition(CE0);
  198. }
  199. void start_cpu(u32 reset_vector)
  200. {
  201. u32 imme, inst;
  202. debug("%s entry, reset_vector = %x\n", __func__, reset_vector);
  203. t114_init_clocks();
  204. /* Enable VDD_CPU */
  205. enable_cpu_power_rail();
  206. /* Get the CPU(s) running */
  207. enable_cpu_clocks();
  208. /* Enable CoreSight */
  209. clock_enable_coresight(1);
  210. /* Take CPU(s) out of reset */
  211. remove_cpu_resets();
  212. /* Set the entry point for CPU execution from reset */
  213. /*
  214. * A01P with patched boot ROM; vector hard-coded to 0x4003fffc.
  215. * See nvbug 1193357 for details.
  216. */
  217. /* mov r0, #lsb(reset_vector) */
  218. imme = reset_vector & 0xffff;
  219. inst = imme & 0xfff;
  220. inst |= ((imme >> 12) << 16);
  221. inst |= 0xe3000000;
  222. writel(inst, 0x4003fff0);
  223. /* movt r0, #msb(reset_vector) */
  224. imme = (reset_vector >> 16) & 0xffff;
  225. inst = imme & 0xfff;
  226. inst |= ((imme >> 12) << 16);
  227. inst |= 0xe3400000;
  228. writel(inst, 0x4003fff4);
  229. /* bx r0 */
  230. writel(0xe12fff10, 0x4003fff8);
  231. /* b -12 */
  232. imme = (u32)-20;
  233. inst = (imme >> 2) & 0xffffff;
  234. inst |= 0xea000000;
  235. writel(inst, 0x4003fffc);
  236. /* Write to original location for compatibility */
  237. writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
  238. /* If the CPU(s) don't already have power, power 'em up */
  239. powerup_cpus();
  240. }