fsl_pamu.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2012-2016 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef __PAMU_H
  6. #define __PAMU_H
  7. #define CONFIG_NUM_PAMU 16
  8. #define NUM_PPAACT_ENTRIES 512
  9. #define NUM_SPAACT_ENTRIES 256
  10. /* PAMU_OFFSET to the next pamu space in ccsr */
  11. #define PAMU_OFFSET 0x1000
  12. #define PAMU_TABLE_ALIGNMENT 0x00001000
  13. #define PAMU_PAGE_SHIFT 12
  14. #define PAMU_PAGE_SIZE 4096U
  15. #define PAACE_M_COHERENCE_REQ 0x01
  16. #define PAACE_DA_HOST_CR 0x80
  17. #define PAACE_DA_HOST_CR_SHIFT 7
  18. #define PAACE_AF_PT 0x00000002
  19. #define PAACE_AF_PT_SHIFT 1
  20. #define PAACE_PT_PRIMARY 0x0
  21. #define PAACE_PT_SECONDARY 0x1
  22. #define PPAACE_AF_WBAL 0xfffff000
  23. #define PPAACE_AF_WBAL_SHIFT 12
  24. #define OME_NUMBER_ENTRIES 16 /* based on P4080 2.0 silicon plan */
  25. #define PAACE_IA_CID 0x00FF0000
  26. #define PAACE_IA_CID_SHIFT 16
  27. #define PAACE_IA_WCE 0x000000F0
  28. #define PAACE_IA_WCE_SHIFT 4
  29. #define PAACE_IA_ATM 0x0000000C
  30. #define PAACE_IA_ATM_SHIFT 2
  31. #define PAACE_IA_OTM 0x00000003
  32. #define PAACE_IA_OTM_SHIFT 0
  33. #define PAACE_OTM_NO_XLATE 0x00
  34. #define PAACE_OTM_IMMEDIATE 0x01
  35. #define PAACE_OTM_INDEXED 0x02
  36. #define PAACE_OTM_RESERVED 0x03
  37. #define PAACE_ATM_NO_XLATE 0x00
  38. #define PAACE_ATM_WINDOW_XLATE 0x01
  39. #define PAACE_ATM_PAGE_XLATE 0x02
  40. #define PAACE_ATM_WIN_PG_XLATE \
  41. (PAACE_ATM_WINDOW_XLATE | PAACE_ATM_PAGE_XLATE)
  42. #define PAACE_WIN_TWBAL 0xfffff000
  43. #define PAACE_WIN_TWBAL_SHIFT 12
  44. #define PAACE_WIN_SWSE 0x00000fc0
  45. #define PAACE_WIN_SWSE_SHIFT 6
  46. #define PAACE_AF_AP 0x00000018
  47. #define PAACE_AF_AP_SHIFT 3
  48. #define PAACE_AF_DD 0x00000004
  49. #define PAACE_AF_DD_SHIFT 2
  50. #define PAACE_AF_PT 0x00000002
  51. #define PAACE_AF_PT_SHIFT 1
  52. #define PAACE_AF_V 0x00000001
  53. #define PAACE_AF_V_SHIFT 0
  54. #define PPAACE_AF_WSE 0x00000fc0
  55. #define PPAACE_AF_WSE_SHIFT 6
  56. #define PPAACE_AF_MW 0x00000020
  57. #define PPAACE_AF_MW_SHIFT 5
  58. #define PAACE_AP_PERMS_DENIED 0x0
  59. #define PAACE_AP_PERMS_QUERY 0x1
  60. #define PAACE_AP_PERMS_UPDATE 0x2
  61. #define PAACE_AP_PERMS_ALL 0x3
  62. #define SPAACE_AF_LIODN 0xffff0000
  63. #define SPAACE_AF_LIODN_SHIFT 16
  64. #define PAACE_V_VALID 0x1
  65. #define set_bf(v, m, x) (v = ((v) & ~(m)) | (((x) << \
  66. (m##_SHIFT)) & (m)))
  67. #define get_bf(v, m) (((v) & (m)) >> (m##_SHIFT))
  68. #define DEFAULT_NUM_SUBWINDOWS 128
  69. #define PAMU_PCR_OFFSET 0xc10
  70. #define PAMU_PCR_PE 0x40000000
  71. struct pamu_addr_tbl {
  72. phys_addr_t start_addr[10];
  73. phys_addr_t end_addr[10];
  74. phys_size_t size[10];
  75. };
  76. struct paace {
  77. /* PAACE Offset 0x00 */
  78. uint32_t wbah; /* only valid for Primary PAACE */
  79. uint32_t addr_bitfields; /* See P/S PAACE_AF_* */
  80. /* PAACE Offset 0x08 */
  81. /* Interpretation of first 32 bits dependent on DD above */
  82. union {
  83. struct {
  84. /* Destination ID, see PAACE_DID_* defines */
  85. uint8_t did;
  86. /* Partition ID */
  87. uint8_t pid;
  88. /* Snoop ID */
  89. uint8_t snpid;
  90. /* coherency_required : 1 reserved : 7 */
  91. uint8_t coherency_required; /* See PAACE_DA_* */
  92. } to_host;
  93. struct {
  94. /* Destination ID, see PAACE_DID_* defines */
  95. uint8_t did;
  96. uint8_t reserved1;
  97. uint16_t reserved2;
  98. } to_io;
  99. } domain_attr;
  100. /* Implementation attributes + window count + address & operation
  101. * translation modes
  102. */
  103. uint32_t impl_attr; /* See PAACE_IA_* */
  104. /* PAACE Offset 0x10 */
  105. /* Translated window base address */
  106. uint32_t twbah;
  107. uint32_t win_bitfields; /* See PAACE_WIN_* */
  108. /* PAACE Offset 0x18 */
  109. /* first secondary paace entry */
  110. uint32_t fspi; /* only valid for Primary PAACE */
  111. union {
  112. struct {
  113. uint8_t ioea;
  114. uint8_t moea;
  115. uint8_t ioeb;
  116. uint8_t moeb;
  117. } immed_ot;
  118. struct {
  119. uint16_t reserved;
  120. uint16_t omi;
  121. } index_ot;
  122. } op_encode;
  123. /* PAACE Offset 0x20 */
  124. uint32_t reserved1[2]; /* not currently implemented */
  125. /* PAACE Offset 0x28 */
  126. uint32_t reserved2[2]; /* not currently implemented */
  127. /* PAACE Offset 0x30 */
  128. uint32_t reserved3[2]; /* not currently implemented */
  129. /* PAACE Offset 0x38 */
  130. uint32_t reserved4[2]; /* not currently implemented */
  131. };
  132. int pamu_init(void);
  133. void pamu_enable(void);
  134. void pamu_disable(void);
  135. int config_pamu(struct pamu_addr_tbl *tbl, int num_entries, uint32_t liodn);
  136. int sec_config_pamu_table(uint32_t liodn_ns, uint32_t liodn_s);
  137. #endif