edb93xx.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Board initialization for EP93xx
  4. *
  5. * Copyright (C) 2013
  6. * Sergey Kostanbaev <sergey.kostanbaev <at> fairwaves.ru>
  7. *
  8. * Copyright (C) 2009
  9. * Matthias Kaehlcke <matthias <at> kaehlcke.net>
  10. *
  11. * (C) Copyright 2002 2003
  12. * Network Audio Technologies, Inc. <www.netaudiotech.com>
  13. * Adam Bezanson <bezanson <at> netaudiotech.com>
  14. */
  15. #include <config.h>
  16. #include <common.h>
  17. #include <netdev.h>
  18. #include <asm/io.h>
  19. #include <asm/mach-types.h>
  20. #include <asm/arch/ep93xx.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. /*
  23. * usb_div: 4, nbyp2: 1, pll2_en: 1
  24. * pll2_x1: 368640000.000000, pll2_x2ip: 15360000.000000,
  25. * pll2_x2: 384000000.000000, pll2_out: 192000000.000000
  26. */
  27. #define CLKSET2_VAL (23 << SYSCON_CLKSET_PLL_X2IPD_SHIFT | \
  28. 24 << SYSCON_CLKSET_PLL_X2FBD2_SHIFT | \
  29. 24 << SYSCON_CLKSET_PLL_X1FBD1_SHIFT | \
  30. 1 << SYSCON_CLKSET_PLL_PS_SHIFT | \
  31. SYSCON_CLKSET2_PLL2_EN | \
  32. SYSCON_CLKSET2_NBYP2 | \
  33. 3 << SYSCON_CLKSET2_USB_DIV_SHIFT)
  34. #define SMC_BCR6_VALUE (2 << SMC_BCR_IDCY_SHIFT | 5 << SMC_BCR_WST1_SHIFT | \
  35. SMC_BCR_BLE | 2 << SMC_BCR_WST2_SHIFT | \
  36. 1 << SMC_BCR_MW_SHIFT)
  37. /* delay execution before timers are initialized */
  38. static inline void early_udelay(uint32_t usecs)
  39. {
  40. /* loop takes 4 cycles at 5.0ns (fastest case, running at 200MHz) */
  41. register uint32_t loops = (usecs * 1000) / 20;
  42. __asm__ volatile ("1:\n"
  43. "subs %0, %1, #1\n"
  44. "bne 1b" : "=r" (loops) : "0" (loops));
  45. }
  46. #ifndef CONFIG_EP93XX_NO_FLASH_CFG
  47. static void flash_cfg(void)
  48. {
  49. struct smc_regs *smc = (struct smc_regs *)SMC_BASE;
  50. writel(SMC_BCR6_VALUE, &smc->bcr6);
  51. }
  52. #else
  53. #define flash_cfg()
  54. #endif
  55. int board_init(void)
  56. {
  57. /*
  58. * Setup PLL2, PPL1 has been set during lowlevel init
  59. */
  60. struct syscon_regs *syscon = (struct syscon_regs *)SYSCON_BASE;
  61. writel(CLKSET2_VAL, &syscon->clkset2);
  62. /*
  63. * the user's guide recommends to wait at least 1 ms for PLL2 to
  64. * stabilize
  65. */
  66. early_udelay(1000);
  67. /* Go to Async mode */
  68. __asm__ volatile ("mrc p15, 0, r0, c1, c0, 0");
  69. __asm__ volatile ("orr r0, r0, #0xc0000000");
  70. __asm__ volatile ("mcr p15, 0, r0, c1, c0, 0");
  71. icache_enable();
  72. #ifdef USE_920T_MMU
  73. dcache_enable();
  74. #endif
  75. /* Machine number, as defined in linux/arch/arm/tools/mach-types */
  76. gd->bd->bi_arch_number = CONFIG_MACH_TYPE;
  77. /* adress of boot parameters */
  78. gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
  79. /* We have a console */
  80. gd->have_console = 1;
  81. enable_interrupts();
  82. flash_cfg();
  83. green_led_on();
  84. red_led_off();
  85. return 0;
  86. }
  87. int board_early_init_f(void)
  88. {
  89. /*
  90. * set UARTBAUD bit to drive UARTs with 14.7456MHz instead of
  91. * 14.7456/2 MHz
  92. */
  93. struct syscon_regs *syscon = (struct syscon_regs *)SYSCON_BASE;
  94. writel(SYSCON_PWRCNT_UART_BAUD, &syscon->pwrcnt);
  95. return 0;
  96. }
  97. int board_eth_init(bd_t *bd)
  98. {
  99. return ep93xx_eth_initialize(0, MAC_BASE);
  100. }
  101. static void dram_fill_bank_addr(unsigned dram_addr_mask, unsigned dram_bank_cnt,
  102. unsigned dram_bank_base[CONFIG_NR_DRAM_BANKS])
  103. {
  104. if (dram_bank_cnt == 1) {
  105. dram_bank_base[0] = PHYS_SDRAM_1;
  106. } else {
  107. /* Table lookup for holes in address space. Maximum memory
  108. * for the single SDCS may be up to 256Mb. We start scanning
  109. * banks from 1Mb, so it could be up to 128 banks theoretically.
  110. * We need at maximum 7 bits for the loockup, 8 slots is
  111. * enough for the worst case.
  112. */
  113. unsigned tbl[8];
  114. unsigned i = dram_bank_cnt / 2;
  115. unsigned j = 0x00100000; /* 1 Mb */
  116. unsigned *ptbl = tbl;
  117. do {
  118. while (!(dram_addr_mask & j)) {
  119. j <<= 1;
  120. }
  121. *ptbl++ = j;
  122. j <<= 1;
  123. i >>= 1;
  124. } while (i != 0);
  125. for (i = dram_bank_cnt, j = 0;
  126. (i != 0) && (j < CONFIG_NR_DRAM_BANKS); --i, ++j) {
  127. unsigned addr = PHYS_SDRAM_1;
  128. unsigned k;
  129. unsigned bit;
  130. for (k = 0, bit = 1; k < 8; k++, bit <<= 1) {
  131. if (bit & j)
  132. addr |= tbl[k];
  133. }
  134. dram_bank_base[j] = addr;
  135. }
  136. }
  137. }
  138. /* called in board_init_f (before relocation) */
  139. static unsigned dram_init_banksize_int(int print)
  140. {
  141. /*
  142. * Collect information of banks that has been filled during lowlevel
  143. * initialization
  144. */
  145. unsigned i;
  146. unsigned dram_bank_base[CONFIG_NR_DRAM_BANKS];
  147. unsigned dram_total = 0;
  148. unsigned dram_bank_size = *(unsigned *)
  149. (PHYS_SDRAM_1 | UBOOT_MEMORYCNF_BANK_SIZE);
  150. unsigned dram_addr_mask = *(unsigned *)
  151. (PHYS_SDRAM_1 | UBOOT_MEMORYCNF_BANK_MASK);
  152. unsigned dram_bank_cnt = *(unsigned *)
  153. (PHYS_SDRAM_1 | UBOOT_MEMORYCNF_BANK_COUNT);
  154. dram_fill_bank_addr(dram_addr_mask, dram_bank_cnt, dram_bank_base);
  155. for (i = 0; i < dram_bank_cnt; i++) {
  156. gd->bd->bi_dram[i].start = dram_bank_base[i];
  157. gd->bd->bi_dram[i].size = dram_bank_size;
  158. dram_total += dram_bank_size;
  159. }
  160. for (; i < CONFIG_NR_DRAM_BANKS; i++) {
  161. gd->bd->bi_dram[i].start = 0;
  162. gd->bd->bi_dram[i].size = 0;
  163. }
  164. if (print) {
  165. printf("DRAM mask: %08x\n", dram_addr_mask);
  166. printf("DRAM total %u banks:\n", dram_bank_cnt);
  167. printf("bank base-address size\n");
  168. if (dram_bank_cnt > CONFIG_NR_DRAM_BANKS) {
  169. printf("WARNING! UBoot was configured for %u banks,\n"
  170. "but %u has been found. "
  171. "Supressing extra memory banks\n",
  172. CONFIG_NR_DRAM_BANKS, dram_bank_cnt);
  173. dram_bank_cnt = CONFIG_NR_DRAM_BANKS;
  174. }
  175. for (i = 0; i < dram_bank_cnt; i++) {
  176. printf(" %u %08x %08x\n",
  177. i, dram_bank_base[i], dram_bank_size);
  178. }
  179. printf(" ------------------------------------------\n"
  180. "Total %9d\n\n",
  181. dram_total);
  182. }
  183. return dram_total;
  184. }
  185. int dram_init_banksize(void)
  186. {
  187. dram_init_banksize_int(0);
  188. return 0;
  189. }
  190. /* called in board_init_f (before relocation) */
  191. int dram_init(void)
  192. {
  193. struct syscon_regs *syscon = (struct syscon_regs *)SYSCON_BASE;
  194. unsigned sec_id = readl(SECURITY_EXTENSIONID);
  195. unsigned chip_id = readl(&syscon->chipid);
  196. printf("CPU: Cirrus Logic ");
  197. switch (sec_id & 0x000001FE) {
  198. case 0x00000008:
  199. printf("EP9301");
  200. break;
  201. case 0x00000004:
  202. printf("EP9307");
  203. break;
  204. case 0x00000002:
  205. printf("EP931x");
  206. break;
  207. case 0x00000000:
  208. printf("EP9315");
  209. break;
  210. default:
  211. printf("<unknown>");
  212. break;
  213. }
  214. printf(" - Rev. ");
  215. switch (chip_id & 0xF0000000) {
  216. case 0x00000000:
  217. printf("A");
  218. break;
  219. case 0x10000000:
  220. printf("B");
  221. break;
  222. case 0x20000000:
  223. printf("C");
  224. break;
  225. case 0x30000000:
  226. printf("D0");
  227. break;
  228. case 0x40000000:
  229. printf("D1");
  230. break;
  231. case 0x50000000:
  232. printf("E0");
  233. break;
  234. case 0x60000000:
  235. printf("E1");
  236. break;
  237. case 0x70000000:
  238. printf("E2");
  239. break;
  240. default:
  241. printf("?");
  242. break;
  243. }
  244. printf(" (SecExtID=%.8x/ChipID=%.8x)\n", sec_id, chip_id);
  245. gd->ram_size = dram_init_banksize_int(1);
  246. return 0;
  247. }