imx6ul.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Amarula Solutions B.V.
  4. * Copyright (C) 2016 Engicam S.r.l.
  5. * Author: Jagan Teki <jagan@amarulasolutions.com>
  6. */
  7. #include <common.h>
  8. #include <mmc.h>
  9. #include <asm/io.h>
  10. #include <asm/gpio.h>
  11. #include <linux/sizes.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/crm_regs.h>
  14. #include <asm/arch/iomux.h>
  15. #include <asm/arch/mx6-pins.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/mach-imx/iomux-v3.h>
  18. #include "../common/board.h"
  19. #ifdef CONFIG_NAND_MXS
  20. #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
  21. #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
  22. PAD_CTL_SRE_FAST)
  23. #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
  24. static iomux_v3_cfg_t const nand_pads[] = {
  25. IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  26. IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  27. IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  28. IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  29. IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  30. IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  31. IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  32. IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  33. IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  34. IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  35. IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  36. IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  37. IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  38. IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  39. IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
  40. };
  41. void setup_gpmi_nand(void)
  42. {
  43. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  44. /* config gpmi nand iomux */
  45. SETUP_IOMUX_PADS(nand_pads);
  46. clrbits_le32(&mxc_ccm->CCGR4,
  47. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  48. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  49. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  50. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  51. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
  52. /*
  53. * config gpmi and bch clock to 100 MHz
  54. * bch/gpmi select PLL2 PFD2 400M
  55. * 100M = 400M / 4
  56. */
  57. clrbits_le32(&mxc_ccm->cscmr1,
  58. MXC_CCM_CSCMR1_BCH_CLK_SEL |
  59. MXC_CCM_CSCMR1_GPMI_CLK_SEL);
  60. clrsetbits_le32(&mxc_ccm->cscdr1,
  61. MXC_CCM_CSCDR1_BCH_PODF_MASK |
  62. MXC_CCM_CSCDR1_GPMI_PODF_MASK,
  63. (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
  64. (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
  65. /* enable gpmi and bch clock gating */
  66. setbits_le32(&mxc_ccm->CCGR4,
  67. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  68. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  69. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  70. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  71. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
  72. /* enable apbh clock gating */
  73. setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
  74. }
  75. #endif /* CONFIG_NAND_MXS */
  76. #ifdef CONFIG_ENV_IS_IN_MMC
  77. int board_mmc_get_env_dev(int devno)
  78. {
  79. /* dev 0 for SD/eSD, dev 1 for MMC/eMMC */
  80. return (devno == 0) ? 0 : 1;
  81. }
  82. #endif