gose.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * board/renesas/gose/gose.c
  4. *
  5. * Copyright (C) 2014 Renesas Electronics Corporation
  6. */
  7. #include <common.h>
  8. #include <malloc.h>
  9. #include <dm.h>
  10. #include <dm/platform_data/serial_sh.h>
  11. #include <environment.h>
  12. #include <asm/processor.h>
  13. #include <asm/mach-types.h>
  14. #include <asm/io.h>
  15. #include <linux/errno.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/gpio.h>
  18. #include <asm/arch/rmobile.h>
  19. #include <asm/arch/rcar-mstp.h>
  20. #include <asm/arch/sh_sdhi.h>
  21. #include <netdev.h>
  22. #include <miiphy.h>
  23. #include <i2c.h>
  24. #include "qos.h"
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #define CLK2MHZ(clk) (clk / 1000 / 1000)
  27. void s_init(void)
  28. {
  29. struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
  30. struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
  31. u32 stc;
  32. /* Watchdog init */
  33. writel(0xA5A5A500, &rwdt->rwtcsra);
  34. writel(0xA5A5A500, &swdt->swtcsra);
  35. /* CPU frequency setting. Set to 1.5GHz */
  36. stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
  37. clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
  38. /* QoS */
  39. qos_init();
  40. }
  41. #define TMU0_MSTP125 BIT(25)
  42. #define SD1CKCR 0xE6150078
  43. #define SD2CKCR 0xE615026C
  44. #define SD_97500KHZ 0x7
  45. int board_early_init_f(void)
  46. {
  47. mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
  48. /*
  49. * SD0 clock is set to 97.5MHz by default.
  50. * Set SD1 and SD2 to the 97.5MHz as well.
  51. */
  52. writel(SD_97500KHZ, SD1CKCR);
  53. writel(SD_97500KHZ, SD2CKCR);
  54. return 0;
  55. }
  56. #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
  57. int board_init(void)
  58. {
  59. /* adress of boot parameters */
  60. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  61. /* Force ethernet PHY out of reset */
  62. gpio_request(ETHERNET_PHY_RESET, "phy_reset");
  63. gpio_direction_output(ETHERNET_PHY_RESET, 0);
  64. mdelay(10);
  65. gpio_direction_output(ETHERNET_PHY_RESET, 1);
  66. return 0;
  67. }
  68. int dram_init(void)
  69. {
  70. if (fdtdec_setup_memory_size() != 0)
  71. return -EINVAL;
  72. return 0;
  73. }
  74. int dram_init_banksize(void)
  75. {
  76. fdtdec_setup_memory_banksize();
  77. return 0;
  78. }
  79. /* KSZ8041RNLI */
  80. #define PHY_CONTROL1 0x1E
  81. #define PHY_LED_MODE 0xC0000
  82. #define PHY_LED_MODE_ACK 0x4000
  83. int board_phy_config(struct phy_device *phydev)
  84. {
  85. int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
  86. ret &= ~PHY_LED_MODE;
  87. ret |= PHY_LED_MODE_ACK;
  88. ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
  89. return 0;
  90. }
  91. void reset_cpu(ulong addr)
  92. {
  93. struct udevice *dev;
  94. const u8 pmic_bus = 6;
  95. const u8 pmic_addr = 0x58;
  96. u8 data;
  97. int ret;
  98. ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
  99. if (ret)
  100. hang();
  101. ret = dm_i2c_read(dev, 0x13, &data, 1);
  102. if (ret)
  103. hang();
  104. data |= BIT(1);
  105. ret = dm_i2c_write(dev, 0x13, &data, 1);
  106. if (ret)
  107. hang();
  108. }
  109. enum env_location env_get_location(enum env_operation op, int prio)
  110. {
  111. const u32 load_magic = 0xb33fc0de;
  112. /* Block environment access if loaded using JTAG */
  113. if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
  114. (op != ENVOP_INIT))
  115. return ENVL_UNKNOWN;
  116. if (prio)
  117. return ENVL_UNKNOWN;
  118. return ENVL_SPI_FLASH;
  119. }