lager.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * board/renesas/lager/lager.c
  4. * This file is lager board support.
  5. *
  6. * Copyright (C) 2013 Renesas Electronics Corporation
  7. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  8. */
  9. #include <common.h>
  10. #include <environment.h>
  11. #include <malloc.h>
  12. #include <netdev.h>
  13. #include <dm.h>
  14. #include <dm/platform_data/serial_sh.h>
  15. #include <asm/processor.h>
  16. #include <asm/mach-types.h>
  17. #include <asm/io.h>
  18. #include <linux/errno.h>
  19. #include <asm/arch/sys_proto.h>
  20. #include <asm/gpio.h>
  21. #include <asm/arch/rmobile.h>
  22. #include <asm/arch/rcar-mstp.h>
  23. #include <asm/arch/mmc.h>
  24. #include <asm/arch/sh_sdhi.h>
  25. #include <miiphy.h>
  26. #include <i2c.h>
  27. #include <mmc.h>
  28. #include "qos.h"
  29. DECLARE_GLOBAL_DATA_PTR;
  30. #define CLK2MHZ(clk) (clk / 1000 / 1000)
  31. void s_init(void)
  32. {
  33. struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
  34. struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
  35. /* Watchdog init */
  36. writel(0xA5A5A500, &rwdt->rwtcsra);
  37. writel(0xA5A5A500, &swdt->swtcsra);
  38. /* CPU frequency setting. Set to 1.4GHz */
  39. if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
  40. u32 stat = 0;
  41. u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
  42. << PLL0_STC_BIT;
  43. clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
  44. do {
  45. stat = readl(PLLECR) & PLL0ST;
  46. } while (stat == 0x0);
  47. }
  48. /* QoS(Quality-of-Service) Init */
  49. qos_init();
  50. }
  51. #define TMU0_MSTP125 BIT(25)
  52. #define SD1CKCR 0xE6150078
  53. #define SD2CKCR 0xE615026C
  54. #define SD_97500KHZ 0x7
  55. int board_early_init_f(void)
  56. {
  57. mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
  58. /*
  59. * SD0 clock is set to 97.5MHz by default.
  60. * Set SD1 and SD2 to the 97.5MHz as well.
  61. */
  62. writel(SD_97500KHZ, SD1CKCR);
  63. writel(SD_97500KHZ, SD2CKCR);
  64. return 0;
  65. }
  66. #define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
  67. int board_init(void)
  68. {
  69. /* adress of boot parameters */
  70. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  71. /* Force ethernet PHY out of reset */
  72. gpio_request(ETHERNET_PHY_RESET, "phy_reset");
  73. gpio_direction_output(ETHERNET_PHY_RESET, 0);
  74. mdelay(10);
  75. gpio_direction_output(ETHERNET_PHY_RESET, 1);
  76. return 0;
  77. }
  78. int dram_init(void)
  79. {
  80. if (fdtdec_setup_memory_size() != 0)
  81. return -EINVAL;
  82. return 0;
  83. }
  84. int dram_init_banksize(void)
  85. {
  86. fdtdec_setup_memory_banksize();
  87. return 0;
  88. }
  89. /* KSZ8041NL/RNL */
  90. #define PHY_CONTROL1 0x1E
  91. #define PHY_LED_MODE 0xC0000
  92. #define PHY_LED_MODE_ACK 0x4000
  93. int board_phy_config(struct phy_device *phydev)
  94. {
  95. int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
  96. ret &= ~PHY_LED_MODE;
  97. ret |= PHY_LED_MODE_ACK;
  98. ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
  99. return 0;
  100. }
  101. void reset_cpu(ulong addr)
  102. {
  103. struct udevice *dev;
  104. const u8 pmic_bus = 2;
  105. const u8 pmic_addr = 0x58;
  106. u8 data;
  107. int ret;
  108. ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
  109. if (ret)
  110. hang();
  111. ret = dm_i2c_read(dev, 0x13, &data, 1);
  112. if (ret)
  113. hang();
  114. data |= BIT(1);
  115. ret = dm_i2c_write(dev, 0x13, &data, 1);
  116. if (ret)
  117. hang();
  118. }
  119. enum env_location env_get_location(enum env_operation op, int prio)
  120. {
  121. const u32 load_magic = 0xb33fc0de;
  122. /* Block environment access if loaded using JTAG */
  123. if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
  124. (op != ENVOP_INIT))
  125. return ENVL_UNKNOWN;
  126. if (prio)
  127. return ENVL_UNKNOWN;
  128. return ENVL_SPI_FLASH;
  129. }