stout.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * board/renesas/stout/stout.c
  4. * This file is Stout board support.
  5. *
  6. * Copyright (C) 2015 Renesas Electronics Europe GmbH
  7. * Copyright (C) 2015 Renesas Electronics Corporation
  8. * Copyright (C) 2015 Cogent Embedded, Inc.
  9. */
  10. #include <common.h>
  11. #include <malloc.h>
  12. #include <netdev.h>
  13. #include <dm.h>
  14. #include <dm/platform_data/serial_sh.h>
  15. #include <environment.h>
  16. #include <asm/processor.h>
  17. #include <asm/mach-types.h>
  18. #include <asm/io.h>
  19. #include <linux/errno.h>
  20. #include <asm/arch/sys_proto.h>
  21. #include <asm/gpio.h>
  22. #include <asm/arch/rmobile.h>
  23. #include <asm/arch/rcar-mstp.h>
  24. #include <asm/arch/mmc.h>
  25. #include <asm/arch/sh_sdhi.h>
  26. #include <miiphy.h>
  27. #include <i2c.h>
  28. #include <mmc.h>
  29. #include "qos.h"
  30. #include "cpld.h"
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define CLK2MHZ(clk) (clk / 1000 / 1000)
  33. void s_init(void)
  34. {
  35. struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
  36. struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
  37. /* Watchdog init */
  38. writel(0xA5A5A500, &rwdt->rwtcsra);
  39. writel(0xA5A5A500, &swdt->swtcsra);
  40. /* CPU frequency setting. Set to 1.4GHz */
  41. if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
  42. u32 stat = 0;
  43. u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
  44. << PLL0_STC_BIT;
  45. clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
  46. do {
  47. stat = readl(PLLECR) & PLL0ST;
  48. } while (stat == 0x0);
  49. }
  50. /* QoS(Quality-of-Service) Init */
  51. qos_init();
  52. }
  53. #define TMU0_MSTP125 BIT(25)
  54. #define SD2CKCR 0xE6150078
  55. #define SD2_97500KHZ 0x7
  56. int board_early_init_f(void)
  57. {
  58. /* TMU0 */
  59. mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
  60. /*
  61. * SD0 clock is set to 97.5MHz by default.
  62. * Set SD2 to the 97.5MHz as well.
  63. */
  64. writel(SD2_97500KHZ, SD2CKCR);
  65. return 0;
  66. }
  67. #define ETHERNET_PHY_RESET 123 /* GPIO 3 31 */
  68. int board_init(void)
  69. {
  70. /* adress of boot parameters */
  71. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  72. cpld_init();
  73. /* Force ethernet PHY out of reset */
  74. gpio_request(ETHERNET_PHY_RESET, "phy_reset");
  75. gpio_direction_output(ETHERNET_PHY_RESET, 0);
  76. mdelay(20);
  77. gpio_direction_output(ETHERNET_PHY_RESET, 1);
  78. return 0;
  79. }
  80. int dram_init(void)
  81. {
  82. if (fdtdec_setup_memory_size() != 0)
  83. return -EINVAL;
  84. return 0;
  85. }
  86. int dram_init_banksize(void)
  87. {
  88. fdtdec_setup_memory_banksize();
  89. return 0;
  90. }
  91. /* Stout has KSZ8041NL/RNL */
  92. #define PHY_CONTROL1 0x1E
  93. #define PHY_LED_MODE 0xC0000
  94. #define PHY_LED_MODE_ACK 0x4000
  95. int board_phy_config(struct phy_device *phydev)
  96. {
  97. int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
  98. ret &= ~PHY_LED_MODE;
  99. ret |= PHY_LED_MODE_ACK;
  100. ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
  101. return 0;
  102. }
  103. enum env_location env_get_location(enum env_operation op, int prio)
  104. {
  105. const u32 load_magic = 0xb33fc0de;
  106. /* Block environment access if loaded using JTAG */
  107. if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
  108. (op != ENVOP_INIT))
  109. return ENVL_UNKNOWN;
  110. if (prio)
  111. return ENVL_UNKNOWN;
  112. return ENVL_SPI_FLASH;
  113. }