tqma6_mba6.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
  7. * Author: Markus Niebel <markus.niebel@tq-group.com>
  8. */
  9. #include <asm/io.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/mx6-pins.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/iomux.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <linux/errno.h>
  16. #include <asm/gpio.h>
  17. #include <asm/mach-imx/mxc_i2c.h>
  18. #include <common.h>
  19. #include <fsl_esdhc.h>
  20. #include <linux/libfdt.h>
  21. #include <malloc.h>
  22. #include <i2c.h>
  23. #include <micrel.h>
  24. #include <miiphy.h>
  25. #include <mmc.h>
  26. #include <netdev.h>
  27. #include "tqma6_bb.h"
  28. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  29. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  30. #define USDHC_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  31. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  33. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  34. #define GPIO_OUT_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
  35. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  36. #define GPIO_IN_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  38. #define SPI_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  39. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  40. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  41. PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
  42. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  43. #if defined(CONFIG_TQMA6Q)
  44. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII 0x02e0790
  45. #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM 0x02e07ac
  46. #elif defined(CONFIG_TQMA6S) || defined(CONFIG_TQMA6DL)
  47. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII 0x02e0768
  48. #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM 0x02e0788
  49. #else
  50. #error "need to select module"
  51. #endif
  52. #define ENET_RX_PAD_CTRL (PAD_CTL_DSE_34ohm)
  53. #define ENET_TX_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_DSE_34ohm)
  54. #define ENET_CLK_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
  55. PAD_CTL_DSE_34ohm)
  56. #define ENET_MDIO_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  57. PAD_CTL_DSE_60ohm)
  58. /* disable on die termination for RGMII */
  59. #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM_DISABLE 0x00000000
  60. /* optimised drive strength for 1.0 .. 1.3 V signal on RGMII */
  61. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P2V 0x00080000
  62. /* optimised drive strength for 1.3 .. 2.5 V signal on RGMII */
  63. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P5V 0x000C0000
  64. #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 25)
  65. static iomux_v3_cfg_t const mba6_enet_pads[] = {
  66. NEW_PAD_CTRL(MX6_PAD_ENET_MDIO__ENET_MDIO, ENET_MDIO_PAD_CTRL),
  67. NEW_PAD_CTRL(MX6_PAD_ENET_MDC__ENET_MDC, ENET_MDIO_PAD_CTRL),
  68. NEW_PAD_CTRL(MX6_PAD_RGMII_TXC__RGMII_TXC, ENET_TX_PAD_CTRL),
  69. NEW_PAD_CTRL(MX6_PAD_RGMII_TD0__RGMII_TD0, ENET_TX_PAD_CTRL),
  70. NEW_PAD_CTRL(MX6_PAD_RGMII_TD1__RGMII_TD1, ENET_TX_PAD_CTRL),
  71. NEW_PAD_CTRL(MX6_PAD_RGMII_TD2__RGMII_TD2, ENET_TX_PAD_CTRL),
  72. NEW_PAD_CTRL(MX6_PAD_RGMII_TD3__RGMII_TD3, ENET_TX_PAD_CTRL),
  73. NEW_PAD_CTRL(MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL,
  74. ENET_TX_PAD_CTRL),
  75. NEW_PAD_CTRL(MX6_PAD_ENET_REF_CLK__ENET_TX_CLK, ENET_CLK_PAD_CTRL),
  76. /*
  77. * these pins are also used for config strapping by phy
  78. */
  79. NEW_PAD_CTRL(MX6_PAD_RGMII_RD0__RGMII_RD0, ENET_RX_PAD_CTRL),
  80. NEW_PAD_CTRL(MX6_PAD_RGMII_RD1__RGMII_RD1, ENET_RX_PAD_CTRL),
  81. NEW_PAD_CTRL(MX6_PAD_RGMII_RD2__RGMII_RD2, ENET_RX_PAD_CTRL),
  82. NEW_PAD_CTRL(MX6_PAD_RGMII_RD3__RGMII_RD3, ENET_RX_PAD_CTRL),
  83. NEW_PAD_CTRL(MX6_PAD_RGMII_RXC__RGMII_RXC, ENET_RX_PAD_CTRL),
  84. NEW_PAD_CTRL(MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL,
  85. ENET_RX_PAD_CTRL),
  86. /* KSZ9031 PHY Reset */
  87. NEW_PAD_CTRL(MX6_PAD_ENET_CRS_DV__GPIO1_IO25, GPIO_OUT_PAD_CTRL),
  88. };
  89. static void mba6_setup_iomuxc_enet(void)
  90. {
  91. struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  92. /* clear gpr1[ENET_CLK_SEL] for externel clock */
  93. clrbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
  94. __raw_writel(IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM_DISABLE,
  95. (void *)IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM);
  96. __raw_writel(IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P5V,
  97. (void *)IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII);
  98. imx_iomux_v3_setup_multiple_pads(mba6_enet_pads,
  99. ARRAY_SIZE(mba6_enet_pads));
  100. /* Reset PHY */
  101. gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
  102. /* Need delay 10ms after power on according to KSZ9031 spec */
  103. mdelay(10);
  104. gpio_set_value(ENET_PHY_RESET_GPIO, 1);
  105. /*
  106. * KSZ9031 manual: 100 usec wait time after reset before communication
  107. * over MDIO
  108. * BUGBUG: hardware has an RC const that needs > 10 msec from 0->1 on
  109. * reset before the phy sees a high level
  110. */
  111. mdelay(15);
  112. }
  113. static iomux_v3_cfg_t const mba6_uart2_pads[] = {
  114. NEW_PAD_CTRL(MX6_PAD_SD4_DAT4__UART2_RX_DATA, UART_PAD_CTRL),
  115. NEW_PAD_CTRL(MX6_PAD_SD4_DAT7__UART2_TX_DATA, UART_PAD_CTRL),
  116. };
  117. static void mba6_setup_iomuxc_uart(void)
  118. {
  119. imx_iomux_v3_setup_multiple_pads(mba6_uart2_pads,
  120. ARRAY_SIZE(mba6_uart2_pads));
  121. }
  122. #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
  123. #define USDHC2_WP_GPIO IMX_GPIO_NR(1, 2)
  124. int tqma6_bb_board_mmc_getcd(struct mmc *mmc)
  125. {
  126. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  127. int ret = 0;
  128. if (cfg->esdhc_base == USDHC2_BASE_ADDR)
  129. ret = !gpio_get_value(USDHC2_CD_GPIO);
  130. return ret;
  131. }
  132. int tqma6_bb_board_mmc_getwp(struct mmc *mmc)
  133. {
  134. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  135. int ret = 0;
  136. if (cfg->esdhc_base == USDHC2_BASE_ADDR)
  137. ret = gpio_get_value(USDHC2_WP_GPIO);
  138. return ret;
  139. }
  140. static struct fsl_esdhc_cfg mba6_usdhc_cfg = {
  141. .esdhc_base = USDHC2_BASE_ADDR,
  142. .max_bus_width = 4,
  143. };
  144. static iomux_v3_cfg_t const mba6_usdhc2_pads[] = {
  145. NEW_PAD_CTRL(MX6_PAD_SD2_CLK__SD2_CLK, USDHC_CLK_PAD_CTRL),
  146. NEW_PAD_CTRL(MX6_PAD_SD2_CMD__SD2_CMD, USDHC_PAD_CTRL),
  147. NEW_PAD_CTRL(MX6_PAD_SD2_DAT0__SD2_DATA0, USDHC_PAD_CTRL),
  148. NEW_PAD_CTRL(MX6_PAD_SD2_DAT1__SD2_DATA1, USDHC_PAD_CTRL),
  149. NEW_PAD_CTRL(MX6_PAD_SD2_DAT2__SD2_DATA2, USDHC_PAD_CTRL),
  150. NEW_PAD_CTRL(MX6_PAD_SD2_DAT3__SD2_DATA3, USDHC_PAD_CTRL),
  151. /* CD */
  152. NEW_PAD_CTRL(MX6_PAD_GPIO_4__GPIO1_IO04, GPIO_IN_PAD_CTRL),
  153. /* WP */
  154. NEW_PAD_CTRL(MX6_PAD_GPIO_2__GPIO1_IO02, GPIO_IN_PAD_CTRL),
  155. };
  156. int tqma6_bb_board_mmc_init(bd_t *bis)
  157. {
  158. imx_iomux_v3_setup_multiple_pads(mba6_usdhc2_pads,
  159. ARRAY_SIZE(mba6_usdhc2_pads));
  160. gpio_direction_input(USDHC2_CD_GPIO);
  161. gpio_direction_input(USDHC2_WP_GPIO);
  162. mba6_usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  163. if (fsl_esdhc_initialize(bis, &mba6_usdhc_cfg))
  164. puts("Warning: failed to initialize SD\n");
  165. return 0;
  166. }
  167. static struct i2c_pads_info mba6_i2c1_pads = {
  168. /* I2C1: MBa6x */
  169. .scl = {
  170. .i2c_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT9__I2C1_SCL,
  171. I2C_PAD_CTRL),
  172. .gpio_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT9__GPIO5_IO27,
  173. I2C_PAD_CTRL),
  174. .gp = IMX_GPIO_NR(5, 27)
  175. },
  176. .sda = {
  177. .i2c_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT8__I2C1_SDA,
  178. I2C_PAD_CTRL),
  179. .gpio_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT8__GPIO5_IO26,
  180. I2C_PAD_CTRL),
  181. .gp = IMX_GPIO_NR(5, 26)
  182. }
  183. };
  184. static void mba6_setup_i2c(void)
  185. {
  186. int ret;
  187. /*
  188. * use logical index for bus, e.g. I2C1 -> 0
  189. * warn on error
  190. */
  191. ret = setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &mba6_i2c1_pads);
  192. if (ret)
  193. printf("setup I2C1 failed: %d\n", ret);
  194. }
  195. int board_phy_config(struct phy_device *phydev)
  196. {
  197. /*
  198. * optimized pad skew values depends on CPU variant on the TQMa6x module:
  199. * CONFIG_TQMA6Q: i.MX6Q/D
  200. * CONFIG_TQMA6S: i.MX6S
  201. * CONFIG_TQMA6DL: i.MX6DL
  202. */
  203. #if defined(CONFIG_TQMA6Q)
  204. #define MBA6X_KSZ9031_CTRL_SKEW 0x0032
  205. #define MBA6X_KSZ9031_CLK_SKEW 0x03ff
  206. #define MBA6X_KSZ9031_RX_SKEW 0x3333
  207. #define MBA6X_KSZ9031_TX_SKEW 0x2036
  208. #elif defined(CONFIG_TQMA6S) || defined(CONFIG_TQMA6DL)
  209. #define MBA6X_KSZ9031_CTRL_SKEW 0x0030
  210. #define MBA6X_KSZ9031_CLK_SKEW 0x03ff
  211. #define MBA6X_KSZ9031_RX_SKEW 0x3333
  212. #define MBA6X_KSZ9031_TX_SKEW 0x2052
  213. #else
  214. #error
  215. #endif
  216. /* min rx/tx ctrl delay */
  217. ksz9031_phy_extended_write(phydev, 2,
  218. MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
  219. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  220. MBA6X_KSZ9031_CTRL_SKEW);
  221. /* min rx delay */
  222. ksz9031_phy_extended_write(phydev, 2,
  223. MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
  224. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  225. MBA6X_KSZ9031_RX_SKEW);
  226. /* max tx delay */
  227. ksz9031_phy_extended_write(phydev, 2,
  228. MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
  229. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  230. MBA6X_KSZ9031_TX_SKEW);
  231. /* rx/tx clk skew */
  232. ksz9031_phy_extended_write(phydev, 2,
  233. MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
  234. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  235. MBA6X_KSZ9031_CLK_SKEW);
  236. phydev->drv->config(phydev);
  237. return 0;
  238. }
  239. int board_eth_init(bd_t *bis)
  240. {
  241. uint32_t base = IMX_FEC_BASE;
  242. struct mii_dev *bus = NULL;
  243. struct phy_device *phydev = NULL;
  244. int ret;
  245. bus = fec_get_miibus(base, -1);
  246. if (!bus)
  247. return -EINVAL;
  248. /* scan phy */
  249. phydev = phy_find_by_mask(bus, (0xf << CONFIG_FEC_MXC_PHYADDR),
  250. PHY_INTERFACE_MODE_RGMII);
  251. if (!phydev) {
  252. ret = -EINVAL;
  253. goto free_bus;
  254. }
  255. ret = fec_probe(bis, -1, base, bus, phydev);
  256. if (ret)
  257. goto free_phydev;
  258. return 0;
  259. free_phydev:
  260. free(phydev);
  261. free_bus:
  262. free(bus);
  263. return ret;
  264. }
  265. int tqma6_bb_board_early_init_f(void)
  266. {
  267. mba6_setup_iomuxc_uart();
  268. return 0;
  269. }
  270. int tqma6_bb_board_init(void)
  271. {
  272. mba6_setup_i2c();
  273. /* do it here - to have reset completed */
  274. mba6_setup_iomuxc_enet();
  275. return 0;
  276. }
  277. int tqma6_bb_board_late_init(void)
  278. {
  279. return 0;
  280. }
  281. const char *tqma6_bb_get_boardname(void)
  282. {
  283. return "MBa6x";
  284. }
  285. /*
  286. * Device Tree Support
  287. */
  288. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  289. void tqma6_bb_ft_board_setup(void *blob, bd_t *bd)
  290. {
  291. /* TBD */
  292. }
  293. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */