clk_meson.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2018 - Beniamino Galvani <b.galvani@gmail.com>
  4. * (C) Copyright 2018 - BayLibre, SAS
  5. * Author: Neil Armstrong <narmstrong@baylibre.com>
  6. */
  7. #include <common.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/io.h>
  10. #include <clk-uclass.h>
  11. #include <div64.h>
  12. #include <dm.h>
  13. #include <dt-bindings/clock/gxbb-clkc.h>
  14. #include "clk_meson.h"
  15. #define XTAL_RATE 24000000
  16. struct meson_clk {
  17. void __iomem *addr;
  18. };
  19. static ulong meson_clk_get_rate_by_id(struct clk *clk, unsigned long id);
  20. struct meson_gate gates[] = {
  21. /* Everything Else (EE) domain gates */
  22. MESON_GATE(CLKID_DDR, HHI_GCLK_MPEG0, 0),
  23. MESON_GATE(CLKID_DOS, HHI_GCLK_MPEG0, 1),
  24. MESON_GATE(CLKID_ISA, HHI_GCLK_MPEG0, 5),
  25. MESON_GATE(CLKID_PL301, HHI_GCLK_MPEG0, 6),
  26. MESON_GATE(CLKID_PERIPHS, HHI_GCLK_MPEG0, 7),
  27. MESON_GATE(CLKID_SPICC, HHI_GCLK_MPEG0, 8),
  28. MESON_GATE(CLKID_I2C, HHI_GCLK_MPEG0, 9),
  29. MESON_GATE(CLKID_SAR_ADC, HHI_GCLK_MPEG0, 10),
  30. MESON_GATE(CLKID_SMART_CARD, HHI_GCLK_MPEG0, 11),
  31. MESON_GATE(CLKID_RNG0, HHI_GCLK_MPEG0, 12),
  32. MESON_GATE(CLKID_UART0, HHI_GCLK_MPEG0, 13),
  33. MESON_GATE(CLKID_SDHC, HHI_GCLK_MPEG0, 14),
  34. MESON_GATE(CLKID_STREAM, HHI_GCLK_MPEG0, 15),
  35. MESON_GATE(CLKID_ASYNC_FIFO, HHI_GCLK_MPEG0, 16),
  36. MESON_GATE(CLKID_SDIO, HHI_GCLK_MPEG0, 17),
  37. MESON_GATE(CLKID_ABUF, HHI_GCLK_MPEG0, 18),
  38. MESON_GATE(CLKID_HIU_IFACE, HHI_GCLK_MPEG0, 19),
  39. MESON_GATE(CLKID_ASSIST_MISC, HHI_GCLK_MPEG0, 23),
  40. MESON_GATE(CLKID_SD_EMMC_A, HHI_GCLK_MPEG0, 24),
  41. MESON_GATE(CLKID_SD_EMMC_B, HHI_GCLK_MPEG0, 25),
  42. MESON_GATE(CLKID_SD_EMMC_C, HHI_GCLK_MPEG0, 26),
  43. MESON_GATE(CLKID_SPI, HHI_GCLK_MPEG0, 30),
  44. MESON_GATE(CLKID_I2S_SPDIF, HHI_GCLK_MPEG1, 2),
  45. MESON_GATE(CLKID_ETH, HHI_GCLK_MPEG1, 3),
  46. MESON_GATE(CLKID_DEMUX, HHI_GCLK_MPEG1, 4),
  47. MESON_GATE(CLKID_AIU_GLUE, HHI_GCLK_MPEG1, 6),
  48. MESON_GATE(CLKID_IEC958, HHI_GCLK_MPEG1, 7),
  49. MESON_GATE(CLKID_I2S_OUT, HHI_GCLK_MPEG1, 8),
  50. MESON_GATE(CLKID_AMCLK, HHI_GCLK_MPEG1, 9),
  51. MESON_GATE(CLKID_AIFIFO2, HHI_GCLK_MPEG1, 10),
  52. MESON_GATE(CLKID_MIXER, HHI_GCLK_MPEG1, 11),
  53. MESON_GATE(CLKID_MIXER_IFACE, HHI_GCLK_MPEG1, 12),
  54. MESON_GATE(CLKID_ADC, HHI_GCLK_MPEG1, 13),
  55. MESON_GATE(CLKID_BLKMV, HHI_GCLK_MPEG1, 14),
  56. MESON_GATE(CLKID_AIU, HHI_GCLK_MPEG1, 15),
  57. MESON_GATE(CLKID_UART1, HHI_GCLK_MPEG1, 16),
  58. MESON_GATE(CLKID_G2D, HHI_GCLK_MPEG1, 20),
  59. MESON_GATE(CLKID_USB0, HHI_GCLK_MPEG1, 21),
  60. MESON_GATE(CLKID_USB1, HHI_GCLK_MPEG1, 22),
  61. MESON_GATE(CLKID_RESET, HHI_GCLK_MPEG1, 23),
  62. MESON_GATE(CLKID_NAND, HHI_GCLK_MPEG1, 24),
  63. MESON_GATE(CLKID_DOS_PARSER, HHI_GCLK_MPEG1, 25),
  64. MESON_GATE(CLKID_USB, HHI_GCLK_MPEG1, 26),
  65. MESON_GATE(CLKID_VDIN1, HHI_GCLK_MPEG1, 28),
  66. MESON_GATE(CLKID_AHB_ARB0, HHI_GCLK_MPEG1, 29),
  67. MESON_GATE(CLKID_EFUSE, HHI_GCLK_MPEG1, 30),
  68. MESON_GATE(CLKID_BOOT_ROM, HHI_GCLK_MPEG1, 31),
  69. MESON_GATE(CLKID_AHB_DATA_BUS, HHI_GCLK_MPEG2, 1),
  70. MESON_GATE(CLKID_AHB_CTRL_BUS, HHI_GCLK_MPEG2, 2),
  71. MESON_GATE(CLKID_HDMI_INTR_SYNC, HHI_GCLK_MPEG2, 3),
  72. MESON_GATE(CLKID_HDMI_PCLK, HHI_GCLK_MPEG2, 4),
  73. MESON_GATE(CLKID_USB1_DDR_BRIDGE, HHI_GCLK_MPEG2, 8),
  74. MESON_GATE(CLKID_USB0_DDR_BRIDGE, HHI_GCLK_MPEG2, 9),
  75. MESON_GATE(CLKID_MMC_PCLK, HHI_GCLK_MPEG2, 11),
  76. MESON_GATE(CLKID_DVIN, HHI_GCLK_MPEG2, 12),
  77. MESON_GATE(CLKID_UART2, HHI_GCLK_MPEG2, 15),
  78. MESON_GATE(CLKID_SANA, HHI_GCLK_MPEG2, 22),
  79. MESON_GATE(CLKID_VPU_INTR, HHI_GCLK_MPEG2, 25),
  80. MESON_GATE(CLKID_SEC_AHB_AHB3_BRIDGE, HHI_GCLK_MPEG2, 26),
  81. MESON_GATE(CLKID_CLK81_A53, HHI_GCLK_MPEG2, 29),
  82. MESON_GATE(CLKID_VCLK2_VENCI0, HHI_GCLK_OTHER, 1),
  83. MESON_GATE(CLKID_VCLK2_VENCI1, HHI_GCLK_OTHER, 2),
  84. MESON_GATE(CLKID_VCLK2_VENCP0, HHI_GCLK_OTHER, 3),
  85. MESON_GATE(CLKID_VCLK2_VENCP1, HHI_GCLK_OTHER, 4),
  86. MESON_GATE(CLKID_GCLK_VENCI_INT0, HHI_GCLK_OTHER, 8),
  87. MESON_GATE(CLKID_DAC_CLK, HHI_GCLK_OTHER, 10),
  88. MESON_GATE(CLKID_AOCLK_GATE, HHI_GCLK_OTHER, 14),
  89. MESON_GATE(CLKID_IEC958_GATE, HHI_GCLK_OTHER, 16),
  90. MESON_GATE(CLKID_ENC480P, HHI_GCLK_OTHER, 20),
  91. MESON_GATE(CLKID_RNG1, HHI_GCLK_OTHER, 21),
  92. MESON_GATE(CLKID_GCLK_VENCI_INT1, HHI_GCLK_OTHER, 22),
  93. MESON_GATE(CLKID_VCLK2_VENCLMCC, HHI_GCLK_OTHER, 24),
  94. MESON_GATE(CLKID_VCLK2_VENCL, HHI_GCLK_OTHER, 25),
  95. MESON_GATE(CLKID_VCLK_OTHER, HHI_GCLK_OTHER, 26),
  96. MESON_GATE(CLKID_EDP, HHI_GCLK_OTHER, 31),
  97. /* Always On (AO) domain gates */
  98. MESON_GATE(CLKID_AO_MEDIA_CPU, HHI_GCLK_AO, 0),
  99. MESON_GATE(CLKID_AO_AHB_SRAM, HHI_GCLK_AO, 1),
  100. MESON_GATE(CLKID_AO_AHB_BUS, HHI_GCLK_AO, 2),
  101. MESON_GATE(CLKID_AO_IFACE, HHI_GCLK_AO, 3),
  102. MESON_GATE(CLKID_AO_I2C, HHI_GCLK_AO, 4),
  103. /* PLL Gates */
  104. /* CLKID_FCLK_DIV2 is critical for the SCPI Processor */
  105. MESON_GATE(CLKID_FCLK_DIV3, HHI_MPLL_CNTL6, 28),
  106. MESON_GATE(CLKID_FCLK_DIV4, HHI_MPLL_CNTL6, 29),
  107. MESON_GATE(CLKID_FCLK_DIV5, HHI_MPLL_CNTL6, 30),
  108. MESON_GATE(CLKID_FCLK_DIV7, HHI_MPLL_CNTL6, 31),
  109. MESON_GATE(CLKID_MPLL0, HHI_MPLL_CNTL7, 14),
  110. MESON_GATE(CLKID_MPLL1, HHI_MPLL_CNTL8, 14),
  111. MESON_GATE(CLKID_MPLL2, HHI_MPLL_CNTL9, 14),
  112. /* CLKID_CLK81 is critical for the system */
  113. /* Peripheral Gates */
  114. MESON_GATE(CLKID_SAR_ADC_CLK, HHI_SAR_CLK_CNTL, 8),
  115. MESON_GATE(CLKID_SD_EMMC_A_CLK0, HHI_SD_EMMC_CLK_CNTL, 7),
  116. MESON_GATE(CLKID_SD_EMMC_B_CLK0, HHI_SD_EMMC_CLK_CNTL, 23),
  117. MESON_GATE(CLKID_SD_EMMC_C_CLK0, HHI_NAND_CLK_CNTL, 7),
  118. };
  119. static int meson_set_gate(struct clk *clk, bool on)
  120. {
  121. struct meson_clk *priv = dev_get_priv(clk->dev);
  122. struct meson_gate *gate;
  123. if (clk->id >= ARRAY_SIZE(gates))
  124. return -ENOENT;
  125. gate = &gates[clk->id];
  126. if (gate->reg == 0)
  127. return 0;
  128. clrsetbits_le32(priv->addr + gate->reg,
  129. BIT(gate->bit), on ? BIT(gate->bit) : 0);
  130. return 0;
  131. }
  132. static int meson_clk_enable(struct clk *clk)
  133. {
  134. return meson_set_gate(clk, true);
  135. }
  136. static int meson_clk_disable(struct clk *clk)
  137. {
  138. return meson_set_gate(clk, false);
  139. }
  140. static unsigned long meson_clk81_get_rate(struct clk *clk)
  141. {
  142. struct meson_clk *priv = dev_get_priv(clk->dev);
  143. unsigned long parent_rate;
  144. u32 reg;
  145. int parents[] = {
  146. -1,
  147. -1,
  148. CLKID_FCLK_DIV7,
  149. CLKID_MPLL1,
  150. CLKID_MPLL2,
  151. CLKID_FCLK_DIV4,
  152. CLKID_FCLK_DIV3,
  153. CLKID_FCLK_DIV5
  154. };
  155. /* mux */
  156. reg = readl(priv->addr + HHI_MPEG_CLK_CNTL);
  157. reg = (reg >> 12) & 7;
  158. switch (reg) {
  159. case 0:
  160. parent_rate = XTAL_RATE;
  161. break;
  162. case 1:
  163. return -ENOENT;
  164. default:
  165. parent_rate = meson_clk_get_rate_by_id(clk, parents[reg]);
  166. }
  167. /* divider */
  168. reg = readl(priv->addr + HHI_MPEG_CLK_CNTL);
  169. reg = reg & ((1 << 7) - 1);
  170. return parent_rate / reg;
  171. }
  172. static long mpll_rate_from_params(unsigned long parent_rate,
  173. unsigned long sdm,
  174. unsigned long n2)
  175. {
  176. unsigned long divisor = (SDM_DEN * n2) + sdm;
  177. if (n2 < N2_MIN)
  178. return -EINVAL;
  179. return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor);
  180. }
  181. static struct parm meson_mpll0_parm[3] = {
  182. {HHI_MPLL_CNTL7, 0, 14}, /* psdm */
  183. {HHI_MPLL_CNTL7, 16, 9}, /* pn2 */
  184. };
  185. static struct parm meson_mpll1_parm[3] = {
  186. {HHI_MPLL_CNTL8, 0, 14}, /* psdm */
  187. {HHI_MPLL_CNTL8, 16, 9}, /* pn2 */
  188. };
  189. static struct parm meson_mpll2_parm[3] = {
  190. {HHI_MPLL_CNTL9, 0, 14}, /* psdm */
  191. {HHI_MPLL_CNTL9, 16, 9}, /* pn2 */
  192. };
  193. /*
  194. * MultiPhase Locked Loops are outputs from a PLL with additional frequency
  195. * scaling capabilities. MPLL rates are calculated as:
  196. *
  197. * f(N2_integer, SDM_IN ) = 2.0G/(N2_integer + SDM_IN/16384)
  198. */
  199. static ulong meson_mpll_get_rate(struct clk *clk, unsigned long id)
  200. {
  201. struct meson_clk *priv = dev_get_priv(clk->dev);
  202. struct parm *psdm, *pn2;
  203. unsigned long reg, sdm, n2;
  204. unsigned long parent_rate;
  205. switch (id) {
  206. case CLKID_MPLL0:
  207. psdm = &meson_mpll0_parm[0];
  208. pn2 = &meson_mpll0_parm[1];
  209. break;
  210. case CLKID_MPLL1:
  211. psdm = &meson_mpll1_parm[0];
  212. pn2 = &meson_mpll1_parm[1];
  213. break;
  214. case CLKID_MPLL2:
  215. psdm = &meson_mpll2_parm[0];
  216. pn2 = &meson_mpll2_parm[1];
  217. break;
  218. default:
  219. return -ENOENT;
  220. }
  221. parent_rate = meson_clk_get_rate_by_id(clk, CLKID_FIXED_PLL);
  222. if (IS_ERR_VALUE(parent_rate))
  223. return parent_rate;
  224. reg = readl(priv->addr + psdm->reg_off);
  225. sdm = PARM_GET(psdm->width, psdm->shift, reg);
  226. reg = readl(priv->addr + pn2->reg_off);
  227. n2 = PARM_GET(pn2->width, pn2->shift, reg);
  228. return mpll_rate_from_params(parent_rate, sdm, n2);
  229. }
  230. static struct parm meson_fixed_pll_parm[3] = {
  231. {HHI_MPLL_CNTL, 0, 9}, /* pm */
  232. {HHI_MPLL_CNTL, 9, 5}, /* pn */
  233. {HHI_MPLL_CNTL, 16, 2}, /* pod */
  234. };
  235. static struct parm meson_sys_pll_parm[3] = {
  236. {HHI_SYS_PLL_CNTL, 0, 9}, /* pm */
  237. {HHI_SYS_PLL_CNTL, 9, 5}, /* pn */
  238. {HHI_SYS_PLL_CNTL, 10, 2}, /* pod */
  239. };
  240. static ulong meson_pll_get_rate(struct clk *clk, unsigned long id)
  241. {
  242. struct meson_clk *priv = dev_get_priv(clk->dev);
  243. struct parm *pm, *pn, *pod;
  244. unsigned long parent_rate_mhz = XTAL_RATE / 1000000;
  245. u16 n, m, od;
  246. u32 reg;
  247. switch (id) {
  248. case CLKID_FIXED_PLL:
  249. pm = &meson_fixed_pll_parm[0];
  250. pn = &meson_fixed_pll_parm[1];
  251. pod = &meson_fixed_pll_parm[2];
  252. break;
  253. case CLKID_SYS_PLL:
  254. pm = &meson_sys_pll_parm[0];
  255. pn = &meson_sys_pll_parm[1];
  256. pod = &meson_sys_pll_parm[2];
  257. break;
  258. default:
  259. return -ENOENT;
  260. }
  261. reg = readl(priv->addr + pn->reg_off);
  262. n = PARM_GET(pn->width, pn->shift, reg);
  263. reg = readl(priv->addr + pm->reg_off);
  264. m = PARM_GET(pm->width, pm->shift, reg);
  265. reg = readl(priv->addr + pod->reg_off);
  266. od = PARM_GET(pod->width, pod->shift, reg);
  267. return ((parent_rate_mhz * m / n) >> od) * 1000000;
  268. }
  269. static ulong meson_clk_get_rate_by_id(struct clk *clk, unsigned long id)
  270. {
  271. ulong rate;
  272. switch (id) {
  273. case CLKID_FIXED_PLL:
  274. case CLKID_SYS_PLL:
  275. rate = meson_pll_get_rate(clk, id);
  276. break;
  277. case CLKID_FCLK_DIV2:
  278. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 2;
  279. break;
  280. case CLKID_FCLK_DIV3:
  281. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 3;
  282. break;
  283. case CLKID_FCLK_DIV4:
  284. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 4;
  285. break;
  286. case CLKID_FCLK_DIV5:
  287. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 5;
  288. break;
  289. case CLKID_FCLK_DIV7:
  290. rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 7;
  291. break;
  292. case CLKID_MPLL0:
  293. case CLKID_MPLL1:
  294. case CLKID_MPLL2:
  295. rate = meson_mpll_get_rate(clk, id);
  296. break;
  297. case CLKID_CLK81:
  298. rate = meson_clk81_get_rate(clk);
  299. break;
  300. default:
  301. if (gates[id].reg != 0) {
  302. /* a clock gate */
  303. rate = meson_clk81_get_rate(clk);
  304. break;
  305. }
  306. return -ENOENT;
  307. }
  308. printf("clock %lu has rate %lu\n", id, rate);
  309. return rate;
  310. }
  311. static ulong meson_clk_get_rate(struct clk *clk)
  312. {
  313. return meson_clk_get_rate_by_id(clk, clk->id);
  314. }
  315. static int meson_clk_probe(struct udevice *dev)
  316. {
  317. struct meson_clk *priv = dev_get_priv(dev);
  318. priv->addr = dev_read_addr_ptr(dev);
  319. debug("meson-clk: probed at addr %p\n", priv->addr);
  320. return 0;
  321. }
  322. static struct clk_ops meson_clk_ops = {
  323. .disable = meson_clk_disable,
  324. .enable = meson_clk_enable,
  325. .get_rate = meson_clk_get_rate,
  326. };
  327. static const struct udevice_id meson_clk_ids[] = {
  328. { .compatible = "amlogic,gxbb-clkc" },
  329. { .compatible = "amlogic,gxl-clkc" },
  330. { }
  331. };
  332. U_BOOT_DRIVER(meson_clk) = {
  333. .name = "meson_clk",
  334. .id = UCLASS_CLK,
  335. .of_match = meson_clk_ids,
  336. .priv_auto_alloc_size = sizeof(struct meson_clk),
  337. .ops = &meson_clk_ops,
  338. .probe = meson_clk_probe,
  339. };