armada-37xx-tbg.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Marvell Armada 37xx SoC Time Base Generator clocks
  4. *
  5. * Marek Behun <marek.behun@nic.cz>
  6. *
  7. * Based on Linux driver by:
  8. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  9. */
  10. #include <common.h>
  11. #include <clk-uclass.h>
  12. #include <clk.h>
  13. #include <dm.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/cpu.h>
  16. #define NUM_TBG 4
  17. #define TBG_CTRL0 0x4
  18. #define TBG_CTRL1 0x8
  19. #define TBG_CTRL7 0x20
  20. #define TBG_CTRL8 0x30
  21. #define TBG_DIV_MASK 0x1FF
  22. #define TBG_A_REFDIV 0
  23. #define TBG_B_REFDIV 16
  24. #define TBG_A_FBDIV 2
  25. #define TBG_B_FBDIV 18
  26. #define TBG_A_VCODIV_SE 0
  27. #define TBG_B_VCODIV_SE 16
  28. #define TBG_A_VCODIV_DIFF 1
  29. #define TBG_B_VCODIV_DIFF 17
  30. struct tbg_def {
  31. const char *name;
  32. u32 refdiv_offset;
  33. u32 fbdiv_offset;
  34. u32 vcodiv_reg;
  35. u32 vcodiv_offset;
  36. };
  37. static const struct tbg_def tbg[NUM_TBG] = {
  38. {"TBG-A-P", TBG_A_REFDIV, TBG_A_FBDIV, TBG_CTRL8, TBG_A_VCODIV_DIFF},
  39. {"TBG-B-P", TBG_B_REFDIV, TBG_B_FBDIV, TBG_CTRL8, TBG_B_VCODIV_DIFF},
  40. {"TBG-A-S", TBG_A_REFDIV, TBG_A_FBDIV, TBG_CTRL1, TBG_A_VCODIV_SE},
  41. {"TBG-B-S", TBG_B_REFDIV, TBG_B_FBDIV, TBG_CTRL1, TBG_B_VCODIV_SE},
  42. };
  43. struct a37xx_tbgclk {
  44. ulong rates[NUM_TBG];
  45. unsigned int mult[NUM_TBG];
  46. unsigned int div[NUM_TBG];
  47. };
  48. static unsigned int tbg_get_mult(void __iomem *reg, const struct tbg_def *ptbg)
  49. {
  50. u32 val;
  51. val = readl(reg + TBG_CTRL0);
  52. return ((val >> ptbg->fbdiv_offset) & TBG_DIV_MASK) << 2;
  53. }
  54. static unsigned int tbg_get_div(void __iomem *reg, const struct tbg_def *ptbg)
  55. {
  56. u32 val;
  57. unsigned int div;
  58. val = readl(reg + TBG_CTRL7);
  59. div = (val >> ptbg->refdiv_offset) & TBG_DIV_MASK;
  60. if (div == 0)
  61. div = 1;
  62. val = readl(reg + ptbg->vcodiv_reg);
  63. div *= 1 << ((val >> ptbg->vcodiv_offset) & TBG_DIV_MASK);
  64. return div;
  65. }
  66. static ulong armada_37xx_tbg_clk_get_rate(struct clk *clk)
  67. {
  68. struct a37xx_tbgclk *priv = dev_get_priv(clk->dev);
  69. if (clk->id >= NUM_TBG)
  70. return -ENODEV;
  71. return priv->rates[clk->id];
  72. }
  73. #if defined(CONFIG_CMD_CLK) && defined(CONFIG_CLK_ARMADA_3720)
  74. int armada_37xx_tbg_clk_dump(struct udevice *dev)
  75. {
  76. struct a37xx_tbgclk *priv = dev_get_priv(dev);
  77. int i;
  78. for (i = 0; i < NUM_TBG; ++i)
  79. printf(" %s at %lu Hz\n", tbg[i].name,
  80. priv->rates[i]);
  81. printf("\n");
  82. return 0;
  83. }
  84. #endif
  85. static int armada_37xx_tbg_clk_probe(struct udevice *dev)
  86. {
  87. struct a37xx_tbgclk *priv = dev_get_priv(dev);
  88. void __iomem *reg;
  89. ulong xtal;
  90. int i;
  91. reg = dev_read_addr_ptr(dev);
  92. if (!reg) {
  93. dev_err(dev, "no io address\n");
  94. return -ENODEV;
  95. }
  96. xtal = (ulong)get_ref_clk() * 1000000;
  97. for (i = 0; i < NUM_TBG; ++i) {
  98. unsigned int mult, div;
  99. mult = tbg_get_mult(reg, &tbg[i]);
  100. div = tbg_get_div(reg, &tbg[i]);
  101. priv->rates[i] = (xtal * mult) / div;
  102. }
  103. return 0;
  104. }
  105. static const struct clk_ops armada_37xx_tbg_clk_ops = {
  106. .get_rate = armada_37xx_tbg_clk_get_rate,
  107. };
  108. static const struct udevice_id armada_37xx_tbg_clk_ids[] = {
  109. { .compatible = "marvell,armada-3700-tbg-clock" },
  110. {}
  111. };
  112. U_BOOT_DRIVER(armada_37xx_tbg_clk) = {
  113. .name = "armada_37xx_tbg_clk",
  114. .id = UCLASS_CLK,
  115. .of_match = armada_37xx_tbg_clk_ids,
  116. .ops = &armada_37xx_tbg_clk_ops,
  117. .priv_auto_alloc_size = sizeof(struct a37xx_tbgclk),
  118. .probe = armada_37xx_tbg_clk_probe,
  119. };