clk-rcar-gen2.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Renesas RCar Gen2 CPG MSSR driver
  4. *
  5. * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
  6. *
  7. * Based on the following driver from Linux kernel:
  8. * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
  9. *
  10. * Copyright (C) 2016 Glider bvba
  11. */
  12. #include <common.h>
  13. #include <clk-uclass.h>
  14. #include <dm.h>
  15. #include <errno.h>
  16. #include <asm/io.h>
  17. #include <dt-bindings/clock/renesas-cpg-mssr.h>
  18. #include "renesas-cpg-mssr.h"
  19. #include "rcar-gen2-cpg.h"
  20. #define CPG_RST_MODEMR 0x0060
  21. #define CPG_PLL0CR 0x00d8
  22. #define CPG_SDCKCR 0x0074
  23. struct clk_div_table {
  24. u8 val;
  25. u8 div;
  26. };
  27. /* SDHI divisors */
  28. static const struct clk_div_table cpg_sdh_div_table[] = {
  29. { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 },
  30. { 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
  31. { 8, 24 }, { 10, 36 }, { 11, 48 }, { 0, 0 },
  32. };
  33. static const struct clk_div_table cpg_sd01_div_table[] = {
  34. { 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
  35. { 8, 24 }, { 10, 36 }, { 11, 48 }, { 12, 10 },
  36. { 0, 0 },
  37. };
  38. static u8 gen2_clk_get_sdh_div(const struct clk_div_table *table, u8 div)
  39. {
  40. while ((*table++).val) {
  41. if ((*table).div == div)
  42. return div;
  43. }
  44. return 0xff;
  45. }
  46. static int gen2_clk_enable(struct clk *clk)
  47. {
  48. struct gen2_clk_priv *priv = dev_get_priv(clk->dev);
  49. return renesas_clk_endisable(clk, priv->base, true);
  50. }
  51. static int gen2_clk_disable(struct clk *clk)
  52. {
  53. struct gen2_clk_priv *priv = dev_get_priv(clk->dev);
  54. return renesas_clk_endisable(clk, priv->base, false);
  55. }
  56. static ulong gen2_clk_get_rate(struct clk *clk)
  57. {
  58. struct gen2_clk_priv *priv = dev_get_priv(clk->dev);
  59. struct cpg_mssr_info *info = priv->info;
  60. struct clk parent;
  61. const struct cpg_core_clk *core;
  62. const struct rcar_gen2_cpg_pll_config *pll_config =
  63. priv->cpg_pll_config;
  64. u32 value, mult, div, rate = 0;
  65. int ret;
  66. debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
  67. ret = renesas_clk_get_parent(clk, info, &parent);
  68. if (ret) {
  69. printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
  70. return ret;
  71. }
  72. if (renesas_clk_is_mod(clk)) {
  73. rate = gen2_clk_get_rate(&parent);
  74. debug("%s[%i] MOD clk: parent=%lu => rate=%u\n",
  75. __func__, __LINE__, parent.id, rate);
  76. return rate;
  77. }
  78. ret = renesas_clk_get_core(clk, info, &core);
  79. if (ret)
  80. return ret;
  81. switch (core->type) {
  82. case CLK_TYPE_IN:
  83. if (core->id == info->clk_extal_id) {
  84. rate = clk_get_rate(&priv->clk_extal);
  85. debug("%s[%i] EXTAL clk: rate=%u\n",
  86. __func__, __LINE__, rate);
  87. return rate;
  88. }
  89. if (core->id == info->clk_extal_usb_id) {
  90. rate = clk_get_rate(&priv->clk_extal_usb);
  91. debug("%s[%i] EXTALR clk: rate=%u\n",
  92. __func__, __LINE__, rate);
  93. return rate;
  94. }
  95. return -EINVAL;
  96. case CLK_TYPE_FF:
  97. rate = (gen2_clk_get_rate(&parent) * core->mult) / core->div;
  98. debug("%s[%i] FIXED clk: parent=%i div=%i mul=%i => rate=%u\n",
  99. __func__, __LINE__,
  100. core->parent, core->mult, core->div, rate);
  101. return rate;
  102. case CLK_TYPE_DIV6P1: /* DIV6 Clock with 1 parent clock */
  103. value = (readl(priv->base + core->offset) & 0x3f) + 1;
  104. rate = gen2_clk_get_rate(&parent) / value;
  105. debug("%s[%i] DIV6P1 clk: parent=%i div=%i => rate=%u\n",
  106. __func__, __LINE__,
  107. core->parent, value, rate);
  108. return rate;
  109. case CLK_TYPE_GEN2_MAIN:
  110. rate = gen2_clk_get_rate(&parent) / pll_config->extal_div;
  111. debug("%s[%i] MAIN clk: parent=%i extal_div=%i => rate=%u\n",
  112. __func__, __LINE__,
  113. core->parent, pll_config->extal_div, rate);
  114. return rate;
  115. case CLK_TYPE_GEN2_PLL0:
  116. /*
  117. * PLL0 is a configurable multiplier clock except on R-Car
  118. * V2H/E2. Register the PLL0 clock as a fixed factor clock for
  119. * now as there's no generic multiplier clock implementation and
  120. * we currently have no need to change the multiplier value.
  121. */
  122. mult = pll_config->pll0_mult;
  123. if (!mult) {
  124. value = readl(priv->base + CPG_PLL0CR);
  125. mult = (((value >> 24) & 0x7f) + 1) * 2;
  126. }
  127. rate = (gen2_clk_get_rate(&parent) * mult) / info->pll0_div;
  128. debug("%s[%i] PLL0 clk: parent=%i mult=%u => rate=%u\n",
  129. __func__, __LINE__, core->parent, mult, rate);
  130. return rate;
  131. case CLK_TYPE_GEN2_PLL1:
  132. rate = (gen2_clk_get_rate(&parent) * pll_config->pll1_mult) / 2;
  133. debug("%s[%i] PLL1 clk: parent=%i mul=%i => rate=%u\n",
  134. __func__, __LINE__,
  135. core->parent, pll_config->pll1_mult, rate);
  136. return rate;
  137. case CLK_TYPE_GEN2_PLL3:
  138. rate = gen2_clk_get_rate(&parent) * pll_config->pll3_mult;
  139. debug("%s[%i] PLL3 clk: parent=%i mul=%i => rate=%u\n",
  140. __func__, __LINE__,
  141. core->parent, pll_config->pll3_mult, rate);
  142. return rate;
  143. case CLK_TYPE_GEN2_SDH:
  144. value = (readl(priv->base + CPG_SDCKCR) >> 8) & 0xf;
  145. div = gen2_clk_get_sdh_div(cpg_sdh_div_table, value);
  146. rate = gen2_clk_get_rate(&parent) / div;
  147. debug("%s[%i] SDH clk: parent=%i div=%i => rate=%u\n",
  148. __func__, __LINE__,
  149. core->parent, div, rate);
  150. return rate;
  151. case CLK_TYPE_GEN2_SD0:
  152. value = (readl(priv->base + CPG_SDCKCR) >> 4) & 0xf;
  153. div = gen2_clk_get_sdh_div(cpg_sd01_div_table, value);
  154. rate = gen2_clk_get_rate(&parent) / div;
  155. debug("%s[%i] SD0 clk: parent=%i div=%i => rate=%u\n",
  156. __func__, __LINE__,
  157. core->parent, div, rate);
  158. return rate;
  159. case CLK_TYPE_GEN2_SD1:
  160. value = (readl(priv->base + CPG_SDCKCR) >> 0) & 0xf;
  161. div = gen2_clk_get_sdh_div(cpg_sd01_div_table, value);
  162. rate = gen2_clk_get_rate(&parent) / div;
  163. debug("%s[%i] SD1 clk: parent=%i div=%i => rate=%u\n",
  164. __func__, __LINE__,
  165. core->parent, div, rate);
  166. return rate;
  167. }
  168. printf("%s[%i] unknown fail\n", __func__, __LINE__);
  169. return -ENOENT;
  170. }
  171. static ulong gen2_clk_set_rate(struct clk *clk, ulong rate)
  172. {
  173. return gen2_clk_get_rate(clk);
  174. }
  175. static int gen2_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
  176. {
  177. if (args->args_count != 2) {
  178. debug("Invaild args_count: %d\n", args->args_count);
  179. return -EINVAL;
  180. }
  181. clk->id = (args->args[0] << 16) | args->args[1];
  182. return 0;
  183. }
  184. const struct clk_ops gen2_clk_ops = {
  185. .enable = gen2_clk_enable,
  186. .disable = gen2_clk_disable,
  187. .get_rate = gen2_clk_get_rate,
  188. .set_rate = gen2_clk_set_rate,
  189. .of_xlate = gen2_clk_of_xlate,
  190. };
  191. int gen2_clk_probe(struct udevice *dev)
  192. {
  193. struct gen2_clk_priv *priv = dev_get_priv(dev);
  194. struct cpg_mssr_info *info =
  195. (struct cpg_mssr_info *)dev_get_driver_data(dev);
  196. fdt_addr_t rst_base;
  197. u32 cpg_mode;
  198. int ret;
  199. priv->base = (struct gen2_base *)devfdt_get_addr(dev);
  200. if (!priv->base)
  201. return -EINVAL;
  202. priv->info = info;
  203. ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
  204. if (ret < 0)
  205. return ret;
  206. rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
  207. if (rst_base == FDT_ADDR_T_NONE)
  208. return -EINVAL;
  209. cpg_mode = readl(rst_base + CPG_RST_MODEMR);
  210. priv->cpg_pll_config =
  211. (struct rcar_gen2_cpg_pll_config *)info->get_pll_config(cpg_mode);
  212. if (!priv->cpg_pll_config->extal_div)
  213. return -EINVAL;
  214. ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
  215. if (ret < 0)
  216. return ret;
  217. if (info->extal_usb_node) {
  218. ret = clk_get_by_name(dev, info->extal_usb_node,
  219. &priv->clk_extal_usb);
  220. if (ret < 0)
  221. return ret;
  222. }
  223. return 0;
  224. }
  225. int gen2_clk_remove(struct udevice *dev)
  226. {
  227. struct gen2_clk_priv *priv = dev_get_priv(dev);
  228. return renesas_clk_remove(priv->base, priv->info);
  229. }