r8a77970-cpg-mssr.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Renesas R8A77970 CPG MSSR driver
  4. *
  5. * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com>
  6. *
  7. * Based on the following driver from Linux kernel:
  8. * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
  9. *
  10. * Copyright (C) 2016 Glider bvba
  11. */
  12. #include <common.h>
  13. #include <clk-uclass.h>
  14. #include <dm.h>
  15. #include <dt-bindings/clock/r8a77970-cpg-mssr.h>
  16. #include "renesas-cpg-mssr.h"
  17. #include "rcar-gen3-cpg.h"
  18. enum clk_ids {
  19. /* Core Clock Outputs exported to DT */
  20. LAST_DT_CORE_CLK = R8A77970_CLK_OSC,
  21. /* External Input Clocks */
  22. CLK_EXTAL,
  23. CLK_EXTALR,
  24. /* Internal Core Clocks */
  25. CLK_MAIN,
  26. CLK_PLL0,
  27. CLK_PLL1,
  28. CLK_PLL2,
  29. CLK_PLL3,
  30. CLK_PLL4,
  31. CLK_PLL1_DIV2,
  32. CLK_PLL1_DIV4,
  33. CLK_PLL0D2,
  34. CLK_PLL0D3,
  35. CLK_PLL0D5,
  36. CLK_PLL1D2,
  37. CLK_PE,
  38. CLK_S0,
  39. CLK_S1,
  40. CLK_S2,
  41. CLK_S3,
  42. CLK_SDSRC,
  43. CLK_RPCSRC,
  44. CLK_SSPSRC,
  45. CLK_RINT,
  46. /* Module Clocks */
  47. MOD_CLK_BASE
  48. };
  49. static const struct cpg_core_clk r8a77970_core_clks[] = {
  50. /* External Clock Inputs */
  51. DEF_INPUT("extal", CLK_EXTAL),
  52. DEF_INPUT("extalr", CLK_EXTALR),
  53. /* Internal Core Clocks */
  54. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
  55. DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
  56. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
  57. DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
  58. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  59. DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
  60. DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 4, 1),
  61. DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 6, 1),
  62. DEF_FIXED(".rpcsrc", CLK_RPCSRC, CLK_PLL1, 2, 1),
  63. /* Core Clock Outputs */
  64. DEF_BASE("z2", R8A77970_CLK_Z2, CLK_TYPE_GEN3_Z2, CLK_PLL1_DIV4),
  65. DEF_FIXED("ztr", R8A77970_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
  66. DEF_FIXED("ztrd2", R8A77970_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
  67. DEF_FIXED("zt", R8A77970_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
  68. DEF_FIXED("zx", R8A77970_CLK_ZX, CLK_PLL1_DIV2, 3, 1),
  69. DEF_FIXED("s1d1", R8A77970_CLK_S1D1, CLK_S1, 1, 1),
  70. DEF_FIXED("s1d2", R8A77970_CLK_S1D2, CLK_S1, 2, 1),
  71. DEF_FIXED("s1d4", R8A77970_CLK_S1D4, CLK_S1, 4, 1),
  72. DEF_FIXED("s2d1", R8A77970_CLK_S2D1, CLK_S2, 1, 1),
  73. DEF_FIXED("s2d2", R8A77970_CLK_S2D2, CLK_S2, 2, 1),
  74. DEF_FIXED("s2d4", R8A77970_CLK_S2D4, CLK_S2, 4, 1),
  75. DEF_GEN3_SD("sd0", R8A77970_CLK_SD0, CLK_PLL1_DIV4, 0x0074),
  76. DEF_GEN3_RPC("rpc", R8A77970_CLK_RPC, CLK_RPCSRC, 0x238),
  77. DEF_FIXED("cl", R8A77970_CLK_CL, CLK_PLL1_DIV2, 48, 1),
  78. DEF_FIXED("cp", R8A77970_CLK_CP, CLK_EXTAL, 2, 1),
  79. /* NOTE: HDMI, CSI, CAN etc. clock are missing */
  80. DEF_BASE("r", R8A77970_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
  81. };
  82. static const struct mssr_mod_clk r8a77970_mod_clks[] = {
  83. DEF_MOD("ivcp1e", 127, R8A77970_CLK_S2D1),
  84. DEF_MOD("scif4", 203, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */
  85. DEF_MOD("scif3", 204, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */
  86. DEF_MOD("scif1", 206, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */
  87. DEF_MOD("scif0", 207, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */
  88. DEF_MOD("msiof3", 208, R8A77970_CLK_MSO),
  89. DEF_MOD("msiof2", 209, R8A77970_CLK_MSO),
  90. DEF_MOD("msiof1", 210, R8A77970_CLK_MSO),
  91. DEF_MOD("msiof0", 211, R8A77970_CLK_MSO),
  92. DEF_MOD("mfis", 213, R8A77970_CLK_S2D2), /* @@ H3=S3D2 */
  93. DEF_MOD("sys-dmac2", 217, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  94. DEF_MOD("sys-dmac1", 218, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  95. DEF_MOD("sdif", 314, R8A77970_CLK_SD0),
  96. DEF_MOD("rwdt0", 402, R8A77970_CLK_R),
  97. DEF_MOD("intc-ex", 407, R8A77970_CLK_CP),
  98. DEF_MOD("intc-ap", 408, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  99. DEF_MOD("hscif3", 517, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  100. DEF_MOD("hscif2", 518, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  101. DEF_MOD("hscif1", 519, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  102. DEF_MOD("hscif0", 520, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */
  103. DEF_MOD("thermal", 522, R8A77970_CLK_CP),
  104. DEF_MOD("pwm", 523, R8A77970_CLK_S2D4),
  105. DEF_MOD("fcpvd0", 603, R8A77970_CLK_S2D1),
  106. DEF_MOD("vspd0", 623, R8A77970_CLK_S2D1),
  107. DEF_MOD("csi40", 716, R8A77970_CLK_CSI0),
  108. DEF_MOD("du0", 724, R8A77970_CLK_S2D1),
  109. DEF_MOD("lvds", 727, R8A77970_CLK_S2D1),
  110. DEF_MOD("vin3", 808, R8A77970_CLK_S2D1),
  111. DEF_MOD("vin2", 809, R8A77970_CLK_S2D1),
  112. DEF_MOD("vin1", 810, R8A77970_CLK_S2D1),
  113. DEF_MOD("vin0", 811, R8A77970_CLK_S2D1),
  114. DEF_MOD("etheravb", 812, R8A77970_CLK_S2D2),
  115. DEF_MOD("isp", 817, R8A77970_CLK_S2D1),
  116. DEF_MOD("gpio5", 907, R8A77970_CLK_CP),
  117. DEF_MOD("gpio4", 908, R8A77970_CLK_CP),
  118. DEF_MOD("gpio3", 909, R8A77970_CLK_CP),
  119. DEF_MOD("gpio2", 910, R8A77970_CLK_CP),
  120. DEF_MOD("gpio1", 911, R8A77970_CLK_CP),
  121. DEF_MOD("gpio0", 912, R8A77970_CLK_CP),
  122. DEF_MOD("can-fd", 914, R8A77970_CLK_S2D2),
  123. DEF_MOD("rpc", 917, R8A77970_CLK_RPC),
  124. DEF_MOD("i2c4", 927, R8A77970_CLK_S2D2),
  125. DEF_MOD("i2c3", 928, R8A77970_CLK_S2D2),
  126. DEF_MOD("i2c2", 929, R8A77970_CLK_S2D2),
  127. DEF_MOD("i2c1", 930, R8A77970_CLK_S2D2),
  128. DEF_MOD("i2c0", 931, R8A77970_CLK_S2D2),
  129. };
  130. /*
  131. * CPG Clock Data
  132. */
  133. /*
  134. * MD EXTAL PLL0 PLL1 PLL3
  135. * 14 13 19 (MHz)
  136. *-------------------------------------------------
  137. * 0 0 0 16.66 x 1 x192 x192 x96
  138. * 0 0 1 16.66 x 1 x192 x192 x80
  139. * 0 1 0 20 x 1 x160 x160 x80
  140. * 0 1 1 20 x 1 x160 x160 x66
  141. * 1 0 0 27 / 2 x236 x236 x118
  142. * 1 0 1 27 / 2 x236 x236 x98
  143. * 1 1 0 33.33 / 2 x192 x192 x96
  144. * 1 1 1 33.33 / 2 x192 x192 x80
  145. */
  146. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 12) | \
  147. (((md) & BIT(13)) >> 12) | \
  148. (((md) & BIT(19)) >> 19))
  149. static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[8] = {
  150. /* EXTAL div PLL1 mult/div PLL3 mult/div */
  151. { 1, 192, 1, 96, 1, },
  152. { 1, 192, 1, 80, 1, },
  153. { 1, 160, 1, 80, 1, },
  154. { 1, 160, 1, 66, 1, },
  155. { 2, 236, 1, 118, 1, },
  156. { 2, 236, 1, 98, 1, },
  157. { 2, 192, 1, 96, 1, },
  158. { 2, 192, 1, 80, 1, },
  159. };
  160. static const struct mstp_stop_table r8a77970_mstp_table[] = {
  161. { 0x00230000, 0x0, 0x00230000, 0 },
  162. { 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
  163. { 0x14062FD8, 0x2040, 0x14062FD8, 0 },
  164. { 0xFFFFFFDF, 0x400, 0xFFFFFFDF, 0 },
  165. { 0x80000184, 0x180, 0x80000184, 0 },
  166. { 0x83FFFFFF, 0x0, 0x83FFFFFF, 0 },
  167. { 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
  168. { 0xFFFFFFFF, 0x0, 0xFFFFFFFF, 0 },
  169. { 0x7FF3FFF4, 0x0, 0x7FF3FFF4, 0 },
  170. { 0xFBF7FF97, 0x0, 0xFBF7FF97, 0 },
  171. { 0xFFFEFFE0, 0x0, 0xFFFEFFE0, 0 },
  172. { 0x000000B7, 0x0, 0x000000B7, 0 },
  173. };
  174. static const void *r8a77970_get_pll_config(const u32 cpg_mode)
  175. {
  176. return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  177. }
  178. static const struct cpg_mssr_info r8a77970_cpg_mssr_info = {
  179. .core_clk = r8a77970_core_clks,
  180. .core_clk_size = ARRAY_SIZE(r8a77970_core_clks),
  181. .mod_clk = r8a77970_mod_clks,
  182. .mod_clk_size = ARRAY_SIZE(r8a77970_mod_clks),
  183. .mstp_table = r8a77970_mstp_table,
  184. .mstp_table_size = ARRAY_SIZE(r8a77970_mstp_table),
  185. .reset_node = "renesas,r8a77970-rst",
  186. .extalr_node = "extalr",
  187. .mod_clk_base = MOD_CLK_BASE,
  188. .clk_extal_id = CLK_EXTAL,
  189. .clk_extalr_id = CLK_EXTALR,
  190. .get_pll_config = r8a77970_get_pll_config,
  191. };
  192. static const struct udevice_id r8a77970_clk_ids[] = {
  193. {
  194. .compatible = "renesas,r8a77970-cpg-mssr",
  195. .data = (ulong)&r8a77970_cpg_mssr_info
  196. },
  197. { }
  198. };
  199. U_BOOT_DRIVER(clk_r8a77970) = {
  200. .name = "clk_r8a77970",
  201. .id = UCLASS_CLK,
  202. .of_match = r8a77970_clk_ids,
  203. .priv_auto_alloc_size = sizeof(struct gen3_clk_priv),
  204. .ops = &gen3_clk_ops,
  205. .probe = gen3_clk_probe,
  206. .remove = gen3_clk_remove,
  207. };