clk_rk3399.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * (C) Copyright 2015 Google, Inc
  4. * (C) 2017 Theobroma Systems Design und Consulting GmbH
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <dt-structs.h>
  10. #include <errno.h>
  11. #include <mapmem.h>
  12. #include <syscon.h>
  13. #include <bitfield.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/cru_rk3399.h>
  17. #include <asm/arch/hardware.h>
  18. #include <dm/lists.h>
  19. #include <dt-bindings/clock/rk3399-cru.h>
  20. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  21. struct rk3399_clk_plat {
  22. struct dtd_rockchip_rk3399_cru dtd;
  23. };
  24. struct rk3399_pmuclk_plat {
  25. struct dtd_rockchip_rk3399_pmucru dtd;
  26. };
  27. #endif
  28. struct pll_div {
  29. u32 refdiv;
  30. u32 fbdiv;
  31. u32 postdiv1;
  32. u32 postdiv2;
  33. u32 frac;
  34. };
  35. #define RATE_TO_DIV(input_rate, output_rate) \
  36. ((input_rate) / (output_rate) - 1);
  37. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  38. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  39. .refdiv = _refdiv,\
  40. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  41. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};
  42. #if defined(CONFIG_SPL_BUILD)
  43. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
  44. static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2, 2);
  45. #else
  46. static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 2, 2, 1);
  47. #endif
  48. static const struct pll_div apll_l_1600_cfg = PLL_DIVISORS(1600*MHz, 3, 1, 1);
  49. static const struct pll_div apll_l_600_cfg = PLL_DIVISORS(600*MHz, 1, 2, 1);
  50. static const struct pll_div *apll_l_cfgs[] = {
  51. [APLL_L_1600_MHZ] = &apll_l_1600_cfg,
  52. [APLL_L_600_MHZ] = &apll_l_600_cfg,
  53. };
  54. enum {
  55. /* PLL_CON0 */
  56. PLL_FBDIV_MASK = 0xfff,
  57. PLL_FBDIV_SHIFT = 0,
  58. /* PLL_CON1 */
  59. PLL_POSTDIV2_SHIFT = 12,
  60. PLL_POSTDIV2_MASK = 0x7 << PLL_POSTDIV2_SHIFT,
  61. PLL_POSTDIV1_SHIFT = 8,
  62. PLL_POSTDIV1_MASK = 0x7 << PLL_POSTDIV1_SHIFT,
  63. PLL_REFDIV_MASK = 0x3f,
  64. PLL_REFDIV_SHIFT = 0,
  65. /* PLL_CON2 */
  66. PLL_LOCK_STATUS_SHIFT = 31,
  67. PLL_LOCK_STATUS_MASK = 1 << PLL_LOCK_STATUS_SHIFT,
  68. PLL_FRACDIV_MASK = 0xffffff,
  69. PLL_FRACDIV_SHIFT = 0,
  70. /* PLL_CON3 */
  71. PLL_MODE_SHIFT = 8,
  72. PLL_MODE_MASK = 3 << PLL_MODE_SHIFT,
  73. PLL_MODE_SLOW = 0,
  74. PLL_MODE_NORM,
  75. PLL_MODE_DEEP,
  76. PLL_DSMPD_SHIFT = 3,
  77. PLL_DSMPD_MASK = 1 << PLL_DSMPD_SHIFT,
  78. PLL_INTEGER_MODE = 1,
  79. /* PMUCRU_CLKSEL_CON0 */
  80. PMU_PCLK_DIV_CON_MASK = 0x1f,
  81. PMU_PCLK_DIV_CON_SHIFT = 0,
  82. /* PMUCRU_CLKSEL_CON1 */
  83. SPI3_PLL_SEL_SHIFT = 7,
  84. SPI3_PLL_SEL_MASK = 1 << SPI3_PLL_SEL_SHIFT,
  85. SPI3_PLL_SEL_24M = 0,
  86. SPI3_PLL_SEL_PPLL = 1,
  87. SPI3_DIV_CON_SHIFT = 0x0,
  88. SPI3_DIV_CON_MASK = 0x7f,
  89. /* PMUCRU_CLKSEL_CON2 */
  90. I2C_DIV_CON_MASK = 0x7f,
  91. CLK_I2C8_DIV_CON_SHIFT = 8,
  92. CLK_I2C0_DIV_CON_SHIFT = 0,
  93. /* PMUCRU_CLKSEL_CON3 */
  94. CLK_I2C4_DIV_CON_SHIFT = 0,
  95. /* CLKSEL_CON0 */
  96. ACLKM_CORE_L_DIV_CON_SHIFT = 8,
  97. ACLKM_CORE_L_DIV_CON_MASK = 0x1f << ACLKM_CORE_L_DIV_CON_SHIFT,
  98. CLK_CORE_L_PLL_SEL_SHIFT = 6,
  99. CLK_CORE_L_PLL_SEL_MASK = 3 << CLK_CORE_L_PLL_SEL_SHIFT,
  100. CLK_CORE_L_PLL_SEL_ALPLL = 0x0,
  101. CLK_CORE_L_PLL_SEL_ABPLL = 0x1,
  102. CLK_CORE_L_PLL_SEL_DPLL = 0x10,
  103. CLK_CORE_L_PLL_SEL_GPLL = 0x11,
  104. CLK_CORE_L_DIV_MASK = 0x1f,
  105. CLK_CORE_L_DIV_SHIFT = 0,
  106. /* CLKSEL_CON1 */
  107. PCLK_DBG_L_DIV_SHIFT = 0x8,
  108. PCLK_DBG_L_DIV_MASK = 0x1f << PCLK_DBG_L_DIV_SHIFT,
  109. ATCLK_CORE_L_DIV_SHIFT = 0,
  110. ATCLK_CORE_L_DIV_MASK = 0x1f << ATCLK_CORE_L_DIV_SHIFT,
  111. /* CLKSEL_CON14 */
  112. PCLK_PERIHP_DIV_CON_SHIFT = 12,
  113. PCLK_PERIHP_DIV_CON_MASK = 0x7 << PCLK_PERIHP_DIV_CON_SHIFT,
  114. HCLK_PERIHP_DIV_CON_SHIFT = 8,
  115. HCLK_PERIHP_DIV_CON_MASK = 3 << HCLK_PERIHP_DIV_CON_SHIFT,
  116. ACLK_PERIHP_PLL_SEL_SHIFT = 7,
  117. ACLK_PERIHP_PLL_SEL_MASK = 1 << ACLK_PERIHP_PLL_SEL_SHIFT,
  118. ACLK_PERIHP_PLL_SEL_CPLL = 0,
  119. ACLK_PERIHP_PLL_SEL_GPLL = 1,
  120. ACLK_PERIHP_DIV_CON_SHIFT = 0,
  121. ACLK_PERIHP_DIV_CON_MASK = 0x1f,
  122. /* CLKSEL_CON21 */
  123. ACLK_EMMC_PLL_SEL_SHIFT = 7,
  124. ACLK_EMMC_PLL_SEL_MASK = 0x1 << ACLK_EMMC_PLL_SEL_SHIFT,
  125. ACLK_EMMC_PLL_SEL_GPLL = 0x1,
  126. ACLK_EMMC_DIV_CON_SHIFT = 0,
  127. ACLK_EMMC_DIV_CON_MASK = 0x1f,
  128. /* CLKSEL_CON22 */
  129. CLK_EMMC_PLL_SHIFT = 8,
  130. CLK_EMMC_PLL_MASK = 0x7 << CLK_EMMC_PLL_SHIFT,
  131. CLK_EMMC_PLL_SEL_GPLL = 0x1,
  132. CLK_EMMC_PLL_SEL_24M = 0x5,
  133. CLK_EMMC_DIV_CON_SHIFT = 0,
  134. CLK_EMMC_DIV_CON_MASK = 0x7f << CLK_EMMC_DIV_CON_SHIFT,
  135. /* CLKSEL_CON23 */
  136. PCLK_PERILP0_DIV_CON_SHIFT = 12,
  137. PCLK_PERILP0_DIV_CON_MASK = 0x7 << PCLK_PERILP0_DIV_CON_SHIFT,
  138. HCLK_PERILP0_DIV_CON_SHIFT = 8,
  139. HCLK_PERILP0_DIV_CON_MASK = 3 << HCLK_PERILP0_DIV_CON_SHIFT,
  140. ACLK_PERILP0_PLL_SEL_SHIFT = 7,
  141. ACLK_PERILP0_PLL_SEL_MASK = 1 << ACLK_PERILP0_PLL_SEL_SHIFT,
  142. ACLK_PERILP0_PLL_SEL_CPLL = 0,
  143. ACLK_PERILP0_PLL_SEL_GPLL = 1,
  144. ACLK_PERILP0_DIV_CON_SHIFT = 0,
  145. ACLK_PERILP0_DIV_CON_MASK = 0x1f,
  146. /* CLKSEL_CON25 */
  147. PCLK_PERILP1_DIV_CON_SHIFT = 8,
  148. PCLK_PERILP1_DIV_CON_MASK = 0x7 << PCLK_PERILP1_DIV_CON_SHIFT,
  149. HCLK_PERILP1_PLL_SEL_SHIFT = 7,
  150. HCLK_PERILP1_PLL_SEL_MASK = 1 << HCLK_PERILP1_PLL_SEL_SHIFT,
  151. HCLK_PERILP1_PLL_SEL_CPLL = 0,
  152. HCLK_PERILP1_PLL_SEL_GPLL = 1,
  153. HCLK_PERILP1_DIV_CON_SHIFT = 0,
  154. HCLK_PERILP1_DIV_CON_MASK = 0x1f,
  155. /* CLKSEL_CON26 */
  156. CLK_SARADC_DIV_CON_SHIFT = 8,
  157. CLK_SARADC_DIV_CON_MASK = GENMASK(15, 8),
  158. CLK_SARADC_DIV_CON_WIDTH = 8,
  159. /* CLKSEL_CON27 */
  160. CLK_TSADC_SEL_X24M = 0x0,
  161. CLK_TSADC_SEL_SHIFT = 15,
  162. CLK_TSADC_SEL_MASK = 1 << CLK_TSADC_SEL_SHIFT,
  163. CLK_TSADC_DIV_CON_SHIFT = 0,
  164. CLK_TSADC_DIV_CON_MASK = 0x3ff,
  165. /* CLKSEL_CON47 & CLKSEL_CON48 */
  166. ACLK_VOP_PLL_SEL_SHIFT = 6,
  167. ACLK_VOP_PLL_SEL_MASK = 0x3 << ACLK_VOP_PLL_SEL_SHIFT,
  168. ACLK_VOP_PLL_SEL_CPLL = 0x1,
  169. ACLK_VOP_DIV_CON_SHIFT = 0,
  170. ACLK_VOP_DIV_CON_MASK = 0x1f << ACLK_VOP_DIV_CON_SHIFT,
  171. /* CLKSEL_CON49 & CLKSEL_CON50 */
  172. DCLK_VOP_DCLK_SEL_SHIFT = 11,
  173. DCLK_VOP_DCLK_SEL_MASK = 1 << DCLK_VOP_DCLK_SEL_SHIFT,
  174. DCLK_VOP_DCLK_SEL_DIVOUT = 0,
  175. DCLK_VOP_PLL_SEL_SHIFT = 8,
  176. DCLK_VOP_PLL_SEL_MASK = 3 << DCLK_VOP_PLL_SEL_SHIFT,
  177. DCLK_VOP_PLL_SEL_VPLL = 0,
  178. DCLK_VOP_DIV_CON_MASK = 0xff,
  179. DCLK_VOP_DIV_CON_SHIFT = 0,
  180. /* CLKSEL_CON58 */
  181. CLK_SPI_PLL_SEL_WIDTH = 1,
  182. CLK_SPI_PLL_SEL_MASK = ((1 < CLK_SPI_PLL_SEL_WIDTH) - 1),
  183. CLK_SPI_PLL_SEL_CPLL = 0,
  184. CLK_SPI_PLL_SEL_GPLL = 1,
  185. CLK_SPI_PLL_DIV_CON_WIDTH = 7,
  186. CLK_SPI_PLL_DIV_CON_MASK = ((1 << CLK_SPI_PLL_DIV_CON_WIDTH) - 1),
  187. CLK_SPI5_PLL_DIV_CON_SHIFT = 8,
  188. CLK_SPI5_PLL_SEL_SHIFT = 15,
  189. /* CLKSEL_CON59 */
  190. CLK_SPI1_PLL_SEL_SHIFT = 15,
  191. CLK_SPI1_PLL_DIV_CON_SHIFT = 8,
  192. CLK_SPI0_PLL_SEL_SHIFT = 7,
  193. CLK_SPI0_PLL_DIV_CON_SHIFT = 0,
  194. /* CLKSEL_CON60 */
  195. CLK_SPI4_PLL_SEL_SHIFT = 15,
  196. CLK_SPI4_PLL_DIV_CON_SHIFT = 8,
  197. CLK_SPI2_PLL_SEL_SHIFT = 7,
  198. CLK_SPI2_PLL_DIV_CON_SHIFT = 0,
  199. /* CLKSEL_CON61 */
  200. CLK_I2C_PLL_SEL_MASK = 1,
  201. CLK_I2C_PLL_SEL_CPLL = 0,
  202. CLK_I2C_PLL_SEL_GPLL = 1,
  203. CLK_I2C5_PLL_SEL_SHIFT = 15,
  204. CLK_I2C5_DIV_CON_SHIFT = 8,
  205. CLK_I2C1_PLL_SEL_SHIFT = 7,
  206. CLK_I2C1_DIV_CON_SHIFT = 0,
  207. /* CLKSEL_CON62 */
  208. CLK_I2C6_PLL_SEL_SHIFT = 15,
  209. CLK_I2C6_DIV_CON_SHIFT = 8,
  210. CLK_I2C2_PLL_SEL_SHIFT = 7,
  211. CLK_I2C2_DIV_CON_SHIFT = 0,
  212. /* CLKSEL_CON63 */
  213. CLK_I2C7_PLL_SEL_SHIFT = 15,
  214. CLK_I2C7_DIV_CON_SHIFT = 8,
  215. CLK_I2C3_PLL_SEL_SHIFT = 7,
  216. CLK_I2C3_DIV_CON_SHIFT = 0,
  217. /* CRU_SOFTRST_CON4 */
  218. RESETN_DDR0_REQ_SHIFT = 8,
  219. RESETN_DDR0_REQ_MASK = 1 << RESETN_DDR0_REQ_SHIFT,
  220. RESETN_DDRPHY0_REQ_SHIFT = 9,
  221. RESETN_DDRPHY0_REQ_MASK = 1 << RESETN_DDRPHY0_REQ_SHIFT,
  222. RESETN_DDR1_REQ_SHIFT = 12,
  223. RESETN_DDR1_REQ_MASK = 1 << RESETN_DDR1_REQ_SHIFT,
  224. RESETN_DDRPHY1_REQ_SHIFT = 13,
  225. RESETN_DDRPHY1_REQ_MASK = 1 << RESETN_DDRPHY1_REQ_SHIFT,
  226. };
  227. #define VCO_MAX_KHZ (3200 * (MHz / KHz))
  228. #define VCO_MIN_KHZ (800 * (MHz / KHz))
  229. #define OUTPUT_MAX_KHZ (3200 * (MHz / KHz))
  230. #define OUTPUT_MIN_KHZ (16 * (MHz / KHz))
  231. /*
  232. * the div restructions of pll in integer mode, these are defined in
  233. * * CRU_*PLL_CON0 or PMUCRU_*PLL_CON0
  234. */
  235. #define PLL_DIV_MIN 16
  236. #define PLL_DIV_MAX 3200
  237. /*
  238. * How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
  239. * Formulas also embedded within the Fractional PLL Verilog model:
  240. * If DSMPD = 1 (DSM is disabled, "integer mode")
  241. * FOUTVCO = FREF / REFDIV * FBDIV
  242. * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
  243. * Where:
  244. * FOUTVCO = Fractional PLL non-divided output frequency
  245. * FOUTPOSTDIV = Fractional PLL divided output frequency
  246. * (output of second post divider)
  247. * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
  248. * REFDIV = Fractional PLL input reference clock divider
  249. * FBDIV = Integer value programmed into feedback divide
  250. *
  251. */
  252. static void rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
  253. {
  254. /* All 8 PLLs have same VCO and output frequency range restrictions. */
  255. u32 vco_khz = OSC_HZ / 1000 * div->fbdiv / div->refdiv;
  256. u32 output_khz = vco_khz / div->postdiv1 / div->postdiv2;
  257. debug("PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, "
  258. "postdiv2=%d, vco=%u khz, output=%u khz\n",
  259. pll_con, div->fbdiv, div->refdiv, div->postdiv1,
  260. div->postdiv2, vco_khz, output_khz);
  261. assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
  262. output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
  263. div->fbdiv >= PLL_DIV_MIN && div->fbdiv <= PLL_DIV_MAX);
  264. /*
  265. * When power on or changing PLL setting,
  266. * we must force PLL into slow mode to ensure output stable clock.
  267. */
  268. rk_clrsetreg(&pll_con[3], PLL_MODE_MASK,
  269. PLL_MODE_SLOW << PLL_MODE_SHIFT);
  270. /* use integer mode */
  271. rk_clrsetreg(&pll_con[3], PLL_DSMPD_MASK,
  272. PLL_INTEGER_MODE << PLL_DSMPD_SHIFT);
  273. rk_clrsetreg(&pll_con[0], PLL_FBDIV_MASK,
  274. div->fbdiv << PLL_FBDIV_SHIFT);
  275. rk_clrsetreg(&pll_con[1],
  276. PLL_POSTDIV2_MASK | PLL_POSTDIV1_MASK |
  277. PLL_REFDIV_MASK | PLL_REFDIV_SHIFT,
  278. (div->postdiv2 << PLL_POSTDIV2_SHIFT) |
  279. (div->postdiv1 << PLL_POSTDIV1_SHIFT) |
  280. (div->refdiv << PLL_REFDIV_SHIFT));
  281. /* waiting for pll lock */
  282. while (!(readl(&pll_con[2]) & (1 << PLL_LOCK_STATUS_SHIFT)))
  283. udelay(1);
  284. /* pll enter normal mode */
  285. rk_clrsetreg(&pll_con[3], PLL_MODE_MASK,
  286. PLL_MODE_NORM << PLL_MODE_SHIFT);
  287. }
  288. static int pll_para_config(u32 freq_hz, struct pll_div *div)
  289. {
  290. u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0;
  291. u32 postdiv1, postdiv2 = 1;
  292. u32 fref_khz;
  293. u32 diff_khz, best_diff_khz;
  294. const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16;
  295. const u32 max_postdiv1 = 7, max_postdiv2 = 7;
  296. u32 vco_khz;
  297. u32 freq_khz = freq_hz / KHz;
  298. if (!freq_hz) {
  299. printf("%s: the frequency can't be 0 Hz\n", __func__);
  300. return -1;
  301. }
  302. postdiv1 = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
  303. if (postdiv1 > max_postdiv1) {
  304. postdiv2 = DIV_ROUND_UP(postdiv1, max_postdiv1);
  305. postdiv1 = DIV_ROUND_UP(postdiv1, postdiv2);
  306. }
  307. vco_khz = freq_khz * postdiv1 * postdiv2;
  308. if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ ||
  309. postdiv2 > max_postdiv2) {
  310. printf("%s: Cannot find out a supported VCO"
  311. " for Frequency (%uHz).\n", __func__, freq_hz);
  312. return -1;
  313. }
  314. div->postdiv1 = postdiv1;
  315. div->postdiv2 = postdiv2;
  316. best_diff_khz = vco_khz;
  317. for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) {
  318. fref_khz = ref_khz / refdiv;
  319. fbdiv = vco_khz / fref_khz;
  320. if ((fbdiv >= max_fbdiv) || (fbdiv <= min_fbdiv))
  321. continue;
  322. diff_khz = vco_khz - fbdiv * fref_khz;
  323. if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) {
  324. fbdiv++;
  325. diff_khz = fref_khz - diff_khz;
  326. }
  327. if (diff_khz >= best_diff_khz)
  328. continue;
  329. best_diff_khz = diff_khz;
  330. div->refdiv = refdiv;
  331. div->fbdiv = fbdiv;
  332. }
  333. if (best_diff_khz > 4 * (MHz/KHz)) {
  334. printf("%s: Failed to match output frequency %u, "
  335. "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
  336. best_diff_khz * KHz);
  337. return -1;
  338. }
  339. return 0;
  340. }
  341. void rk3399_configure_cpu(struct rk3399_cru *cru,
  342. enum apll_l_frequencies apll_l_freq)
  343. {
  344. u32 aclkm_div;
  345. u32 pclk_dbg_div;
  346. u32 atclk_div;
  347. rkclk_set_pll(&cru->apll_l_con[0], apll_l_cfgs[apll_l_freq]);
  348. aclkm_div = APLL_HZ / ACLKM_CORE_HZ - 1;
  349. assert((aclkm_div + 1) * ACLKM_CORE_HZ == APLL_HZ &&
  350. aclkm_div < 0x1f);
  351. pclk_dbg_div = APLL_HZ / PCLK_DBG_HZ - 1;
  352. assert((pclk_dbg_div + 1) * PCLK_DBG_HZ == APLL_HZ &&
  353. pclk_dbg_div < 0x1f);
  354. atclk_div = APLL_HZ / ATCLK_CORE_HZ - 1;
  355. assert((atclk_div + 1) * ATCLK_CORE_HZ == APLL_HZ &&
  356. atclk_div < 0x1f);
  357. rk_clrsetreg(&cru->clksel_con[0],
  358. ACLKM_CORE_L_DIV_CON_MASK | CLK_CORE_L_PLL_SEL_MASK |
  359. CLK_CORE_L_DIV_MASK,
  360. aclkm_div << ACLKM_CORE_L_DIV_CON_SHIFT |
  361. CLK_CORE_L_PLL_SEL_ALPLL << CLK_CORE_L_PLL_SEL_SHIFT |
  362. 0 << CLK_CORE_L_DIV_SHIFT);
  363. rk_clrsetreg(&cru->clksel_con[1],
  364. PCLK_DBG_L_DIV_MASK | ATCLK_CORE_L_DIV_MASK,
  365. pclk_dbg_div << PCLK_DBG_L_DIV_SHIFT |
  366. atclk_div << ATCLK_CORE_L_DIV_SHIFT);
  367. }
  368. #define I2C_CLK_REG_MASK(bus) \
  369. (I2C_DIV_CON_MASK << \
  370. CLK_I2C ##bus## _DIV_CON_SHIFT | \
  371. CLK_I2C_PLL_SEL_MASK << \
  372. CLK_I2C ##bus## _PLL_SEL_SHIFT)
  373. #define I2C_CLK_REG_VALUE(bus, clk_div) \
  374. ((clk_div - 1) << \
  375. CLK_I2C ##bus## _DIV_CON_SHIFT | \
  376. CLK_I2C_PLL_SEL_GPLL << \
  377. CLK_I2C ##bus## _PLL_SEL_SHIFT)
  378. #define I2C_CLK_DIV_VALUE(con, bus) \
  379. (con >> CLK_I2C ##bus## _DIV_CON_SHIFT) & \
  380. I2C_DIV_CON_MASK;
  381. #define I2C_PMUCLK_REG_MASK(bus) \
  382. (I2C_DIV_CON_MASK << \
  383. CLK_I2C ##bus## _DIV_CON_SHIFT)
  384. #define I2C_PMUCLK_REG_VALUE(bus, clk_div) \
  385. ((clk_div - 1) << \
  386. CLK_I2C ##bus## _DIV_CON_SHIFT)
  387. static ulong rk3399_i2c_get_clk(struct rk3399_cru *cru, ulong clk_id)
  388. {
  389. u32 div, con;
  390. switch (clk_id) {
  391. case SCLK_I2C1:
  392. con = readl(&cru->clksel_con[61]);
  393. div = I2C_CLK_DIV_VALUE(con, 1);
  394. break;
  395. case SCLK_I2C2:
  396. con = readl(&cru->clksel_con[62]);
  397. div = I2C_CLK_DIV_VALUE(con, 2);
  398. break;
  399. case SCLK_I2C3:
  400. con = readl(&cru->clksel_con[63]);
  401. div = I2C_CLK_DIV_VALUE(con, 3);
  402. break;
  403. case SCLK_I2C5:
  404. con = readl(&cru->clksel_con[61]);
  405. div = I2C_CLK_DIV_VALUE(con, 5);
  406. break;
  407. case SCLK_I2C6:
  408. con = readl(&cru->clksel_con[62]);
  409. div = I2C_CLK_DIV_VALUE(con, 6);
  410. break;
  411. case SCLK_I2C7:
  412. con = readl(&cru->clksel_con[63]);
  413. div = I2C_CLK_DIV_VALUE(con, 7);
  414. break;
  415. default:
  416. printf("do not support this i2c bus\n");
  417. return -EINVAL;
  418. }
  419. return DIV_TO_RATE(GPLL_HZ, div);
  420. }
  421. static ulong rk3399_i2c_set_clk(struct rk3399_cru *cru, ulong clk_id, uint hz)
  422. {
  423. int src_clk_div;
  424. /* i2c0,4,8 src clock from ppll, i2c1,2,3,5,6,7 src clock from gpll*/
  425. src_clk_div = GPLL_HZ / hz;
  426. assert(src_clk_div - 1 < 127);
  427. switch (clk_id) {
  428. case SCLK_I2C1:
  429. rk_clrsetreg(&cru->clksel_con[61], I2C_CLK_REG_MASK(1),
  430. I2C_CLK_REG_VALUE(1, src_clk_div));
  431. break;
  432. case SCLK_I2C2:
  433. rk_clrsetreg(&cru->clksel_con[62], I2C_CLK_REG_MASK(2),
  434. I2C_CLK_REG_VALUE(2, src_clk_div));
  435. break;
  436. case SCLK_I2C3:
  437. rk_clrsetreg(&cru->clksel_con[63], I2C_CLK_REG_MASK(3),
  438. I2C_CLK_REG_VALUE(3, src_clk_div));
  439. break;
  440. case SCLK_I2C5:
  441. rk_clrsetreg(&cru->clksel_con[61], I2C_CLK_REG_MASK(5),
  442. I2C_CLK_REG_VALUE(5, src_clk_div));
  443. break;
  444. case SCLK_I2C6:
  445. rk_clrsetreg(&cru->clksel_con[62], I2C_CLK_REG_MASK(6),
  446. I2C_CLK_REG_VALUE(6, src_clk_div));
  447. break;
  448. case SCLK_I2C7:
  449. rk_clrsetreg(&cru->clksel_con[63], I2C_CLK_REG_MASK(7),
  450. I2C_CLK_REG_VALUE(7, src_clk_div));
  451. break;
  452. default:
  453. printf("do not support this i2c bus\n");
  454. return -EINVAL;
  455. }
  456. return rk3399_i2c_get_clk(cru, clk_id);
  457. }
  458. /*
  459. * RK3399 SPI clocks have a common divider-width (7 bits) and a single bit
  460. * to select either CPLL or GPLL as the clock-parent. The location within
  461. * the enclosing CLKSEL_CON (i.e. div_shift and sel_shift) are variable.
  462. */
  463. struct spi_clkreg {
  464. uint8_t reg; /* CLKSEL_CON[reg] register in CRU */
  465. uint8_t div_shift;
  466. uint8_t sel_shift;
  467. };
  468. /*
  469. * The entries are numbered relative to their offset from SCLK_SPI0.
  470. *
  471. * Note that SCLK_SPI3 (which is configured via PMUCRU and requires different
  472. * logic is not supported).
  473. */
  474. static const struct spi_clkreg spi_clkregs[] = {
  475. [0] = { .reg = 59,
  476. .div_shift = CLK_SPI0_PLL_DIV_CON_SHIFT,
  477. .sel_shift = CLK_SPI0_PLL_SEL_SHIFT, },
  478. [1] = { .reg = 59,
  479. .div_shift = CLK_SPI1_PLL_DIV_CON_SHIFT,
  480. .sel_shift = CLK_SPI1_PLL_SEL_SHIFT, },
  481. [2] = { .reg = 60,
  482. .div_shift = CLK_SPI2_PLL_DIV_CON_SHIFT,
  483. .sel_shift = CLK_SPI2_PLL_SEL_SHIFT, },
  484. [3] = { .reg = 60,
  485. .div_shift = CLK_SPI4_PLL_DIV_CON_SHIFT,
  486. .sel_shift = CLK_SPI4_PLL_SEL_SHIFT, },
  487. [4] = { .reg = 58,
  488. .div_shift = CLK_SPI5_PLL_DIV_CON_SHIFT,
  489. .sel_shift = CLK_SPI5_PLL_SEL_SHIFT, },
  490. };
  491. static ulong rk3399_spi_get_clk(struct rk3399_cru *cru, ulong clk_id)
  492. {
  493. const struct spi_clkreg *spiclk = NULL;
  494. u32 div, val;
  495. switch (clk_id) {
  496. case SCLK_SPI0 ... SCLK_SPI5:
  497. spiclk = &spi_clkregs[clk_id - SCLK_SPI0];
  498. break;
  499. default:
  500. pr_err("%s: SPI clk-id %ld not supported\n", __func__, clk_id);
  501. return -EINVAL;
  502. }
  503. val = readl(&cru->clksel_con[spiclk->reg]);
  504. div = bitfield_extract(val, spiclk->div_shift,
  505. CLK_SPI_PLL_DIV_CON_WIDTH);
  506. return DIV_TO_RATE(GPLL_HZ, div);
  507. }
  508. static ulong rk3399_spi_set_clk(struct rk3399_cru *cru, ulong clk_id, uint hz)
  509. {
  510. const struct spi_clkreg *spiclk = NULL;
  511. int src_clk_div;
  512. src_clk_div = DIV_ROUND_UP(GPLL_HZ, hz) - 1;
  513. assert(src_clk_div < 128);
  514. switch (clk_id) {
  515. case SCLK_SPI1 ... SCLK_SPI5:
  516. spiclk = &spi_clkregs[clk_id - SCLK_SPI0];
  517. break;
  518. default:
  519. pr_err("%s: SPI clk-id %ld not supported\n", __func__, clk_id);
  520. return -EINVAL;
  521. }
  522. rk_clrsetreg(&cru->clksel_con[spiclk->reg],
  523. ((CLK_SPI_PLL_DIV_CON_MASK << spiclk->div_shift) |
  524. (CLK_SPI_PLL_SEL_GPLL << spiclk->sel_shift)),
  525. ((src_clk_div << spiclk->div_shift) |
  526. (CLK_SPI_PLL_SEL_GPLL << spiclk->sel_shift)));
  527. return rk3399_spi_get_clk(cru, clk_id);
  528. }
  529. static ulong rk3399_vop_set_clk(struct rk3399_cru *cru, ulong clk_id, u32 hz)
  530. {
  531. struct pll_div vpll_config = {0};
  532. int aclk_vop = 198*MHz;
  533. void *aclkreg_addr, *dclkreg_addr;
  534. u32 div;
  535. switch (clk_id) {
  536. case DCLK_VOP0:
  537. aclkreg_addr = &cru->clksel_con[47];
  538. dclkreg_addr = &cru->clksel_con[49];
  539. break;
  540. case DCLK_VOP1:
  541. aclkreg_addr = &cru->clksel_con[48];
  542. dclkreg_addr = &cru->clksel_con[50];
  543. break;
  544. default:
  545. return -EINVAL;
  546. }
  547. /* vop aclk source clk: cpll */
  548. div = CPLL_HZ / aclk_vop;
  549. assert(div - 1 < 32);
  550. rk_clrsetreg(aclkreg_addr,
  551. ACLK_VOP_PLL_SEL_MASK | ACLK_VOP_DIV_CON_MASK,
  552. ACLK_VOP_PLL_SEL_CPLL << ACLK_VOP_PLL_SEL_SHIFT |
  553. (div - 1) << ACLK_VOP_DIV_CON_SHIFT);
  554. /* vop dclk source from vpll, and equals to vpll(means div == 1) */
  555. if (pll_para_config(hz, &vpll_config))
  556. return -1;
  557. rkclk_set_pll(&cru->vpll_con[0], &vpll_config);
  558. rk_clrsetreg(dclkreg_addr,
  559. DCLK_VOP_DCLK_SEL_MASK | DCLK_VOP_PLL_SEL_MASK|
  560. DCLK_VOP_DIV_CON_MASK,
  561. DCLK_VOP_DCLK_SEL_DIVOUT << DCLK_VOP_DCLK_SEL_SHIFT |
  562. DCLK_VOP_PLL_SEL_VPLL << DCLK_VOP_PLL_SEL_SHIFT |
  563. (1 - 1) << DCLK_VOP_DIV_CON_SHIFT);
  564. return hz;
  565. }
  566. static ulong rk3399_mmc_get_clk(struct rk3399_cru *cru, uint clk_id)
  567. {
  568. u32 div, con;
  569. switch (clk_id) {
  570. case HCLK_SDMMC:
  571. case SCLK_SDMMC:
  572. con = readl(&cru->clksel_con[16]);
  573. /* dwmmc controller have internal div 2 */
  574. div = 2;
  575. break;
  576. case SCLK_EMMC:
  577. con = readl(&cru->clksel_con[21]);
  578. div = 1;
  579. break;
  580. default:
  581. return -EINVAL;
  582. }
  583. div *= (con & CLK_EMMC_DIV_CON_MASK) >> CLK_EMMC_DIV_CON_SHIFT;
  584. if ((con & CLK_EMMC_PLL_MASK) >> CLK_EMMC_PLL_SHIFT
  585. == CLK_EMMC_PLL_SEL_24M)
  586. return DIV_TO_RATE(OSC_HZ, div);
  587. else
  588. return DIV_TO_RATE(GPLL_HZ, div);
  589. }
  590. static ulong rk3399_mmc_set_clk(struct rk3399_cru *cru,
  591. ulong clk_id, ulong set_rate)
  592. {
  593. int src_clk_div;
  594. int aclk_emmc = 198*MHz;
  595. switch (clk_id) {
  596. case HCLK_SDMMC:
  597. case SCLK_SDMMC:
  598. /* Select clk_sdmmc source from GPLL by default */
  599. /* mmc clock defaulg div 2 internal, provide double in cru */
  600. src_clk_div = DIV_ROUND_UP(GPLL_HZ / 2, set_rate);
  601. if (src_clk_div > 128) {
  602. /* use 24MHz source for 400KHz clock */
  603. src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, set_rate);
  604. assert(src_clk_div - 1 < 128);
  605. rk_clrsetreg(&cru->clksel_con[16],
  606. CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK,
  607. CLK_EMMC_PLL_SEL_24M << CLK_EMMC_PLL_SHIFT |
  608. (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT);
  609. } else {
  610. rk_clrsetreg(&cru->clksel_con[16],
  611. CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK,
  612. CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
  613. (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT);
  614. }
  615. break;
  616. case SCLK_EMMC:
  617. /* Select aclk_emmc source from GPLL */
  618. src_clk_div = DIV_ROUND_UP(GPLL_HZ , aclk_emmc);
  619. assert(src_clk_div - 1 < 32);
  620. rk_clrsetreg(&cru->clksel_con[21],
  621. ACLK_EMMC_PLL_SEL_MASK | ACLK_EMMC_DIV_CON_MASK,
  622. ACLK_EMMC_PLL_SEL_GPLL << ACLK_EMMC_PLL_SEL_SHIFT |
  623. (src_clk_div - 1) << ACLK_EMMC_DIV_CON_SHIFT);
  624. /* Select clk_emmc source from GPLL too */
  625. src_clk_div = DIV_ROUND_UP(GPLL_HZ, set_rate);
  626. assert(src_clk_div - 1 < 128);
  627. rk_clrsetreg(&cru->clksel_con[22],
  628. CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK,
  629. CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
  630. (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT);
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. return rk3399_mmc_get_clk(cru, clk_id);
  636. }
  637. static ulong rk3399_gmac_set_clk(struct rk3399_cru *cru, ulong rate)
  638. {
  639. ulong ret;
  640. /*
  641. * The RGMII CLK can be derived either from an external "clkin"
  642. * or can be generated from internally by a divider from SCLK_MAC.
  643. */
  644. if (readl(&cru->clksel_con[19]) & BIT(4)) {
  645. /* An external clock will always generate the right rate... */
  646. ret = rate;
  647. } else {
  648. /*
  649. * No platform uses an internal clock to date.
  650. * Implement this once it becomes necessary and print an error
  651. * if someone tries to use it (while it remains unimplemented).
  652. */
  653. pr_err("%s: internal clock is UNIMPLEMENTED\n", __func__);
  654. ret = 0;
  655. }
  656. return ret;
  657. }
  658. #define PMUSGRF_DDR_RGN_CON16 0xff330040
  659. static ulong rk3399_ddr_set_clk(struct rk3399_cru *cru,
  660. ulong set_rate)
  661. {
  662. struct pll_div dpll_cfg;
  663. /* IC ECO bug, need to set this register */
  664. writel(0xc000c000, PMUSGRF_DDR_RGN_CON16);
  665. /* clk_ddrc == DPLL = 24MHz / refdiv * fbdiv / postdiv1 / postdiv2 */
  666. switch (set_rate) {
  667. case 200*MHz:
  668. dpll_cfg = (struct pll_div)
  669. {.refdiv = 1, .fbdiv = 50, .postdiv1 = 6, .postdiv2 = 1};
  670. break;
  671. case 300*MHz:
  672. dpll_cfg = (struct pll_div)
  673. {.refdiv = 2, .fbdiv = 100, .postdiv1 = 4, .postdiv2 = 1};
  674. break;
  675. case 666*MHz:
  676. dpll_cfg = (struct pll_div)
  677. {.refdiv = 2, .fbdiv = 111, .postdiv1 = 2, .postdiv2 = 1};
  678. break;
  679. case 800*MHz:
  680. dpll_cfg = (struct pll_div)
  681. {.refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1};
  682. break;
  683. case 933*MHz:
  684. dpll_cfg = (struct pll_div)
  685. {.refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1};
  686. break;
  687. default:
  688. pr_err("Unsupported SDRAM frequency!,%ld\n", set_rate);
  689. }
  690. rkclk_set_pll(&cru->dpll_con[0], &dpll_cfg);
  691. return set_rate;
  692. }
  693. static ulong rk3399_saradc_get_clk(struct rk3399_cru *cru)
  694. {
  695. u32 div, val;
  696. val = readl(&cru->clksel_con[26]);
  697. div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT,
  698. CLK_SARADC_DIV_CON_WIDTH);
  699. return DIV_TO_RATE(OSC_HZ, div);
  700. }
  701. static ulong rk3399_saradc_set_clk(struct rk3399_cru *cru, uint hz)
  702. {
  703. int src_clk_div;
  704. src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
  705. assert(src_clk_div < 128);
  706. rk_clrsetreg(&cru->clksel_con[26],
  707. CLK_SARADC_DIV_CON_MASK,
  708. src_clk_div << CLK_SARADC_DIV_CON_SHIFT);
  709. return rk3399_saradc_get_clk(cru);
  710. }
  711. static ulong rk3399_clk_get_rate(struct clk *clk)
  712. {
  713. struct rk3399_clk_priv *priv = dev_get_priv(clk->dev);
  714. ulong rate = 0;
  715. switch (clk->id) {
  716. case 0 ... 63:
  717. return 0;
  718. case HCLK_SDMMC:
  719. case SCLK_SDMMC:
  720. case SCLK_EMMC:
  721. rate = rk3399_mmc_get_clk(priv->cru, clk->id);
  722. break;
  723. case SCLK_I2C1:
  724. case SCLK_I2C2:
  725. case SCLK_I2C3:
  726. case SCLK_I2C5:
  727. case SCLK_I2C6:
  728. case SCLK_I2C7:
  729. rate = rk3399_i2c_get_clk(priv->cru, clk->id);
  730. break;
  731. case SCLK_SPI0...SCLK_SPI5:
  732. rate = rk3399_spi_get_clk(priv->cru, clk->id);
  733. break;
  734. case SCLK_UART0:
  735. case SCLK_UART2:
  736. return 24000000;
  737. break;
  738. case PCLK_HDMI_CTRL:
  739. break;
  740. case DCLK_VOP0:
  741. case DCLK_VOP1:
  742. break;
  743. case PCLK_EFUSE1024NS:
  744. break;
  745. case SCLK_SARADC:
  746. rate = rk3399_saradc_get_clk(priv->cru);
  747. break;
  748. default:
  749. return -ENOENT;
  750. }
  751. return rate;
  752. }
  753. static ulong rk3399_clk_set_rate(struct clk *clk, ulong rate)
  754. {
  755. struct rk3399_clk_priv *priv = dev_get_priv(clk->dev);
  756. ulong ret = 0;
  757. switch (clk->id) {
  758. case 0 ... 63:
  759. return 0;
  760. case ACLK_PERIHP:
  761. case HCLK_PERIHP:
  762. case PCLK_PERIHP:
  763. return 0;
  764. case ACLK_PERILP0:
  765. case HCLK_PERILP0:
  766. case PCLK_PERILP0:
  767. return 0;
  768. case ACLK_CCI:
  769. return 0;
  770. case HCLK_PERILP1:
  771. case PCLK_PERILP1:
  772. return 0;
  773. case HCLK_SDMMC:
  774. case SCLK_SDMMC:
  775. case SCLK_EMMC:
  776. ret = rk3399_mmc_set_clk(priv->cru, clk->id, rate);
  777. break;
  778. case SCLK_MAC:
  779. ret = rk3399_gmac_set_clk(priv->cru, rate);
  780. break;
  781. case SCLK_I2C1:
  782. case SCLK_I2C2:
  783. case SCLK_I2C3:
  784. case SCLK_I2C5:
  785. case SCLK_I2C6:
  786. case SCLK_I2C7:
  787. ret = rk3399_i2c_set_clk(priv->cru, clk->id, rate);
  788. break;
  789. case SCLK_SPI0...SCLK_SPI5:
  790. ret = rk3399_spi_set_clk(priv->cru, clk->id, rate);
  791. break;
  792. case PCLK_HDMI_CTRL:
  793. case PCLK_VIO_GRF:
  794. /* the PCLK gates for video are enabled by default */
  795. break;
  796. case DCLK_VOP0:
  797. case DCLK_VOP1:
  798. ret = rk3399_vop_set_clk(priv->cru, clk->id, rate);
  799. break;
  800. case SCLK_DDRCLK:
  801. ret = rk3399_ddr_set_clk(priv->cru, rate);
  802. break;
  803. case PCLK_EFUSE1024NS:
  804. break;
  805. case SCLK_SARADC:
  806. ret = rk3399_saradc_set_clk(priv->cru, rate);
  807. break;
  808. default:
  809. return -ENOENT;
  810. }
  811. return ret;
  812. }
  813. static int __maybe_unused rk3399_gmac_set_parent(struct clk *clk, struct clk *parent)
  814. {
  815. struct rk3399_clk_priv *priv = dev_get_priv(clk->dev);
  816. const char *clock_output_name;
  817. int ret;
  818. /*
  819. * If the requested parent is in the same clock-controller and
  820. * the id is SCLK_MAC ("clk_gmac"), switch to the internal clock.
  821. */
  822. if ((parent->dev == clk->dev) && (parent->id == SCLK_MAC)) {
  823. debug("%s: switching RGMII to SCLK_MAC\n", __func__);
  824. rk_clrreg(&priv->cru->clksel_con[19], BIT(4));
  825. return 0;
  826. }
  827. /*
  828. * Otherwise, we need to check the clock-output-names of the
  829. * requested parent to see if the requested id is "clkin_gmac".
  830. */
  831. ret = dev_read_string_index(parent->dev, "clock-output-names",
  832. parent->id, &clock_output_name);
  833. if (ret < 0)
  834. return -ENODATA;
  835. /* If this is "clkin_gmac", switch to the external clock input */
  836. if (!strcmp(clock_output_name, "clkin_gmac")) {
  837. debug("%s: switching RGMII to CLKIN\n", __func__);
  838. rk_setreg(&priv->cru->clksel_con[19], BIT(4));
  839. return 0;
  840. }
  841. return -EINVAL;
  842. }
  843. static int __maybe_unused rk3399_clk_set_parent(struct clk *clk, struct clk *parent)
  844. {
  845. switch (clk->id) {
  846. case SCLK_RMII_SRC:
  847. return rk3399_gmac_set_parent(clk, parent);
  848. }
  849. debug("%s: unsupported clk %ld\n", __func__, clk->id);
  850. return -ENOENT;
  851. }
  852. static int rk3399_clk_enable(struct clk *clk)
  853. {
  854. switch (clk->id) {
  855. case HCLK_HOST0:
  856. case HCLK_HOST0_ARB:
  857. case HCLK_HOST1:
  858. case HCLK_HOST1_ARB:
  859. return 0;
  860. case SCLK_MAC:
  861. case SCLK_MAC_RX:
  862. case SCLK_MAC_TX:
  863. case SCLK_MACREF:
  864. case SCLK_MACREF_OUT:
  865. case ACLK_GMAC:
  866. case PCLK_GMAC:
  867. /* Required to successfully probe the Designware GMAC driver */
  868. return 0;
  869. }
  870. debug("%s: unsupported clk %ld\n", __func__, clk->id);
  871. return -ENOENT;
  872. }
  873. static struct clk_ops rk3399_clk_ops = {
  874. .get_rate = rk3399_clk_get_rate,
  875. .set_rate = rk3399_clk_set_rate,
  876. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  877. .set_parent = rk3399_clk_set_parent,
  878. #endif
  879. .enable = rk3399_clk_enable,
  880. };
  881. #ifdef CONFIG_SPL_BUILD
  882. static void rkclk_init(struct rk3399_cru *cru)
  883. {
  884. u32 aclk_div;
  885. u32 hclk_div;
  886. u32 pclk_div;
  887. rk3399_configure_cpu(cru, APLL_L_600_MHZ);
  888. /*
  889. * some cru registers changed by bootrom, we'd better reset them to
  890. * reset/default values described in TRM to avoid confusion in kernel.
  891. * Please consider these three lines as a fix of bootrom bug.
  892. */
  893. rk_clrsetreg(&cru->clksel_con[12], 0xffff, 0x4101);
  894. rk_clrsetreg(&cru->clksel_con[19], 0xffff, 0x033f);
  895. rk_clrsetreg(&cru->clksel_con[56], 0x0003, 0x0003);
  896. /* configure gpll cpll */
  897. rkclk_set_pll(&cru->gpll_con[0], &gpll_init_cfg);
  898. rkclk_set_pll(&cru->cpll_con[0], &cpll_init_cfg);
  899. /* configure perihp aclk, hclk, pclk */
  900. aclk_div = GPLL_HZ / PERIHP_ACLK_HZ - 1;
  901. assert((aclk_div + 1) * PERIHP_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  902. hclk_div = PERIHP_ACLK_HZ / PERIHP_HCLK_HZ - 1;
  903. assert((hclk_div + 1) * PERIHP_HCLK_HZ ==
  904. PERIHP_ACLK_HZ && (hclk_div < 0x4));
  905. pclk_div = PERIHP_ACLK_HZ / PERIHP_PCLK_HZ - 1;
  906. assert((pclk_div + 1) * PERIHP_PCLK_HZ ==
  907. PERIHP_ACLK_HZ && (pclk_div < 0x7));
  908. rk_clrsetreg(&cru->clksel_con[14],
  909. PCLK_PERIHP_DIV_CON_MASK | HCLK_PERIHP_DIV_CON_MASK |
  910. ACLK_PERIHP_PLL_SEL_MASK | ACLK_PERIHP_DIV_CON_MASK,
  911. pclk_div << PCLK_PERIHP_DIV_CON_SHIFT |
  912. hclk_div << HCLK_PERIHP_DIV_CON_SHIFT |
  913. ACLK_PERIHP_PLL_SEL_GPLL << ACLK_PERIHP_PLL_SEL_SHIFT |
  914. aclk_div << ACLK_PERIHP_DIV_CON_SHIFT);
  915. /* configure perilp0 aclk, hclk, pclk */
  916. aclk_div = GPLL_HZ / PERILP0_ACLK_HZ - 1;
  917. assert((aclk_div + 1) * PERILP0_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  918. hclk_div = PERILP0_ACLK_HZ / PERILP0_HCLK_HZ - 1;
  919. assert((hclk_div + 1) * PERILP0_HCLK_HZ ==
  920. PERILP0_ACLK_HZ && (hclk_div < 0x4));
  921. pclk_div = PERILP0_ACLK_HZ / PERILP0_PCLK_HZ - 1;
  922. assert((pclk_div + 1) * PERILP0_PCLK_HZ ==
  923. PERILP0_ACLK_HZ && (pclk_div < 0x7));
  924. rk_clrsetreg(&cru->clksel_con[23],
  925. PCLK_PERILP0_DIV_CON_MASK | HCLK_PERILP0_DIV_CON_MASK |
  926. ACLK_PERILP0_PLL_SEL_MASK | ACLK_PERILP0_DIV_CON_MASK,
  927. pclk_div << PCLK_PERILP0_DIV_CON_SHIFT |
  928. hclk_div << HCLK_PERILP0_DIV_CON_SHIFT |
  929. ACLK_PERILP0_PLL_SEL_GPLL << ACLK_PERILP0_PLL_SEL_SHIFT |
  930. aclk_div << ACLK_PERILP0_DIV_CON_SHIFT);
  931. /* perilp1 hclk select gpll as source */
  932. hclk_div = GPLL_HZ / PERILP1_HCLK_HZ - 1;
  933. assert((hclk_div + 1) * PERILP1_HCLK_HZ ==
  934. GPLL_HZ && (hclk_div < 0x1f));
  935. pclk_div = PERILP1_HCLK_HZ / PERILP1_HCLK_HZ - 1;
  936. assert((pclk_div + 1) * PERILP1_HCLK_HZ ==
  937. PERILP1_HCLK_HZ && (hclk_div < 0x7));
  938. rk_clrsetreg(&cru->clksel_con[25],
  939. PCLK_PERILP1_DIV_CON_MASK | HCLK_PERILP1_DIV_CON_MASK |
  940. HCLK_PERILP1_PLL_SEL_MASK,
  941. pclk_div << PCLK_PERILP1_DIV_CON_SHIFT |
  942. hclk_div << HCLK_PERILP1_DIV_CON_SHIFT |
  943. HCLK_PERILP1_PLL_SEL_GPLL << HCLK_PERILP1_PLL_SEL_SHIFT);
  944. }
  945. #endif
  946. static int rk3399_clk_probe(struct udevice *dev)
  947. {
  948. #ifdef CONFIG_SPL_BUILD
  949. struct rk3399_clk_priv *priv = dev_get_priv(dev);
  950. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  951. struct rk3399_clk_plat *plat = dev_get_platdata(dev);
  952. priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
  953. #endif
  954. rkclk_init(priv->cru);
  955. #endif
  956. return 0;
  957. }
  958. static int rk3399_clk_ofdata_to_platdata(struct udevice *dev)
  959. {
  960. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  961. struct rk3399_clk_priv *priv = dev_get_priv(dev);
  962. priv->cru = dev_read_addr_ptr(dev);
  963. #endif
  964. return 0;
  965. }
  966. static int rk3399_clk_bind(struct udevice *dev)
  967. {
  968. int ret;
  969. struct udevice *sys_child;
  970. struct sysreset_reg *priv;
  971. /* The reset driver does not have a device node, so bind it here */
  972. ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
  973. &sys_child);
  974. if (ret) {
  975. debug("Warning: No sysreset driver: ret=%d\n", ret);
  976. } else {
  977. priv = malloc(sizeof(struct sysreset_reg));
  978. priv->glb_srst_fst_value = offsetof(struct rk3399_cru,
  979. glb_srst_fst_value);
  980. priv->glb_srst_snd_value = offsetof(struct rk3399_cru,
  981. glb_srst_snd_value);
  982. sys_child->priv = priv;
  983. }
  984. #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
  985. ret = offsetof(struct rk3399_cru, softrst_con[0]);
  986. ret = rockchip_reset_bind(dev, ret, 21);
  987. if (ret)
  988. debug("Warning: software reset driver bind faile\n");
  989. #endif
  990. return 0;
  991. }
  992. static const struct udevice_id rk3399_clk_ids[] = {
  993. { .compatible = "rockchip,rk3399-cru" },
  994. { }
  995. };
  996. U_BOOT_DRIVER(clk_rk3399) = {
  997. .name = "rockchip_rk3399_cru",
  998. .id = UCLASS_CLK,
  999. .of_match = rk3399_clk_ids,
  1000. .priv_auto_alloc_size = sizeof(struct rk3399_clk_priv),
  1001. .ofdata_to_platdata = rk3399_clk_ofdata_to_platdata,
  1002. .ops = &rk3399_clk_ops,
  1003. .bind = rk3399_clk_bind,
  1004. .probe = rk3399_clk_probe,
  1005. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  1006. .platdata_auto_alloc_size = sizeof(struct rk3399_clk_plat),
  1007. #endif
  1008. };
  1009. static ulong rk3399_i2c_get_pmuclk(struct rk3399_pmucru *pmucru, ulong clk_id)
  1010. {
  1011. u32 div, con;
  1012. switch (clk_id) {
  1013. case SCLK_I2C0_PMU:
  1014. con = readl(&pmucru->pmucru_clksel[2]);
  1015. div = I2C_CLK_DIV_VALUE(con, 0);
  1016. break;
  1017. case SCLK_I2C4_PMU:
  1018. con = readl(&pmucru->pmucru_clksel[3]);
  1019. div = I2C_CLK_DIV_VALUE(con, 4);
  1020. break;
  1021. case SCLK_I2C8_PMU:
  1022. con = readl(&pmucru->pmucru_clksel[2]);
  1023. div = I2C_CLK_DIV_VALUE(con, 8);
  1024. break;
  1025. default:
  1026. printf("do not support this i2c bus\n");
  1027. return -EINVAL;
  1028. }
  1029. return DIV_TO_RATE(PPLL_HZ, div);
  1030. }
  1031. static ulong rk3399_i2c_set_pmuclk(struct rk3399_pmucru *pmucru, ulong clk_id,
  1032. uint hz)
  1033. {
  1034. int src_clk_div;
  1035. src_clk_div = PPLL_HZ / hz;
  1036. assert(src_clk_div - 1 < 127);
  1037. switch (clk_id) {
  1038. case SCLK_I2C0_PMU:
  1039. rk_clrsetreg(&pmucru->pmucru_clksel[2], I2C_PMUCLK_REG_MASK(0),
  1040. I2C_PMUCLK_REG_VALUE(0, src_clk_div));
  1041. break;
  1042. case SCLK_I2C4_PMU:
  1043. rk_clrsetreg(&pmucru->pmucru_clksel[3], I2C_PMUCLK_REG_MASK(4),
  1044. I2C_PMUCLK_REG_VALUE(4, src_clk_div));
  1045. break;
  1046. case SCLK_I2C8_PMU:
  1047. rk_clrsetreg(&pmucru->pmucru_clksel[2], I2C_PMUCLK_REG_MASK(8),
  1048. I2C_PMUCLK_REG_VALUE(8, src_clk_div));
  1049. break;
  1050. default:
  1051. printf("do not support this i2c bus\n");
  1052. return -EINVAL;
  1053. }
  1054. return DIV_TO_RATE(PPLL_HZ, src_clk_div);
  1055. }
  1056. static ulong rk3399_pwm_get_clk(struct rk3399_pmucru *pmucru)
  1057. {
  1058. u32 div, con;
  1059. /* PWM closk rate is same as pclk_pmu */
  1060. con = readl(&pmucru->pmucru_clksel[0]);
  1061. div = con & PMU_PCLK_DIV_CON_MASK;
  1062. return DIV_TO_RATE(PPLL_HZ, div);
  1063. }
  1064. static ulong rk3399_pmuclk_get_rate(struct clk *clk)
  1065. {
  1066. struct rk3399_pmuclk_priv *priv = dev_get_priv(clk->dev);
  1067. ulong rate = 0;
  1068. switch (clk->id) {
  1069. case PLL_PPLL:
  1070. return PPLL_HZ;
  1071. case PCLK_RKPWM_PMU:
  1072. rate = rk3399_pwm_get_clk(priv->pmucru);
  1073. break;
  1074. case SCLK_I2C0_PMU:
  1075. case SCLK_I2C4_PMU:
  1076. case SCLK_I2C8_PMU:
  1077. rate = rk3399_i2c_get_pmuclk(priv->pmucru, clk->id);
  1078. break;
  1079. default:
  1080. return -ENOENT;
  1081. }
  1082. return rate;
  1083. }
  1084. static ulong rk3399_pmuclk_set_rate(struct clk *clk, ulong rate)
  1085. {
  1086. struct rk3399_pmuclk_priv *priv = dev_get_priv(clk->dev);
  1087. ulong ret = 0;
  1088. switch (clk->id) {
  1089. case PLL_PPLL:
  1090. /*
  1091. * This has already been set up and we don't want/need
  1092. * to change it here. Accept the request though, as the
  1093. * device-tree has this in an 'assigned-clocks' list.
  1094. */
  1095. return PPLL_HZ;
  1096. case SCLK_I2C0_PMU:
  1097. case SCLK_I2C4_PMU:
  1098. case SCLK_I2C8_PMU:
  1099. ret = rk3399_i2c_set_pmuclk(priv->pmucru, clk->id, rate);
  1100. break;
  1101. default:
  1102. return -ENOENT;
  1103. }
  1104. return ret;
  1105. }
  1106. static struct clk_ops rk3399_pmuclk_ops = {
  1107. .get_rate = rk3399_pmuclk_get_rate,
  1108. .set_rate = rk3399_pmuclk_set_rate,
  1109. };
  1110. #ifndef CONFIG_SPL_BUILD
  1111. static void pmuclk_init(struct rk3399_pmucru *pmucru)
  1112. {
  1113. u32 pclk_div;
  1114. /* configure pmu pll(ppll) */
  1115. rkclk_set_pll(&pmucru->ppll_con[0], &ppll_init_cfg);
  1116. /* configure pmu pclk */
  1117. pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1;
  1118. rk_clrsetreg(&pmucru->pmucru_clksel[0],
  1119. PMU_PCLK_DIV_CON_MASK,
  1120. pclk_div << PMU_PCLK_DIV_CON_SHIFT);
  1121. }
  1122. #endif
  1123. static int rk3399_pmuclk_probe(struct udevice *dev)
  1124. {
  1125. #if CONFIG_IS_ENABLED(OF_PLATDATA) || !defined(CONFIG_SPL_BUILD)
  1126. struct rk3399_pmuclk_priv *priv = dev_get_priv(dev);
  1127. #endif
  1128. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  1129. struct rk3399_pmuclk_plat *plat = dev_get_platdata(dev);
  1130. priv->pmucru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
  1131. #endif
  1132. #ifndef CONFIG_SPL_BUILD
  1133. pmuclk_init(priv->pmucru);
  1134. #endif
  1135. return 0;
  1136. }
  1137. static int rk3399_pmuclk_ofdata_to_platdata(struct udevice *dev)
  1138. {
  1139. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  1140. struct rk3399_pmuclk_priv *priv = dev_get_priv(dev);
  1141. priv->pmucru = dev_read_addr_ptr(dev);
  1142. #endif
  1143. return 0;
  1144. }
  1145. static int rk3399_pmuclk_bind(struct udevice *dev)
  1146. {
  1147. #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
  1148. int ret;
  1149. ret = offsetof(struct rk3399_pmucru, pmucru_softrst_con[0]);
  1150. ret = rockchip_reset_bind(dev, ret, 2);
  1151. if (ret)
  1152. debug("Warning: software reset driver bind faile\n");
  1153. #endif
  1154. return 0;
  1155. }
  1156. static const struct udevice_id rk3399_pmuclk_ids[] = {
  1157. { .compatible = "rockchip,rk3399-pmucru" },
  1158. { }
  1159. };
  1160. U_BOOT_DRIVER(rockchip_rk3399_pmuclk) = {
  1161. .name = "rockchip_rk3399_pmucru",
  1162. .id = UCLASS_CLK,
  1163. .of_match = rk3399_pmuclk_ids,
  1164. .priv_auto_alloc_size = sizeof(struct rk3399_pmuclk_priv),
  1165. .ofdata_to_platdata = rk3399_pmuclk_ofdata_to_platdata,
  1166. .ops = &rk3399_pmuclk_ops,
  1167. .probe = rk3399_pmuclk_probe,
  1168. .bind = rk3399_pmuclk_bind,
  1169. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  1170. .platdata_auto_alloc_size = sizeof(struct rk3399_pmuclk_plat),
  1171. #endif
  1172. };