imx_lpi2c.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2016 Freescale Semiconductors, Inc.
  4. */
  5. #include <common.h>
  6. #include <errno.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/imx_lpi2c.h>
  11. #include <asm/arch/sys_proto.h>
  12. #include <dm.h>
  13. #include <fdtdec.h>
  14. #include <i2c.h>
  15. #define LPI2C_FIFO_SIZE 4
  16. #define LPI2C_TIMEOUT_MS 100
  17. /* Weak linked function for overridden by some SoC power function */
  18. int __weak init_i2c_power(unsigned i2c_num)
  19. {
  20. return 0;
  21. }
  22. static int imx_lpci2c_check_busy_bus(const struct imx_lpi2c_reg *regs)
  23. {
  24. lpi2c_status_t result = LPI2C_SUCESS;
  25. u32 status;
  26. status = readl(&regs->msr);
  27. if ((status & LPI2C_MSR_BBF_MASK) && !(status & LPI2C_MSR_MBF_MASK))
  28. result = LPI2C_BUSY;
  29. return result;
  30. }
  31. static int imx_lpci2c_check_clear_error(struct imx_lpi2c_reg *regs)
  32. {
  33. lpi2c_status_t result = LPI2C_SUCESS;
  34. u32 val, status;
  35. status = readl(&regs->msr);
  36. /* errors to check for */
  37. status &= LPI2C_MSR_NDF_MASK | LPI2C_MSR_ALF_MASK |
  38. LPI2C_MSR_FEF_MASK | LPI2C_MSR_PLTF_MASK;
  39. if (status) {
  40. if (status & LPI2C_MSR_PLTF_MASK)
  41. result = LPI2C_PIN_LOW_TIMEOUT_ERR;
  42. else if (status & LPI2C_MSR_ALF_MASK)
  43. result = LPI2C_ARB_LOST_ERR;
  44. else if (status & LPI2C_MSR_NDF_MASK)
  45. result = LPI2C_NAK_ERR;
  46. else if (status & LPI2C_MSR_FEF_MASK)
  47. result = LPI2C_FIFO_ERR;
  48. /* clear status flags */
  49. writel(0x7f00, &regs->msr);
  50. /* reset fifos */
  51. val = readl(&regs->mcr);
  52. val |= LPI2C_MCR_RRF_MASK | LPI2C_MCR_RTF_MASK;
  53. writel(val, &regs->mcr);
  54. }
  55. return result;
  56. }
  57. static int bus_i2c_wait_for_tx_ready(struct imx_lpi2c_reg *regs)
  58. {
  59. lpi2c_status_t result = LPI2C_SUCESS;
  60. u32 txcount = 0;
  61. ulong start_time = get_timer(0);
  62. do {
  63. txcount = LPI2C_MFSR_TXCOUNT(readl(&regs->mfsr));
  64. txcount = LPI2C_FIFO_SIZE - txcount;
  65. result = imx_lpci2c_check_clear_error(regs);
  66. if (result) {
  67. debug("i2c: wait for tx ready: result 0x%x\n", result);
  68. return result;
  69. }
  70. if (get_timer(start_time) > LPI2C_TIMEOUT_MS) {
  71. debug("i2c: wait for tx ready: timeout\n");
  72. return -1;
  73. }
  74. } while (!txcount);
  75. return result;
  76. }
  77. static int bus_i2c_send(struct imx_lpi2c_reg *regs, u8 *txbuf, int len)
  78. {
  79. lpi2c_status_t result = LPI2C_SUCESS;
  80. /* empty tx */
  81. if (!len)
  82. return result;
  83. while (len--) {
  84. result = bus_i2c_wait_for_tx_ready(regs);
  85. if (result) {
  86. debug("i2c: send wait fot tx ready: %d\n", result);
  87. return result;
  88. }
  89. writel(*txbuf++, &regs->mtdr);
  90. }
  91. return result;
  92. }
  93. static int bus_i2c_receive(struct imx_lpi2c_reg *regs, u8 *rxbuf, int len)
  94. {
  95. lpi2c_status_t result = LPI2C_SUCESS;
  96. u32 val;
  97. ulong start_time = get_timer(0);
  98. /* empty read */
  99. if (!len)
  100. return result;
  101. result = bus_i2c_wait_for_tx_ready(regs);
  102. if (result) {
  103. debug("i2c: receive wait fot tx ready: %d\n", result);
  104. return result;
  105. }
  106. /* clear all status flags */
  107. writel(0x7f00, &regs->msr);
  108. /* send receive command */
  109. val = LPI2C_MTDR_CMD(0x1) | LPI2C_MTDR_DATA(len - 1);
  110. writel(val, &regs->mtdr);
  111. while (len--) {
  112. do {
  113. result = imx_lpci2c_check_clear_error(regs);
  114. if (result) {
  115. debug("i2c: receive check clear error: %d\n",
  116. result);
  117. return result;
  118. }
  119. if (get_timer(start_time) > LPI2C_TIMEOUT_MS) {
  120. debug("i2c: receive mrdr: timeout\n");
  121. return -1;
  122. }
  123. val = readl(&regs->mrdr);
  124. } while (val & LPI2C_MRDR_RXEMPTY_MASK);
  125. *rxbuf++ = LPI2C_MRDR_DATA(val);
  126. }
  127. return result;
  128. }
  129. static int bus_i2c_start(struct imx_lpi2c_reg *regs, u8 addr, u8 dir)
  130. {
  131. lpi2c_status_t result;
  132. u32 val;
  133. result = imx_lpci2c_check_busy_bus(regs);
  134. if (result) {
  135. debug("i2c: start check busy bus: 0x%x\n", result);
  136. return result;
  137. }
  138. /* clear all status flags */
  139. writel(0x7f00, &regs->msr);
  140. /* turn off auto-stop condition */
  141. val = readl(&regs->mcfgr1) & ~LPI2C_MCFGR1_AUTOSTOP_MASK;
  142. writel(val, &regs->mcfgr1);
  143. /* wait tx fifo ready */
  144. result = bus_i2c_wait_for_tx_ready(regs);
  145. if (result) {
  146. debug("i2c: start wait for tx ready: 0x%x\n", result);
  147. return result;
  148. }
  149. /* issue start command */
  150. val = LPI2C_MTDR_CMD(0x4) | (addr << 0x1) | dir;
  151. writel(val, &regs->mtdr);
  152. return result;
  153. }
  154. static int bus_i2c_stop(struct imx_lpi2c_reg *regs)
  155. {
  156. lpi2c_status_t result;
  157. u32 status;
  158. result = bus_i2c_wait_for_tx_ready(regs);
  159. if (result) {
  160. debug("i2c: stop wait for tx ready: 0x%x\n", result);
  161. return result;
  162. }
  163. /* send stop command */
  164. writel(LPI2C_MTDR_CMD(0x2), &regs->mtdr);
  165. while (result == LPI2C_SUCESS) {
  166. status = readl(&regs->msr);
  167. result = imx_lpci2c_check_clear_error(regs);
  168. /* stop detect flag */
  169. if (status & LPI2C_MSR_SDF_MASK) {
  170. /* clear stop flag */
  171. status &= LPI2C_MSR_SDF_MASK;
  172. writel(status, &regs->msr);
  173. break;
  174. }
  175. }
  176. return result;
  177. }
  178. static int bus_i2c_read(struct imx_lpi2c_reg *regs, u32 chip, u8 *buf, int len)
  179. {
  180. lpi2c_status_t result;
  181. result = bus_i2c_start(regs, chip, 1);
  182. if (result)
  183. return result;
  184. result = bus_i2c_receive(regs, buf, len);
  185. if (result)
  186. return result;
  187. result = bus_i2c_stop(regs);
  188. if (result)
  189. return result;
  190. return result;
  191. }
  192. static int bus_i2c_write(struct imx_lpi2c_reg *regs, u32 chip, u8 *buf, int len)
  193. {
  194. lpi2c_status_t result;
  195. result = bus_i2c_start(regs, chip, 0);
  196. if (result)
  197. return result;
  198. result = bus_i2c_send(regs, buf, len);
  199. if (result)
  200. return result;
  201. result = bus_i2c_stop(regs);
  202. if (result)
  203. return result;
  204. return result;
  205. }
  206. static int bus_i2c_set_bus_speed(struct udevice *bus, int speed)
  207. {
  208. struct imx_lpi2c_reg *regs;
  209. u32 val;
  210. u32 preescale = 0, best_pre = 0, clkhi = 0;
  211. u32 best_clkhi = 0, abs_error = 0, rate;
  212. u32 error = 0xffffffff;
  213. u32 clock_rate;
  214. bool mode;
  215. int i;
  216. regs = (struct imx_lpi2c_reg *)devfdt_get_addr(bus);
  217. clock_rate = imx_get_i2cclk(bus->seq);
  218. if (!clock_rate)
  219. return -EPERM;
  220. mode = (readl(&regs->mcr) & LPI2C_MCR_MEN_MASK) >> LPI2C_MCR_MEN_SHIFT;
  221. /* disable master mode */
  222. val = readl(&regs->mcr) & ~LPI2C_MCR_MEN_MASK;
  223. writel(val | LPI2C_MCR_MEN(0), &regs->mcr);
  224. for (preescale = 1; (preescale <= 128) &&
  225. (error != 0); preescale = 2 * preescale) {
  226. for (clkhi = 1; clkhi < 32; clkhi++) {
  227. if (clkhi == 1)
  228. rate = (clock_rate / preescale) / (1 + 3 + 2 + 2 / preescale);
  229. else
  230. rate = (clock_rate / preescale / (3 * clkhi + 2 + 2 / preescale));
  231. abs_error = speed > rate ? speed - rate : rate - speed;
  232. if (abs_error < error) {
  233. best_pre = preescale;
  234. best_clkhi = clkhi;
  235. error = abs_error;
  236. if (abs_error == 0)
  237. break;
  238. }
  239. }
  240. }
  241. /* Standard, fast, fast mode plus and ultra-fast transfers. */
  242. val = LPI2C_MCCR0_CLKHI(best_clkhi);
  243. if (best_clkhi < 2)
  244. val |= LPI2C_MCCR0_CLKLO(3) | LPI2C_MCCR0_SETHOLD(2) | LPI2C_MCCR0_DATAVD(1);
  245. else
  246. val |= LPI2C_MCCR0_CLKLO(2 * best_clkhi) | LPI2C_MCCR0_SETHOLD(best_clkhi) |
  247. LPI2C_MCCR0_DATAVD(best_clkhi / 2);
  248. writel(val, &regs->mccr0);
  249. for (i = 0; i < 8; i++) {
  250. if (best_pre == (1 << i)) {
  251. best_pre = i;
  252. break;
  253. }
  254. }
  255. val = readl(&regs->mcfgr1) & ~LPI2C_MCFGR1_PRESCALE_MASK;
  256. writel(val | LPI2C_MCFGR1_PRESCALE(best_pre), &regs->mcfgr1);
  257. if (mode) {
  258. val = readl(&regs->mcr) & ~LPI2C_MCR_MEN_MASK;
  259. writel(val | LPI2C_MCR_MEN(1), &regs->mcr);
  260. }
  261. return 0;
  262. }
  263. static int bus_i2c_init(struct udevice *bus, int speed)
  264. {
  265. struct imx_lpi2c_reg *regs;
  266. u32 val;
  267. int ret;
  268. regs = (struct imx_lpi2c_reg *)devfdt_get_addr(bus);
  269. /* reset peripheral */
  270. writel(LPI2C_MCR_RST_MASK, &regs->mcr);
  271. writel(0x0, &regs->mcr);
  272. /* Disable Dozen mode */
  273. writel(LPI2C_MCR_DBGEN(0) | LPI2C_MCR_DOZEN(1), &regs->mcr);
  274. /* host request disable, active high, external pin */
  275. val = readl(&regs->mcfgr0);
  276. val &= (~(LPI2C_MCFGR0_HREN_MASK | LPI2C_MCFGR0_HRPOL_MASK |
  277. LPI2C_MCFGR0_HRSEL_MASK));
  278. val |= LPI2C_MCFGR0_HRPOL(0x1);
  279. writel(val, &regs->mcfgr0);
  280. /* pincfg and ignore ack */
  281. val = readl(&regs->mcfgr1);
  282. val &= ~(LPI2C_MCFGR1_PINCFG_MASK | LPI2C_MCFGR1_IGNACK_MASK);
  283. val |= LPI2C_MCFGR1_PINCFG(0x0); /* 2 pin open drain */
  284. val |= LPI2C_MCFGR1_IGNACK(0x0); /* ignore nack */
  285. writel(val, &regs->mcfgr1);
  286. ret = bus_i2c_set_bus_speed(bus, speed);
  287. /* enable lpi2c in master mode */
  288. val = readl(&regs->mcr) & ~LPI2C_MCR_MEN_MASK;
  289. writel(val | LPI2C_MCR_MEN(1), &regs->mcr);
  290. debug("i2c : controller bus %d, speed %d:\n", bus->seq, speed);
  291. return ret;
  292. }
  293. static int imx_lpi2c_probe_chip(struct udevice *bus, u32 chip,
  294. u32 chip_flags)
  295. {
  296. struct imx_lpi2c_reg *regs;
  297. lpi2c_status_t result;
  298. regs = (struct imx_lpi2c_reg *)devfdt_get_addr(bus);
  299. result = bus_i2c_start(regs, chip, 0);
  300. if (result) {
  301. bus_i2c_stop(regs);
  302. bus_i2c_init(bus, 100000);
  303. return result;
  304. }
  305. result = bus_i2c_stop(regs);
  306. if (result) {
  307. bus_i2c_init(bus, 100000);
  308. return -result;
  309. }
  310. return result;
  311. }
  312. static int imx_lpi2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
  313. {
  314. struct imx_lpi2c_reg *regs;
  315. int ret = 0;
  316. regs = (struct imx_lpi2c_reg *)devfdt_get_addr(bus);
  317. for (; nmsgs > 0; nmsgs--, msg++) {
  318. debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
  319. if (msg->flags & I2C_M_RD)
  320. ret = bus_i2c_read(regs, msg->addr, msg->buf, msg->len);
  321. else {
  322. ret = bus_i2c_write(regs, msg->addr, msg->buf,
  323. msg->len);
  324. if (ret)
  325. break;
  326. }
  327. }
  328. if (ret)
  329. debug("i2c_write: error sending\n");
  330. return ret;
  331. }
  332. static int imx_lpi2c_set_bus_speed(struct udevice *bus, unsigned int speed)
  333. {
  334. return bus_i2c_set_bus_speed(bus, speed);
  335. }
  336. static int imx_lpi2c_probe(struct udevice *bus)
  337. {
  338. struct imx_lpi2c_bus *i2c_bus = dev_get_priv(bus);
  339. fdt_addr_t addr;
  340. int ret;
  341. i2c_bus->driver_data = dev_get_driver_data(bus);
  342. addr = devfdt_get_addr(bus);
  343. if (addr == FDT_ADDR_T_NONE)
  344. return -EINVAL;
  345. i2c_bus->base = addr;
  346. i2c_bus->index = bus->seq;
  347. i2c_bus->bus = bus;
  348. /* power up i2c resource */
  349. ret = init_i2c_power(bus->seq);
  350. if (ret) {
  351. debug("init_i2c_power err = %d\n", ret);
  352. return ret;
  353. }
  354. /* To i.MX7ULP, only i2c4-7 can be handled by A7 core */
  355. ret = enable_i2c_clk(1, bus->seq);
  356. if (ret < 0)
  357. return ret;
  358. ret = bus_i2c_init(bus, 100000);
  359. if (ret < 0)
  360. return ret;
  361. debug("i2c : controller bus %d at %lu , speed %d: ",
  362. bus->seq, i2c_bus->base,
  363. i2c_bus->speed);
  364. return 0;
  365. }
  366. static const struct dm_i2c_ops imx_lpi2c_ops = {
  367. .xfer = imx_lpi2c_xfer,
  368. .probe_chip = imx_lpi2c_probe_chip,
  369. .set_bus_speed = imx_lpi2c_set_bus_speed,
  370. };
  371. static const struct udevice_id imx_lpi2c_ids[] = {
  372. { .compatible = "fsl,imx7ulp-lpi2c", },
  373. {}
  374. };
  375. U_BOOT_DRIVER(imx_lpi2c) = {
  376. .name = "imx_lpi2c",
  377. .id = UCLASS_I2C,
  378. .of_match = imx_lpi2c_ids,
  379. .probe = imx_lpi2c_probe,
  380. .priv_auto_alloc_size = sizeof(struct imx_lpi2c_bus),
  381. .ops = &imx_lpi2c_ops,
  382. };