dtsec.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/types.h>
  7. #include <asm/io.h>
  8. #include <fsl_dtsec.h>
  9. #include <fsl_mdio.h>
  10. #include <phy.h>
  11. #include "fm.h"
  12. #define RCTRL_INIT (RCTRL_GRS | RCTRL_UPROM)
  13. #define TCTRL_INIT TCTRL_GTS
  14. #define MACCFG1_INIT MACCFG1_SOFT_RST
  15. #define MACCFG2_INIT (MACCFG2_PRE_LEN(0x7) | MACCFG2_LEN_CHECK | \
  16. MACCFG2_PAD_CRC | MACCFG2_FULL_DUPLEX | \
  17. MACCFG2_IF_MODE_NIBBLE)
  18. /* MAXFRM - maximum frame length register */
  19. #define MAXFRM_MASK 0x00003fff
  20. static void dtsec_init_mac(struct fsl_enet_mac *mac)
  21. {
  22. struct dtsec *regs = mac->base;
  23. /* soft reset */
  24. out_be32(&regs->maccfg1, MACCFG1_SOFT_RST);
  25. udelay(1000);
  26. /* clear soft reset, Rx/Tx MAC disable */
  27. out_be32(&regs->maccfg1, 0);
  28. /* graceful stop rx */
  29. out_be32(&regs->rctrl, RCTRL_INIT);
  30. udelay(1000);
  31. /* graceful stop tx */
  32. out_be32(&regs->tctrl, TCTRL_INIT);
  33. udelay(1000);
  34. /* disable all interrupts */
  35. out_be32(&regs->imask, IMASK_MASK_ALL);
  36. /* clear all events */
  37. out_be32(&regs->ievent, IEVENT_CLEAR_ALL);
  38. /* set the max Rx length */
  39. out_be32(&regs->maxfrm, mac->max_rx_len & MAXFRM_MASK);
  40. /* set the ecntrl to reset value */
  41. out_be32(&regs->ecntrl, ECNTRL_DEFAULT);
  42. /*
  43. * Rx length check, no strip CRC for Rx, pad and append CRC for Tx,
  44. * full duplex
  45. */
  46. out_be32(&regs->maccfg2, MACCFG2_INIT);
  47. }
  48. static void dtsec_enable_mac(struct fsl_enet_mac *mac)
  49. {
  50. struct dtsec *regs = mac->base;
  51. /* enable Rx/Tx MAC */
  52. setbits_be32(&regs->maccfg1, MACCFG1_RXTX_EN);
  53. /* clear the graceful Rx stop */
  54. clrbits_be32(&regs->rctrl, RCTRL_GRS);
  55. /* clear the graceful Tx stop */
  56. clrbits_be32(&regs->tctrl, TCTRL_GTS);
  57. }
  58. static void dtsec_disable_mac(struct fsl_enet_mac *mac)
  59. {
  60. struct dtsec *regs = mac->base;
  61. /* graceful Rx stop */
  62. setbits_be32(&regs->rctrl, RCTRL_GRS);
  63. /* graceful Tx stop */
  64. setbits_be32(&regs->tctrl, TCTRL_GTS);
  65. /* disable Rx/Tx MAC */
  66. clrbits_be32(&regs->maccfg1, MACCFG1_RXTX_EN);
  67. }
  68. static void dtsec_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
  69. {
  70. struct dtsec *regs = mac->base;
  71. u32 mac_addr1, mac_addr2;
  72. /*
  73. * if a station address of 0x12345678ABCD, perform a write to
  74. * MACSTNADDR1 of 0xCDAB7856, MACSTNADDR2 of 0x34120000
  75. */
  76. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  77. (mac_addr[3] << 8) | (mac_addr[2]);
  78. out_be32(&regs->macstnaddr1, mac_addr1);
  79. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  80. out_be32(&regs->macstnaddr2, mac_addr2);
  81. }
  82. static void dtsec_set_interface_mode(struct fsl_enet_mac *mac,
  83. phy_interface_t type, int speed)
  84. {
  85. struct dtsec *regs = mac->base;
  86. u32 ecntrl, maccfg2;
  87. /* clear all bits relative with interface mode */
  88. ecntrl = in_be32(&regs->ecntrl);
  89. ecntrl &= ~(ECNTRL_TBIM | ECNTRL_GMIIM | ECNTRL_RPM |
  90. ECNTRL_R100M | ECNTRL_SGMIIM);
  91. maccfg2 = in_be32(&regs->maccfg2);
  92. maccfg2 &= ~MACCFG2_IF_MODE_MASK;
  93. if (speed == SPEED_1000)
  94. maccfg2 |= MACCFG2_IF_MODE_BYTE;
  95. else
  96. maccfg2 |= MACCFG2_IF_MODE_NIBBLE;
  97. /* set interface mode */
  98. switch (type) {
  99. case PHY_INTERFACE_MODE_GMII:
  100. ecntrl |= ECNTRL_GMIIM;
  101. break;
  102. case PHY_INTERFACE_MODE_RGMII:
  103. ecntrl |= (ECNTRL_GMIIM | ECNTRL_RPM);
  104. if (speed == SPEED_100)
  105. ecntrl |= ECNTRL_R100M;
  106. break;
  107. case PHY_INTERFACE_MODE_RMII:
  108. if (speed == SPEED_100)
  109. ecntrl |= ECNTRL_R100M;
  110. break;
  111. case PHY_INTERFACE_MODE_SGMII:
  112. ecntrl |= (ECNTRL_SGMIIM | ECNTRL_TBIM);
  113. if (speed == SPEED_100)
  114. ecntrl |= ECNTRL_R100M;
  115. break;
  116. default:
  117. break;
  118. }
  119. out_be32(&regs->ecntrl, ecntrl);
  120. out_be32(&regs->maccfg2, maccfg2);
  121. }
  122. void init_dtsec(struct fsl_enet_mac *mac, void *base,
  123. void *phyregs, int max_rx_len)
  124. {
  125. mac->base = base;
  126. mac->phyregs = phyregs;
  127. mac->max_rx_len = max_rx_len;
  128. mac->init_mac = dtsec_init_mac;
  129. mac->enable_mac = dtsec_enable_mac;
  130. mac->disable_mac = dtsec_disable_mac;
  131. mac->set_mac_addr = dtsec_set_mac_addr;
  132. mac->set_if_mode = dtsec_set_interface_mode;
  133. }