stpmu1.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
  2. /*
  3. * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
  4. * Author: Christophe Kerello <christophe.kerello@st.com>
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <power/pmic.h>
  10. #include <power/regulator.h>
  11. #include <power/stpmu1.h>
  12. struct stpmu1_range {
  13. int min_uv;
  14. int min_sel;
  15. int max_sel;
  16. int step;
  17. };
  18. struct stpmu1_output_range {
  19. const struct stpmu1_range *ranges;
  20. int nbranges;
  21. };
  22. #define STPMU1_MODE(_id, _val, _name) { \
  23. .id = _id, \
  24. .register_value = _val, \
  25. .name = _name, \
  26. }
  27. #define STPMU1_RANGE(_min_uv, _min_sel, _max_sel, _step) { \
  28. .min_uv = _min_uv, \
  29. .min_sel = _min_sel, \
  30. .max_sel = _max_sel, \
  31. .step = _step, \
  32. }
  33. #define STPMU1_OUTPUT_RANGE(_ranges, _nbranges) { \
  34. .ranges = _ranges, \
  35. .nbranges = _nbranges, \
  36. }
  37. static int stpmu1_output_find_uv(int sel,
  38. const struct stpmu1_output_range *output_range)
  39. {
  40. const struct stpmu1_range *range;
  41. int i;
  42. for (i = 0, range = output_range->ranges;
  43. i < output_range->nbranges; i++, range++) {
  44. if (sel >= range->min_sel && sel <= range->max_sel)
  45. return range->min_uv +
  46. (sel - range->min_sel) * range->step;
  47. }
  48. return -EINVAL;
  49. }
  50. static int stpmu1_output_find_sel(int uv,
  51. const struct stpmu1_output_range *output_range)
  52. {
  53. const struct stpmu1_range *range;
  54. int i;
  55. for (i = 0, range = output_range->ranges;
  56. i < output_range->nbranges; i++, range++) {
  57. if (uv == range->min_uv && !range->step)
  58. return range->min_sel;
  59. if (uv >= range->min_uv &&
  60. uv <= range->min_uv +
  61. (range->max_sel - range->min_sel) * range->step)
  62. return range->min_sel +
  63. (uv - range->min_uv) / range->step;
  64. }
  65. return -EINVAL;
  66. }
  67. /*
  68. * BUCK regulators
  69. */
  70. static const struct stpmu1_range buck1_ranges[] = {
  71. STPMU1_RANGE(600000, 0, 30, 25000),
  72. STPMU1_RANGE(1350000, 31, 63, 0),
  73. };
  74. static const struct stpmu1_range buck2_ranges[] = {
  75. STPMU1_RANGE(1000000, 0, 17, 0),
  76. STPMU1_RANGE(1050000, 18, 19, 0),
  77. STPMU1_RANGE(1100000, 20, 21, 0),
  78. STPMU1_RANGE(1150000, 22, 23, 0),
  79. STPMU1_RANGE(1200000, 24, 25, 0),
  80. STPMU1_RANGE(1250000, 26, 27, 0),
  81. STPMU1_RANGE(1300000, 28, 29, 0),
  82. STPMU1_RANGE(1350000, 30, 31, 0),
  83. STPMU1_RANGE(1400000, 32, 33, 0),
  84. STPMU1_RANGE(1450000, 34, 35, 0),
  85. STPMU1_RANGE(1500000, 36, 63, 0),
  86. };
  87. static const struct stpmu1_range buck3_ranges[] = {
  88. STPMU1_RANGE(1000000, 0, 19, 0),
  89. STPMU1_RANGE(1100000, 20, 23, 0),
  90. STPMU1_RANGE(1200000, 24, 27, 0),
  91. STPMU1_RANGE(1300000, 28, 31, 0),
  92. STPMU1_RANGE(1400000, 32, 35, 0),
  93. STPMU1_RANGE(1500000, 36, 55, 100000),
  94. STPMU1_RANGE(3400000, 56, 63, 0),
  95. };
  96. static const struct stpmu1_range buck4_ranges[] = {
  97. STPMU1_RANGE(600000, 0, 27, 25000),
  98. STPMU1_RANGE(1300000, 28, 29, 0),
  99. STPMU1_RANGE(1350000, 30, 31, 0),
  100. STPMU1_RANGE(1400000, 32, 33, 0),
  101. STPMU1_RANGE(1450000, 34, 35, 0),
  102. STPMU1_RANGE(1500000, 36, 60, 100000),
  103. STPMU1_RANGE(3900000, 61, 63, 0),
  104. };
  105. /* BUCK: 1,2,3,4 - voltage ranges */
  106. static const struct stpmu1_output_range buck_voltage_range[] = {
  107. STPMU1_OUTPUT_RANGE(buck1_ranges, ARRAY_SIZE(buck1_ranges)),
  108. STPMU1_OUTPUT_RANGE(buck2_ranges, ARRAY_SIZE(buck2_ranges)),
  109. STPMU1_OUTPUT_RANGE(buck3_ranges, ARRAY_SIZE(buck3_ranges)),
  110. STPMU1_OUTPUT_RANGE(buck4_ranges, ARRAY_SIZE(buck4_ranges)),
  111. };
  112. /* BUCK modes */
  113. static const struct dm_regulator_mode buck_modes[] = {
  114. STPMU1_MODE(STPMU1_BUCK_MODE_HP, STPMU1_BUCK_MODE_HP, "HP"),
  115. STPMU1_MODE(STPMU1_BUCK_MODE_LP, STPMU1_BUCK_MODE_LP, "LP"),
  116. };
  117. static int stpmu1_buck_get_uv(struct udevice *dev, int buck)
  118. {
  119. int sel;
  120. sel = pmic_reg_read(dev, STPMU1_BUCKX_CTRL_REG(buck));
  121. if (sel < 0)
  122. return sel;
  123. sel &= STPMU1_BUCK_OUTPUT_MASK;
  124. sel >>= STPMU1_BUCK_OUTPUT_SHIFT;
  125. return stpmu1_output_find_uv(sel, &buck_voltage_range[buck]);
  126. }
  127. static int stpmu1_buck_get_value(struct udevice *dev)
  128. {
  129. return stpmu1_buck_get_uv(dev->parent, dev->driver_data - 1);
  130. }
  131. static int stpmu1_buck_set_value(struct udevice *dev, int uv)
  132. {
  133. int sel, buck = dev->driver_data - 1;
  134. sel = stpmu1_output_find_sel(uv, &buck_voltage_range[buck]);
  135. if (sel < 0)
  136. return sel;
  137. return pmic_clrsetbits(dev->parent,
  138. STPMU1_BUCKX_CTRL_REG(buck),
  139. STPMU1_BUCK_OUTPUT_MASK,
  140. sel << STPMU1_BUCK_OUTPUT_SHIFT);
  141. }
  142. static int stpmu1_buck_get_enable(struct udevice *dev)
  143. {
  144. int ret;
  145. ret = pmic_reg_read(dev->parent,
  146. STPMU1_BUCKX_CTRL_REG(dev->driver_data - 1));
  147. if (ret < 0)
  148. return false;
  149. return ret & STPMU1_BUCK_EN ? true : false;
  150. }
  151. static int stpmu1_buck_set_enable(struct udevice *dev, bool enable)
  152. {
  153. struct dm_regulator_uclass_platdata *uc_pdata;
  154. int ret, uv;
  155. /* if regulator is already in the wanted state, nothing to do */
  156. if (stpmu1_buck_get_enable(dev) == enable)
  157. return 0;
  158. if (enable) {
  159. uc_pdata = dev_get_uclass_platdata(dev);
  160. uv = stpmu1_buck_get_value(dev);
  161. if ((uv < uc_pdata->min_uV) || (uv > uc_pdata->max_uV))
  162. stpmu1_buck_set_value(dev, uc_pdata->min_uV);
  163. }
  164. ret = pmic_clrsetbits(dev->parent,
  165. STPMU1_BUCKX_CTRL_REG(dev->driver_data - 1),
  166. STPMU1_BUCK_EN, enable ? STPMU1_BUCK_EN : 0);
  167. if (enable)
  168. mdelay(STPMU1_DEFAULT_START_UP_DELAY_MS);
  169. return ret;
  170. }
  171. static int stpmu1_buck_get_mode(struct udevice *dev)
  172. {
  173. int ret;
  174. ret = pmic_reg_read(dev->parent,
  175. STPMU1_BUCKX_CTRL_REG(dev->driver_data - 1));
  176. if (ret < 0)
  177. return ret;
  178. return ret & STPMU1_BUCK_MODE ? STPMU1_BUCK_MODE_LP :
  179. STPMU1_BUCK_MODE_HP;
  180. }
  181. static int stpmu1_buck_set_mode(struct udevice *dev, int mode)
  182. {
  183. return pmic_clrsetbits(dev->parent,
  184. STPMU1_BUCKX_CTRL_REG(dev->driver_data - 1),
  185. STPMU1_BUCK_MODE,
  186. mode ? STPMU1_BUCK_MODE : 0);
  187. }
  188. static int stpmu1_buck_probe(struct udevice *dev)
  189. {
  190. struct dm_regulator_uclass_platdata *uc_pdata;
  191. if (!dev->driver_data || dev->driver_data > STPMU1_MAX_BUCK)
  192. return -EINVAL;
  193. uc_pdata = dev_get_uclass_platdata(dev);
  194. uc_pdata->type = REGULATOR_TYPE_BUCK;
  195. uc_pdata->mode = (struct dm_regulator_mode *)buck_modes;
  196. uc_pdata->mode_count = ARRAY_SIZE(buck_modes);
  197. return 0;
  198. }
  199. static const struct dm_regulator_ops stpmu1_buck_ops = {
  200. .get_value = stpmu1_buck_get_value,
  201. .set_value = stpmu1_buck_set_value,
  202. .get_enable = stpmu1_buck_get_enable,
  203. .set_enable = stpmu1_buck_set_enable,
  204. .get_mode = stpmu1_buck_get_mode,
  205. .set_mode = stpmu1_buck_set_mode,
  206. };
  207. U_BOOT_DRIVER(stpmu1_buck) = {
  208. .name = "stpmu1_buck",
  209. .id = UCLASS_REGULATOR,
  210. .ops = &stpmu1_buck_ops,
  211. .probe = stpmu1_buck_probe,
  212. };
  213. /*
  214. * LDO regulators
  215. */
  216. static const struct stpmu1_range ldo12_ranges[] = {
  217. STPMU1_RANGE(1700000, 0, 7, 0),
  218. STPMU1_RANGE(1700000, 8, 24, 100000),
  219. STPMU1_RANGE(3300000, 25, 31, 0),
  220. };
  221. static const struct stpmu1_range ldo3_ranges[] = {
  222. STPMU1_RANGE(1700000, 0, 7, 0),
  223. STPMU1_RANGE(1700000, 8, 24, 100000),
  224. STPMU1_RANGE(3300000, 25, 30, 0),
  225. /* Sel 31 is special case when LDO3 is in mode sync_source (BUCK2/2) */
  226. };
  227. static const struct stpmu1_range ldo5_ranges[] = {
  228. STPMU1_RANGE(1700000, 0, 7, 0),
  229. STPMU1_RANGE(1700000, 8, 30, 100000),
  230. STPMU1_RANGE(3900000, 31, 31, 0),
  231. };
  232. static const struct stpmu1_range ldo6_ranges[] = {
  233. STPMU1_RANGE(900000, 0, 24, 100000),
  234. STPMU1_RANGE(3300000, 25, 31, 0),
  235. };
  236. /* LDO: 1,2,3,4,5,6 - voltage ranges */
  237. static const struct stpmu1_output_range ldo_voltage_range[] = {
  238. STPMU1_OUTPUT_RANGE(ldo12_ranges, ARRAY_SIZE(ldo12_ranges)),
  239. STPMU1_OUTPUT_RANGE(ldo12_ranges, ARRAY_SIZE(ldo12_ranges)),
  240. STPMU1_OUTPUT_RANGE(ldo3_ranges, ARRAY_SIZE(ldo3_ranges)),
  241. STPMU1_OUTPUT_RANGE(NULL, 0),
  242. STPMU1_OUTPUT_RANGE(ldo5_ranges, ARRAY_SIZE(ldo5_ranges)),
  243. STPMU1_OUTPUT_RANGE(ldo6_ranges, ARRAY_SIZE(ldo6_ranges)),
  244. };
  245. /* LDO modes */
  246. static const struct dm_regulator_mode ldo_modes[] = {
  247. STPMU1_MODE(STPMU1_LDO_MODE_NORMAL,
  248. STPMU1_LDO_MODE_NORMAL, "NORMAL"),
  249. STPMU1_MODE(STPMU1_LDO_MODE_BYPASS,
  250. STPMU1_LDO_MODE_BYPASS, "BYPASS"),
  251. STPMU1_MODE(STPMU1_LDO_MODE_SINK_SOURCE,
  252. STPMU1_LDO_MODE_SINK_SOURCE, "SINK SOURCE"),
  253. };
  254. static int stpmu1_ldo_get_value(struct udevice *dev)
  255. {
  256. int sel, ldo = dev->driver_data - 1;
  257. sel = pmic_reg_read(dev->parent, STPMU1_LDOX_CTRL_REG(ldo));
  258. if (sel < 0)
  259. return sel;
  260. /* ldo4 => 3,3V */
  261. if (ldo == STPMU1_LDO4)
  262. return STPMU1_LDO4_UV;
  263. sel &= STPMU1_LDO12356_OUTPUT_MASK;
  264. sel >>= STPMU1_LDO12356_OUTPUT_SHIFT;
  265. /* ldo3, sel = 31 => BUCK2/2 */
  266. if (ldo == STPMU1_LDO3 && sel == STPMU1_LDO3_DDR_SEL)
  267. return stpmu1_buck_get_uv(dev->parent, STPMU1_BUCK2) / 2;
  268. return stpmu1_output_find_uv(sel, &ldo_voltage_range[ldo]);
  269. }
  270. static int stpmu1_ldo_set_value(struct udevice *dev, int uv)
  271. {
  272. int sel, ldo = dev->driver_data - 1;
  273. /* ldo4 => not possible */
  274. if (ldo == STPMU1_LDO4)
  275. return -EINVAL;
  276. sel = stpmu1_output_find_sel(uv, &ldo_voltage_range[ldo]);
  277. if (sel < 0)
  278. return sel;
  279. return pmic_clrsetbits(dev->parent,
  280. STPMU1_LDOX_CTRL_REG(ldo),
  281. STPMU1_LDO12356_OUTPUT_MASK,
  282. sel << STPMU1_LDO12356_OUTPUT_SHIFT);
  283. }
  284. static int stpmu1_ldo_get_enable(struct udevice *dev)
  285. {
  286. int ret;
  287. ret = pmic_reg_read(dev->parent,
  288. STPMU1_LDOX_CTRL_REG(dev->driver_data - 1));
  289. if (ret < 0)
  290. return false;
  291. return ret & STPMU1_LDO_EN ? true : false;
  292. }
  293. static int stpmu1_ldo_set_enable(struct udevice *dev, bool enable)
  294. {
  295. struct dm_regulator_uclass_platdata *uc_pdata;
  296. int ret, uv;
  297. /* if regulator is already in the wanted state, nothing to do */
  298. if (stpmu1_ldo_get_enable(dev) == enable)
  299. return 0;
  300. if (enable) {
  301. uc_pdata = dev_get_uclass_platdata(dev);
  302. uv = stpmu1_ldo_get_value(dev);
  303. if ((uv < uc_pdata->min_uV) || (uv > uc_pdata->max_uV))
  304. stpmu1_ldo_set_value(dev, uc_pdata->min_uV);
  305. }
  306. ret = pmic_clrsetbits(dev->parent,
  307. STPMU1_LDOX_CTRL_REG(dev->driver_data - 1),
  308. STPMU1_LDO_EN, enable ? STPMU1_LDO_EN : 0);
  309. if (enable)
  310. mdelay(STPMU1_DEFAULT_START_UP_DELAY_MS);
  311. return ret;
  312. }
  313. static int stpmu1_ldo_get_mode(struct udevice *dev)
  314. {
  315. int ret, ldo = dev->driver_data - 1;
  316. if (ldo != STPMU1_LDO3)
  317. return -EINVAL;
  318. ret = pmic_reg_read(dev->parent, STPMU1_LDOX_CTRL_REG(ldo));
  319. if (ret < 0)
  320. return ret;
  321. if (ret & STPMU1_LDO3_MODE)
  322. return STPMU1_LDO_MODE_BYPASS;
  323. ret &= STPMU1_LDO12356_OUTPUT_MASK;
  324. ret >>= STPMU1_LDO12356_OUTPUT_SHIFT;
  325. return ret == STPMU1_LDO3_DDR_SEL ? STPMU1_LDO_MODE_SINK_SOURCE :
  326. STPMU1_LDO_MODE_NORMAL;
  327. }
  328. static int stpmu1_ldo_set_mode(struct udevice *dev, int mode)
  329. {
  330. int ret, ldo = dev->driver_data - 1;
  331. if (ldo != STPMU1_LDO3)
  332. return -EINVAL;
  333. ret = pmic_reg_read(dev->parent, STPMU1_LDOX_CTRL_REG(ldo));
  334. if (ret < 0)
  335. return ret;
  336. switch (mode) {
  337. case STPMU1_LDO_MODE_SINK_SOURCE:
  338. ret &= ~STPMU1_LDO12356_OUTPUT_MASK;
  339. ret |= STPMU1_LDO3_DDR_SEL << STPMU1_LDO12356_OUTPUT_SHIFT;
  340. case STPMU1_LDO_MODE_NORMAL:
  341. ret &= ~STPMU1_LDO3_MODE;
  342. break;
  343. case STPMU1_LDO_MODE_BYPASS:
  344. ret |= STPMU1_LDO3_MODE;
  345. break;
  346. }
  347. return pmic_reg_write(dev->parent, STPMU1_LDOX_CTRL_REG(ldo), ret);
  348. }
  349. static int stpmu1_ldo_probe(struct udevice *dev)
  350. {
  351. struct dm_regulator_uclass_platdata *uc_pdata;
  352. if (!dev->driver_data || dev->driver_data > STPMU1_MAX_LDO)
  353. return -EINVAL;
  354. uc_pdata = dev_get_uclass_platdata(dev);
  355. uc_pdata->type = REGULATOR_TYPE_LDO;
  356. if (dev->driver_data - 1 == STPMU1_LDO3) {
  357. uc_pdata->mode = (struct dm_regulator_mode *)ldo_modes;
  358. uc_pdata->mode_count = ARRAY_SIZE(ldo_modes);
  359. } else {
  360. uc_pdata->mode_count = 0;
  361. }
  362. return 0;
  363. }
  364. static const struct dm_regulator_ops stpmu1_ldo_ops = {
  365. .get_value = stpmu1_ldo_get_value,
  366. .set_value = stpmu1_ldo_set_value,
  367. .get_enable = stpmu1_ldo_get_enable,
  368. .set_enable = stpmu1_ldo_set_enable,
  369. .get_mode = stpmu1_ldo_get_mode,
  370. .set_mode = stpmu1_ldo_set_mode,
  371. };
  372. U_BOOT_DRIVER(stpmu1_ldo) = {
  373. .name = "stpmu1_ldo",
  374. .id = UCLASS_REGULATOR,
  375. .ops = &stpmu1_ldo_ops,
  376. .probe = stpmu1_ldo_probe,
  377. };
  378. /*
  379. * VREF DDR regulator
  380. */
  381. static int stpmu1_vref_ddr_get_value(struct udevice *dev)
  382. {
  383. /* BUCK2/2 */
  384. return stpmu1_buck_get_uv(dev->parent, STPMU1_BUCK2) / 2;
  385. }
  386. static int stpmu1_vref_ddr_get_enable(struct udevice *dev)
  387. {
  388. int ret;
  389. ret = pmic_reg_read(dev->parent, STPMU1_VREF_CTRL_REG);
  390. if (ret < 0)
  391. return false;
  392. return ret & STPMU1_VREF_EN ? true : false;
  393. }
  394. static int stpmu1_vref_ddr_set_enable(struct udevice *dev, bool enable)
  395. {
  396. int ret;
  397. /* if regulator is already in the wanted state, nothing to do */
  398. if (stpmu1_vref_ddr_get_enable(dev) == enable)
  399. return 0;
  400. ret = pmic_clrsetbits(dev->parent, STPMU1_VREF_CTRL_REG,
  401. STPMU1_VREF_EN, enable ? STPMU1_VREF_EN : 0);
  402. if (enable)
  403. mdelay(STPMU1_DEFAULT_START_UP_DELAY_MS);
  404. return ret;
  405. }
  406. static int stpmu1_vref_ddr_probe(struct udevice *dev)
  407. {
  408. struct dm_regulator_uclass_platdata *uc_pdata;
  409. uc_pdata = dev_get_uclass_platdata(dev);
  410. uc_pdata->type = REGULATOR_TYPE_FIXED;
  411. uc_pdata->mode_count = 0;
  412. return 0;
  413. }
  414. static const struct dm_regulator_ops stpmu1_vref_ddr_ops = {
  415. .get_value = stpmu1_vref_ddr_get_value,
  416. .get_enable = stpmu1_vref_ddr_get_enable,
  417. .set_enable = stpmu1_vref_ddr_set_enable,
  418. };
  419. U_BOOT_DRIVER(stpmu1_vref_ddr) = {
  420. .name = "stpmu1_vref_ddr",
  421. .id = UCLASS_REGULATOR,
  422. .ops = &stpmu1_vref_ddr_ops,
  423. .probe = stpmu1_vref_ddr_probe,
  424. };
  425. /*
  426. * BOOST regulator
  427. */
  428. static int stpmu1_boost_get_enable(struct udevice *dev)
  429. {
  430. int ret;
  431. ret = pmic_reg_read(dev->parent, STPMU1_USB_CTRL_REG);
  432. if (ret < 0)
  433. return false;
  434. return ret & STPMU1_USB_BOOST_EN ? true : false;
  435. }
  436. static int stpmu1_boost_set_enable(struct udevice *dev, bool enable)
  437. {
  438. int ret;
  439. ret = pmic_reg_read(dev->parent, STPMU1_USB_CTRL_REG);
  440. if (ret < 0)
  441. return ret;
  442. if (!enable && ret & STPMU1_USB_PWR_SW_EN)
  443. return -EINVAL;
  444. /* if regulator is already in the wanted state, nothing to do */
  445. if (!!(ret & STPMU1_USB_BOOST_EN) == enable)
  446. return 0;
  447. ret = pmic_clrsetbits(dev->parent, STPMU1_USB_CTRL_REG,
  448. STPMU1_USB_BOOST_EN,
  449. enable ? STPMU1_USB_BOOST_EN : 0);
  450. if (enable)
  451. mdelay(STPMU1_USB_BOOST_START_UP_DELAY_MS);
  452. return ret;
  453. }
  454. static int stpmu1_boost_probe(struct udevice *dev)
  455. {
  456. struct dm_regulator_uclass_platdata *uc_pdata;
  457. uc_pdata = dev_get_uclass_platdata(dev);
  458. uc_pdata->type = REGULATOR_TYPE_FIXED;
  459. uc_pdata->mode_count = 0;
  460. return 0;
  461. }
  462. static const struct dm_regulator_ops stpmu1_boost_ops = {
  463. .get_enable = stpmu1_boost_get_enable,
  464. .set_enable = stpmu1_boost_set_enable,
  465. };
  466. U_BOOT_DRIVER(stpmu1_boost) = {
  467. .name = "stpmu1_boost",
  468. .id = UCLASS_REGULATOR,
  469. .ops = &stpmu1_boost_ops,
  470. .probe = stpmu1_boost_probe,
  471. };
  472. /*
  473. * USB power switch
  474. */
  475. static int stpmu1_pwr_sw_get_enable(struct udevice *dev)
  476. {
  477. uint mask = 1 << dev->driver_data;
  478. int ret;
  479. ret = pmic_reg_read(dev->parent, STPMU1_USB_CTRL_REG);
  480. if (ret < 0)
  481. return false;
  482. return ret & mask ? true : false;
  483. }
  484. static int stpmu1_pwr_sw_set_enable(struct udevice *dev, bool enable)
  485. {
  486. uint mask = 1 << dev->driver_data;
  487. int ret;
  488. ret = pmic_reg_read(dev->parent, STPMU1_USB_CTRL_REG);
  489. if (ret < 0)
  490. return ret;
  491. /* if regulator is already in the wanted state, nothing to do */
  492. if (!!(ret & mask) == enable)
  493. return 0;
  494. /* Boost management */
  495. if (enable && !(ret & STPMU1_USB_BOOST_EN)) {
  496. pmic_clrsetbits(dev->parent, STPMU1_USB_CTRL_REG,
  497. STPMU1_USB_BOOST_EN, STPMU1_USB_BOOST_EN);
  498. mdelay(STPMU1_USB_BOOST_START_UP_DELAY_MS);
  499. } else if (!enable && ret & STPMU1_USB_BOOST_EN &&
  500. (ret & STPMU1_USB_PWR_SW_EN) != STPMU1_USB_PWR_SW_EN) {
  501. pmic_clrsetbits(dev->parent, STPMU1_USB_CTRL_REG,
  502. STPMU1_USB_BOOST_EN, 0);
  503. }
  504. ret = pmic_clrsetbits(dev->parent, STPMU1_USB_CTRL_REG,
  505. mask, enable ? mask : 0);
  506. if (enable)
  507. mdelay(STPMU1_DEFAULT_START_UP_DELAY_MS);
  508. return ret;
  509. }
  510. static int stpmu1_pwr_sw_probe(struct udevice *dev)
  511. {
  512. struct dm_regulator_uclass_platdata *uc_pdata;
  513. if (!dev->driver_data || dev->driver_data > STPMU1_MAX_PWR_SW)
  514. return -EINVAL;
  515. uc_pdata = dev_get_uclass_platdata(dev);
  516. uc_pdata->type = REGULATOR_TYPE_FIXED;
  517. uc_pdata->mode_count = 0;
  518. return 0;
  519. }
  520. static const struct dm_regulator_ops stpmu1_pwr_sw_ops = {
  521. .get_enable = stpmu1_pwr_sw_get_enable,
  522. .set_enable = stpmu1_pwr_sw_set_enable,
  523. };
  524. U_BOOT_DRIVER(stpmu1_pwr_sw) = {
  525. .name = "stpmu1_pwr_sw",
  526. .id = UCLASS_REGULATOR,
  527. .ops = &stpmu1_pwr_sw_ops,
  528. .probe = stpmu1_pwr_sw_probe,
  529. };