clk.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * Hisilicon clock driver
  3. *
  4. * Copyright (c) 2012-2013 Hisilicon Limited.
  5. * Copyright (c) 2012-2013 Linaro Limited.
  6. *
  7. * Author: Haojian Zhuang <haojian.zhuang@linaro.org>
  8. * Xin Li <li.xin@linaro.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. *
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/clkdev.h>
  27. #include <linux/clk-provider.h>
  28. #include <linux/delay.h>
  29. #include <linux/io.h>
  30. #include <linux/of.h>
  31. #include <linux/of_address.h>
  32. #include <linux/of_device.h>
  33. #include <linux/slab.h>
  34. #include "clk.h"
  35. static DEFINE_SPINLOCK(hisi_clk_lock);
  36. struct hisi_clock_data *hisi_clk_alloc(struct platform_device *pdev,
  37. int nr_clks)
  38. {
  39. struct hisi_clock_data *clk_data;
  40. struct resource *res;
  41. struct clk **clk_table;
  42. clk_data = devm_kmalloc(&pdev->dev, sizeof(*clk_data), GFP_KERNEL);
  43. if (!clk_data)
  44. return NULL;
  45. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  46. if (!res)
  47. return NULL;
  48. clk_data->base = devm_ioremap(&pdev->dev,
  49. res->start, resource_size(res));
  50. if (!clk_data->base)
  51. return NULL;
  52. clk_table = devm_kmalloc_array(&pdev->dev, nr_clks,
  53. sizeof(*clk_table),
  54. GFP_KERNEL);
  55. if (!clk_table)
  56. return NULL;
  57. clk_data->clk_data.clks = clk_table;
  58. clk_data->clk_data.clk_num = nr_clks;
  59. return clk_data;
  60. }
  61. EXPORT_SYMBOL_GPL(hisi_clk_alloc);
  62. struct hisi_clock_data *hisi_clk_init(struct device_node *np,
  63. int nr_clks)
  64. {
  65. struct hisi_clock_data *clk_data;
  66. struct clk **clk_table;
  67. void __iomem *base;
  68. base = of_iomap(np, 0);
  69. if (!base) {
  70. pr_err("%s: failed to map clock registers\n", __func__);
  71. goto err;
  72. }
  73. clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
  74. if (!clk_data)
  75. goto err;
  76. clk_data->base = base;
  77. clk_table = kcalloc(nr_clks, sizeof(*clk_table), GFP_KERNEL);
  78. if (!clk_table)
  79. goto err_data;
  80. clk_data->clk_data.clks = clk_table;
  81. clk_data->clk_data.clk_num = nr_clks;
  82. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data->clk_data);
  83. return clk_data;
  84. err_data:
  85. kfree(clk_data);
  86. err:
  87. return NULL;
  88. }
  89. EXPORT_SYMBOL_GPL(hisi_clk_init);
  90. int hisi_clk_register_fixed_rate(const struct hisi_fixed_rate_clock *clks,
  91. int nums, struct hisi_clock_data *data)
  92. {
  93. struct clk *clk;
  94. int i;
  95. for (i = 0; i < nums; i++) {
  96. clk = clk_register_fixed_rate(NULL, clks[i].name,
  97. clks[i].parent_name,
  98. clks[i].flags,
  99. clks[i].fixed_rate);
  100. if (IS_ERR(clk)) {
  101. pr_err("%s: failed to register clock %s\n",
  102. __func__, clks[i].name);
  103. goto err;
  104. }
  105. data->clk_data.clks[clks[i].id] = clk;
  106. }
  107. return 0;
  108. err:
  109. while (i--)
  110. clk_unregister_fixed_rate(data->clk_data.clks[clks[i].id]);
  111. return PTR_ERR(clk);
  112. }
  113. EXPORT_SYMBOL_GPL(hisi_clk_register_fixed_rate);
  114. int hisi_clk_register_fixed_factor(const struct hisi_fixed_factor_clock *clks,
  115. int nums,
  116. struct hisi_clock_data *data)
  117. {
  118. struct clk *clk;
  119. int i;
  120. for (i = 0; i < nums; i++) {
  121. clk = clk_register_fixed_factor(NULL, clks[i].name,
  122. clks[i].parent_name,
  123. clks[i].flags, clks[i].mult,
  124. clks[i].div);
  125. if (IS_ERR(clk)) {
  126. pr_err("%s: failed to register clock %s\n",
  127. __func__, clks[i].name);
  128. goto err;
  129. }
  130. data->clk_data.clks[clks[i].id] = clk;
  131. }
  132. return 0;
  133. err:
  134. while (i--)
  135. clk_unregister_fixed_factor(data->clk_data.clks[clks[i].id]);
  136. return PTR_ERR(clk);
  137. }
  138. EXPORT_SYMBOL_GPL(hisi_clk_register_fixed_factor);
  139. int hisi_clk_register_mux(const struct hisi_mux_clock *clks,
  140. int nums, struct hisi_clock_data *data)
  141. {
  142. struct clk *clk;
  143. void __iomem *base = data->base;
  144. int i;
  145. for (i = 0; i < nums; i++) {
  146. u32 mask = BIT(clks[i].width) - 1;
  147. clk = clk_register_mux_table(NULL, clks[i].name,
  148. clks[i].parent_names,
  149. clks[i].num_parents, clks[i].flags,
  150. base + clks[i].offset, clks[i].shift,
  151. mask, clks[i].mux_flags,
  152. clks[i].table, &hisi_clk_lock);
  153. if (IS_ERR(clk)) {
  154. pr_err("%s: failed to register clock %s\n",
  155. __func__, clks[i].name);
  156. goto err;
  157. }
  158. if (clks[i].alias)
  159. clk_register_clkdev(clk, clks[i].alias, NULL);
  160. data->clk_data.clks[clks[i].id] = clk;
  161. }
  162. return 0;
  163. err:
  164. while (i--)
  165. clk_unregister_mux(data->clk_data.clks[clks[i].id]);
  166. return PTR_ERR(clk);
  167. }
  168. EXPORT_SYMBOL_GPL(hisi_clk_register_mux);
  169. int hisi_clk_register_phase(struct device *dev,
  170. const struct hisi_phase_clock *clks,
  171. int nums, struct hisi_clock_data *data)
  172. {
  173. void __iomem *base = data->base;
  174. struct clk *clk;
  175. int i;
  176. for (i = 0; i < nums; i++) {
  177. clk = clk_register_hisi_phase(dev, &clks[i], base,
  178. &hisi_clk_lock);
  179. if (IS_ERR(clk)) {
  180. pr_err("%s: failed to register clock %s\n", __func__,
  181. clks[i].name);
  182. return PTR_ERR(clk);
  183. }
  184. data->clk_data.clks[clks[i].id] = clk;
  185. }
  186. return 0;
  187. }
  188. EXPORT_SYMBOL_GPL(hisi_clk_register_phase);
  189. int hisi_clk_register_divider(const struct hisi_divider_clock *clks,
  190. int nums, struct hisi_clock_data *data)
  191. {
  192. struct clk *clk;
  193. void __iomem *base = data->base;
  194. int i;
  195. for (i = 0; i < nums; i++) {
  196. clk = clk_register_divider_table(NULL, clks[i].name,
  197. clks[i].parent_name,
  198. clks[i].flags,
  199. base + clks[i].offset,
  200. clks[i].shift, clks[i].width,
  201. clks[i].div_flags,
  202. clks[i].table,
  203. &hisi_clk_lock);
  204. if (IS_ERR(clk)) {
  205. pr_err("%s: failed to register clock %s\n",
  206. __func__, clks[i].name);
  207. goto err;
  208. }
  209. if (clks[i].alias)
  210. clk_register_clkdev(clk, clks[i].alias, NULL);
  211. data->clk_data.clks[clks[i].id] = clk;
  212. }
  213. return 0;
  214. err:
  215. while (i--)
  216. clk_unregister_divider(data->clk_data.clks[clks[i].id]);
  217. return PTR_ERR(clk);
  218. }
  219. EXPORT_SYMBOL_GPL(hisi_clk_register_divider);
  220. int hisi_clk_register_gate(const struct hisi_gate_clock *clks,
  221. int nums, struct hisi_clock_data *data)
  222. {
  223. struct clk *clk;
  224. void __iomem *base = data->base;
  225. int i;
  226. for (i = 0; i < nums; i++) {
  227. clk = clk_register_gate(NULL, clks[i].name,
  228. clks[i].parent_name,
  229. clks[i].flags,
  230. base + clks[i].offset,
  231. clks[i].bit_idx,
  232. clks[i].gate_flags,
  233. &hisi_clk_lock);
  234. if (IS_ERR(clk)) {
  235. pr_err("%s: failed to register clock %s\n",
  236. __func__, clks[i].name);
  237. goto err;
  238. }
  239. if (clks[i].alias)
  240. clk_register_clkdev(clk, clks[i].alias, NULL);
  241. data->clk_data.clks[clks[i].id] = clk;
  242. }
  243. return 0;
  244. err:
  245. while (i--)
  246. clk_unregister_gate(data->clk_data.clks[clks[i].id]);
  247. return PTR_ERR(clk);
  248. }
  249. EXPORT_SYMBOL_GPL(hisi_clk_register_gate);
  250. void hisi_clk_register_gate_sep(const struct hisi_gate_clock *clks,
  251. int nums, struct hisi_clock_data *data)
  252. {
  253. struct clk *clk;
  254. void __iomem *base = data->base;
  255. int i;
  256. for (i = 0; i < nums; i++) {
  257. clk = hisi_register_clkgate_sep(NULL, clks[i].name,
  258. clks[i].parent_name,
  259. clks[i].flags,
  260. base + clks[i].offset,
  261. clks[i].bit_idx,
  262. clks[i].gate_flags,
  263. &hisi_clk_lock);
  264. if (IS_ERR(clk)) {
  265. pr_err("%s: failed to register clock %s\n",
  266. __func__, clks[i].name);
  267. continue;
  268. }
  269. if (clks[i].alias)
  270. clk_register_clkdev(clk, clks[i].alias, NULL);
  271. data->clk_data.clks[clks[i].id] = clk;
  272. }
  273. }
  274. EXPORT_SYMBOL_GPL(hisi_clk_register_gate_sep);
  275. void __init hi6220_clk_register_divider(const struct hi6220_divider_clock *clks,
  276. int nums, struct hisi_clock_data *data)
  277. {
  278. struct clk *clk;
  279. void __iomem *base = data->base;
  280. int i;
  281. for (i = 0; i < nums; i++) {
  282. clk = hi6220_register_clkdiv(NULL, clks[i].name,
  283. clks[i].parent_name,
  284. clks[i].flags,
  285. base + clks[i].offset,
  286. clks[i].shift,
  287. clks[i].width,
  288. clks[i].mask_bit,
  289. &hisi_clk_lock);
  290. if (IS_ERR(clk)) {
  291. pr_err("%s: failed to register clock %s\n",
  292. __func__, clks[i].name);
  293. continue;
  294. }
  295. if (clks[i].alias)
  296. clk_register_clkdev(clk, clks[i].alias, NULL);
  297. data->clk_data.clks[clks[i].id] = clk;
  298. }
  299. }