common.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/export.h>
  6. #include <linux/module.h>
  7. #include <linux/regmap.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/reset-controller.h>
  11. #include <linux/of.h>
  12. #include "common.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap.h"
  15. #include "reset.h"
  16. #include "gdsc.h"
  17. struct qcom_cc {
  18. struct qcom_reset_controller reset;
  19. struct clk_regmap **rclks;
  20. size_t num_rclks;
  21. };
  22. const
  23. struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, unsigned long rate)
  24. {
  25. if (!f)
  26. return NULL;
  27. if (!f->freq)
  28. return f;
  29. for (; f->freq; f++)
  30. if (rate <= f->freq)
  31. return f;
  32. /* Default to our fastest rate */
  33. return f - 1;
  34. }
  35. EXPORT_SYMBOL_GPL(qcom_find_freq);
  36. const struct freq_tbl *qcom_find_freq_floor(const struct freq_tbl *f,
  37. unsigned long rate)
  38. {
  39. const struct freq_tbl *best = NULL;
  40. for ( ; f->freq; f++) {
  41. if (rate >= f->freq)
  42. best = f;
  43. else
  44. break;
  45. }
  46. return best;
  47. }
  48. EXPORT_SYMBOL_GPL(qcom_find_freq_floor);
  49. int qcom_find_src_index(struct clk_hw *hw, const struct parent_map *map, u8 src)
  50. {
  51. int i, num_parents = clk_hw_get_num_parents(hw);
  52. for (i = 0; i < num_parents; i++)
  53. if (src == map[i].src)
  54. return i;
  55. return -ENOENT;
  56. }
  57. EXPORT_SYMBOL_GPL(qcom_find_src_index);
  58. struct regmap *
  59. qcom_cc_map(struct platform_device *pdev, const struct qcom_cc_desc *desc)
  60. {
  61. void __iomem *base;
  62. struct resource *res;
  63. struct device *dev = &pdev->dev;
  64. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  65. base = devm_ioremap_resource(dev, res);
  66. if (IS_ERR(base))
  67. return ERR_CAST(base);
  68. return devm_regmap_init_mmio(dev, base, desc->config);
  69. }
  70. EXPORT_SYMBOL_GPL(qcom_cc_map);
  71. void
  72. qcom_pll_set_fsm_mode(struct regmap *map, u32 reg, u8 bias_count, u8 lock_count)
  73. {
  74. u32 val;
  75. u32 mask;
  76. /* De-assert reset to FSM */
  77. regmap_update_bits(map, reg, PLL_VOTE_FSM_RESET, 0);
  78. /* Program bias count and lock count */
  79. val = bias_count << PLL_BIAS_COUNT_SHIFT |
  80. lock_count << PLL_LOCK_COUNT_SHIFT;
  81. mask = PLL_BIAS_COUNT_MASK << PLL_BIAS_COUNT_SHIFT;
  82. mask |= PLL_LOCK_COUNT_MASK << PLL_LOCK_COUNT_SHIFT;
  83. regmap_update_bits(map, reg, mask, val);
  84. /* Enable PLL FSM voting */
  85. regmap_update_bits(map, reg, PLL_VOTE_FSM_ENA, PLL_VOTE_FSM_ENA);
  86. }
  87. EXPORT_SYMBOL_GPL(qcom_pll_set_fsm_mode);
  88. static void qcom_cc_gdsc_unregister(void *data)
  89. {
  90. gdsc_unregister(data);
  91. }
  92. /*
  93. * Backwards compatibility with old DTs. Register a pass-through factor 1/1
  94. * clock to translate 'path' clk into 'name' clk and register the 'path'
  95. * clk as a fixed rate clock if it isn't present.
  96. */
  97. static int _qcom_cc_register_board_clk(struct device *dev, const char *path,
  98. const char *name, unsigned long rate,
  99. bool add_factor)
  100. {
  101. struct device_node *node = NULL;
  102. struct device_node *clocks_node;
  103. struct clk_fixed_factor *factor;
  104. struct clk_fixed_rate *fixed;
  105. struct clk_init_data init_data = { };
  106. int ret;
  107. clocks_node = of_find_node_by_path("/clocks");
  108. if (clocks_node) {
  109. node = of_get_child_by_name(clocks_node, path);
  110. of_node_put(clocks_node);
  111. }
  112. if (!node) {
  113. fixed = devm_kzalloc(dev, sizeof(*fixed), GFP_KERNEL);
  114. if (!fixed)
  115. return -EINVAL;
  116. fixed->fixed_rate = rate;
  117. fixed->hw.init = &init_data;
  118. init_data.name = path;
  119. init_data.ops = &clk_fixed_rate_ops;
  120. ret = devm_clk_hw_register(dev, &fixed->hw);
  121. if (ret)
  122. return ret;
  123. }
  124. of_node_put(node);
  125. if (add_factor) {
  126. factor = devm_kzalloc(dev, sizeof(*factor), GFP_KERNEL);
  127. if (!factor)
  128. return -EINVAL;
  129. factor->mult = factor->div = 1;
  130. factor->hw.init = &init_data;
  131. init_data.name = name;
  132. init_data.parent_names = &path;
  133. init_data.num_parents = 1;
  134. init_data.flags = 0;
  135. init_data.ops = &clk_fixed_factor_ops;
  136. ret = devm_clk_hw_register(dev, &factor->hw);
  137. if (ret)
  138. return ret;
  139. }
  140. return 0;
  141. }
  142. int qcom_cc_register_board_clk(struct device *dev, const char *path,
  143. const char *name, unsigned long rate)
  144. {
  145. bool add_factor = true;
  146. /*
  147. * TODO: The RPM clock driver currently does not support the xo clock.
  148. * When xo is added to the RPM clock driver, we should change this
  149. * function to skip registration of xo factor clocks.
  150. */
  151. return _qcom_cc_register_board_clk(dev, path, name, rate, add_factor);
  152. }
  153. EXPORT_SYMBOL_GPL(qcom_cc_register_board_clk);
  154. int qcom_cc_register_sleep_clk(struct device *dev)
  155. {
  156. return _qcom_cc_register_board_clk(dev, "sleep_clk", "sleep_clk_src",
  157. 32768, true);
  158. }
  159. EXPORT_SYMBOL_GPL(qcom_cc_register_sleep_clk);
  160. static struct clk_hw *qcom_cc_clk_hw_get(struct of_phandle_args *clkspec,
  161. void *data)
  162. {
  163. struct qcom_cc *cc = data;
  164. unsigned int idx = clkspec->args[0];
  165. if (idx >= cc->num_rclks) {
  166. pr_err("%s: invalid index %u\n", __func__, idx);
  167. return ERR_PTR(-EINVAL);
  168. }
  169. return cc->rclks[idx] ? &cc->rclks[idx]->hw : ERR_PTR(-ENOENT);
  170. }
  171. int qcom_cc_really_probe(struct platform_device *pdev,
  172. const struct qcom_cc_desc *desc, struct regmap *regmap)
  173. {
  174. int i, ret;
  175. struct device *dev = &pdev->dev;
  176. struct qcom_reset_controller *reset;
  177. struct qcom_cc *cc;
  178. struct gdsc_desc *scd;
  179. size_t num_clks = desc->num_clks;
  180. struct clk_regmap **rclks = desc->clks;
  181. cc = devm_kzalloc(dev, sizeof(*cc), GFP_KERNEL);
  182. if (!cc)
  183. return -ENOMEM;
  184. reset = &cc->reset;
  185. reset->rcdev.of_node = dev->of_node;
  186. reset->rcdev.ops = &qcom_reset_ops;
  187. reset->rcdev.owner = dev->driver->owner;
  188. reset->rcdev.nr_resets = desc->num_resets;
  189. reset->regmap = regmap;
  190. reset->reset_map = desc->resets;
  191. ret = devm_reset_controller_register(dev, &reset->rcdev);
  192. if (ret)
  193. return ret;
  194. if (desc->gdscs && desc->num_gdscs) {
  195. scd = devm_kzalloc(dev, sizeof(*scd), GFP_KERNEL);
  196. if (!scd)
  197. return -ENOMEM;
  198. scd->dev = dev;
  199. scd->scs = desc->gdscs;
  200. scd->num = desc->num_gdscs;
  201. ret = gdsc_register(scd, &reset->rcdev, regmap);
  202. if (ret)
  203. return ret;
  204. ret = devm_add_action_or_reset(dev, qcom_cc_gdsc_unregister,
  205. scd);
  206. if (ret)
  207. return ret;
  208. }
  209. cc->rclks = rclks;
  210. cc->num_rclks = num_clks;
  211. for (i = 0; i < num_clks; i++) {
  212. if (!rclks[i])
  213. continue;
  214. ret = devm_clk_register_regmap(dev, rclks[i]);
  215. if (ret)
  216. return ret;
  217. }
  218. ret = devm_of_clk_add_hw_provider(dev, qcom_cc_clk_hw_get, cc);
  219. if (ret)
  220. return ret;
  221. return 0;
  222. }
  223. EXPORT_SYMBOL_GPL(qcom_cc_really_probe);
  224. int qcom_cc_probe(struct platform_device *pdev, const struct qcom_cc_desc *desc)
  225. {
  226. struct regmap *regmap;
  227. regmap = qcom_cc_map(pdev, desc);
  228. if (IS_ERR(regmap))
  229. return PTR_ERR(regmap);
  230. return qcom_cc_really_probe(pdev, desc, regmap);
  231. }
  232. EXPORT_SYMBOL_GPL(qcom_cc_probe);
  233. MODULE_LICENSE("GPL v2");