dispcc-sdm845.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/regmap.h>
  9. #include <linux/reset-controller.h>
  10. #include <dt-bindings/clock/qcom,dispcc-sdm845.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-rcg.h"
  14. #include "clk-regmap-divider.h"
  15. #include "common.h"
  16. #include "gdsc.h"
  17. #include "reset.h"
  18. enum {
  19. P_BI_TCXO,
  20. P_CORE_BI_PLL_TEST_SE,
  21. P_DISP_CC_PLL0_OUT_MAIN,
  22. P_DSI0_PHY_PLL_OUT_BYTECLK,
  23. P_DSI0_PHY_PLL_OUT_DSICLK,
  24. P_DSI1_PHY_PLL_OUT_BYTECLK,
  25. P_DSI1_PHY_PLL_OUT_DSICLK,
  26. P_GPLL0_OUT_MAIN,
  27. P_GPLL0_OUT_MAIN_DIV,
  28. };
  29. static const struct parent_map disp_cc_parent_map_0[] = {
  30. { P_BI_TCXO, 0 },
  31. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  32. { P_DSI1_PHY_PLL_OUT_BYTECLK, 2 },
  33. { P_CORE_BI_PLL_TEST_SE, 7 },
  34. };
  35. static const char * const disp_cc_parent_names_0[] = {
  36. "bi_tcxo",
  37. "dsi0_phy_pll_out_byteclk",
  38. "dsi1_phy_pll_out_byteclk",
  39. "core_bi_pll_test_se",
  40. };
  41. static const struct parent_map disp_cc_parent_map_2[] = {
  42. { P_BI_TCXO, 0 },
  43. { P_CORE_BI_PLL_TEST_SE, 7 },
  44. };
  45. static const char * const disp_cc_parent_names_2[] = {
  46. "bi_tcxo",
  47. "core_bi_pll_test_se",
  48. };
  49. static const struct parent_map disp_cc_parent_map_3[] = {
  50. { P_BI_TCXO, 0 },
  51. { P_DISP_CC_PLL0_OUT_MAIN, 1 },
  52. { P_GPLL0_OUT_MAIN, 4 },
  53. { P_GPLL0_OUT_MAIN_DIV, 5 },
  54. { P_CORE_BI_PLL_TEST_SE, 7 },
  55. };
  56. static const char * const disp_cc_parent_names_3[] = {
  57. "bi_tcxo",
  58. "disp_cc_pll0",
  59. "gcc_disp_gpll0_clk_src",
  60. "gcc_disp_gpll0_div_clk_src",
  61. "core_bi_pll_test_se",
  62. };
  63. static const struct parent_map disp_cc_parent_map_4[] = {
  64. { P_BI_TCXO, 0 },
  65. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  66. { P_DSI1_PHY_PLL_OUT_DSICLK, 2 },
  67. { P_CORE_BI_PLL_TEST_SE, 7 },
  68. };
  69. static const char * const disp_cc_parent_names_4[] = {
  70. "bi_tcxo",
  71. "dsi0_phy_pll_out_dsiclk",
  72. "dsi1_phy_pll_out_dsiclk",
  73. "core_bi_pll_test_se",
  74. };
  75. static struct clk_alpha_pll disp_cc_pll0 = {
  76. .offset = 0x0,
  77. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  78. .clkr = {
  79. .hw.init = &(struct clk_init_data){
  80. .name = "disp_cc_pll0",
  81. .parent_names = (const char *[]){ "bi_tcxo" },
  82. .num_parents = 1,
  83. .ops = &clk_alpha_pll_fabia_ops,
  84. },
  85. },
  86. };
  87. /* Return the HW recalc rate for idle use case */
  88. static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
  89. .cmd_rcgr = 0x20d0,
  90. .mnd_width = 0,
  91. .hid_width = 5,
  92. .parent_map = disp_cc_parent_map_0,
  93. .clkr.hw.init = &(struct clk_init_data){
  94. .name = "disp_cc_mdss_byte0_clk_src",
  95. .parent_names = disp_cc_parent_names_0,
  96. .num_parents = 4,
  97. .flags = CLK_SET_RATE_PARENT,
  98. .ops = &clk_byte2_ops,
  99. },
  100. };
  101. /* Return the HW recalc rate for idle use case */
  102. static struct clk_rcg2 disp_cc_mdss_byte1_clk_src = {
  103. .cmd_rcgr = 0x20ec,
  104. .mnd_width = 0,
  105. .hid_width = 5,
  106. .parent_map = disp_cc_parent_map_0,
  107. .clkr.hw.init = &(struct clk_init_data){
  108. .name = "disp_cc_mdss_byte1_clk_src",
  109. .parent_names = disp_cc_parent_names_0,
  110. .num_parents = 4,
  111. .flags = CLK_SET_RATE_PARENT,
  112. .ops = &clk_byte2_ops,
  113. },
  114. };
  115. static const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
  116. F(19200000, P_BI_TCXO, 1, 0, 0),
  117. { }
  118. };
  119. static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
  120. .cmd_rcgr = 0x2108,
  121. .mnd_width = 0,
  122. .hid_width = 5,
  123. .parent_map = disp_cc_parent_map_0,
  124. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  125. .clkr.hw.init = &(struct clk_init_data){
  126. .name = "disp_cc_mdss_esc0_clk_src",
  127. .parent_names = disp_cc_parent_names_0,
  128. .num_parents = 4,
  129. .ops = &clk_rcg2_ops,
  130. },
  131. };
  132. static struct clk_rcg2 disp_cc_mdss_esc1_clk_src = {
  133. .cmd_rcgr = 0x2120,
  134. .mnd_width = 0,
  135. .hid_width = 5,
  136. .parent_map = disp_cc_parent_map_0,
  137. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  138. .clkr.hw.init = &(struct clk_init_data){
  139. .name = "disp_cc_mdss_esc1_clk_src",
  140. .parent_names = disp_cc_parent_names_0,
  141. .num_parents = 4,
  142. .ops = &clk_rcg2_ops,
  143. },
  144. };
  145. static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
  146. F(19200000, P_BI_TCXO, 1, 0, 0),
  147. F(85714286, P_GPLL0_OUT_MAIN, 7, 0, 0),
  148. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  149. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  150. F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  151. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  152. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  153. F(344000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  154. F(430000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
  155. { }
  156. };
  157. static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
  158. .cmd_rcgr = 0x2088,
  159. .mnd_width = 0,
  160. .hid_width = 5,
  161. .parent_map = disp_cc_parent_map_3,
  162. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  163. .clkr.hw.init = &(struct clk_init_data){
  164. .name = "disp_cc_mdss_mdp_clk_src",
  165. .parent_names = disp_cc_parent_names_3,
  166. .num_parents = 5,
  167. .ops = &clk_rcg2_shared_ops,
  168. },
  169. };
  170. /* Return the HW recalc rate for idle use case */
  171. static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
  172. .cmd_rcgr = 0x2058,
  173. .mnd_width = 8,
  174. .hid_width = 5,
  175. .parent_map = disp_cc_parent_map_4,
  176. .clkr.hw.init = &(struct clk_init_data){
  177. .name = "disp_cc_mdss_pclk0_clk_src",
  178. .parent_names = disp_cc_parent_names_4,
  179. .num_parents = 4,
  180. .flags = CLK_SET_RATE_PARENT,
  181. .ops = &clk_pixel_ops,
  182. },
  183. };
  184. /* Return the HW recalc rate for idle use case */
  185. static struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = {
  186. .cmd_rcgr = 0x2070,
  187. .mnd_width = 8,
  188. .hid_width = 5,
  189. .parent_map = disp_cc_parent_map_4,
  190. .clkr.hw.init = &(struct clk_init_data){
  191. .name = "disp_cc_mdss_pclk1_clk_src",
  192. .parent_names = disp_cc_parent_names_4,
  193. .num_parents = 4,
  194. .flags = CLK_SET_RATE_PARENT,
  195. .ops = &clk_pixel_ops,
  196. },
  197. };
  198. static const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
  199. F(19200000, P_BI_TCXO, 1, 0, 0),
  200. F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  201. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  202. F(344000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  203. F(430000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
  204. { }
  205. };
  206. static struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
  207. .cmd_rcgr = 0x20a0,
  208. .mnd_width = 0,
  209. .hid_width = 5,
  210. .parent_map = disp_cc_parent_map_3,
  211. .freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
  212. .clkr.hw.init = &(struct clk_init_data){
  213. .name = "disp_cc_mdss_rot_clk_src",
  214. .parent_names = disp_cc_parent_names_3,
  215. .num_parents = 5,
  216. .ops = &clk_rcg2_shared_ops,
  217. },
  218. };
  219. static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
  220. .cmd_rcgr = 0x20b8,
  221. .mnd_width = 0,
  222. .hid_width = 5,
  223. .parent_map = disp_cc_parent_map_2,
  224. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  225. .clkr.hw.init = &(struct clk_init_data){
  226. .name = "disp_cc_mdss_vsync_clk_src",
  227. .parent_names = disp_cc_parent_names_2,
  228. .num_parents = 2,
  229. .ops = &clk_rcg2_ops,
  230. },
  231. };
  232. static struct clk_branch disp_cc_mdss_ahb_clk = {
  233. .halt_reg = 0x4004,
  234. .halt_check = BRANCH_HALT,
  235. .clkr = {
  236. .enable_reg = 0x4004,
  237. .enable_mask = BIT(0),
  238. .hw.init = &(struct clk_init_data){
  239. .name = "disp_cc_mdss_ahb_clk",
  240. .ops = &clk_branch2_ops,
  241. },
  242. },
  243. };
  244. static struct clk_branch disp_cc_mdss_axi_clk = {
  245. .halt_reg = 0x4008,
  246. .halt_check = BRANCH_HALT,
  247. .clkr = {
  248. .enable_reg = 0x4008,
  249. .enable_mask = BIT(0),
  250. .hw.init = &(struct clk_init_data){
  251. .name = "disp_cc_mdss_axi_clk",
  252. .ops = &clk_branch2_ops,
  253. },
  254. },
  255. };
  256. /* Return the HW recalc rate for idle use case */
  257. static struct clk_branch disp_cc_mdss_byte0_clk = {
  258. .halt_reg = 0x2028,
  259. .halt_check = BRANCH_HALT,
  260. .clkr = {
  261. .enable_reg = 0x2028,
  262. .enable_mask = BIT(0),
  263. .hw.init = &(struct clk_init_data){
  264. .name = "disp_cc_mdss_byte0_clk",
  265. .parent_names = (const char *[]){
  266. "disp_cc_mdss_byte0_clk_src",
  267. },
  268. .num_parents = 1,
  269. .flags = CLK_SET_RATE_PARENT,
  270. .ops = &clk_branch2_ops,
  271. },
  272. },
  273. };
  274. /* Return the HW recalc rate for idle use case */
  275. static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
  276. .reg = 0x20e8,
  277. .shift = 0,
  278. .width = 2,
  279. .clkr = {
  280. .hw.init = &(struct clk_init_data){
  281. .name = "disp_cc_mdss_byte0_div_clk_src",
  282. .parent_names = (const char *[]){
  283. "disp_cc_mdss_byte0_clk_src",
  284. },
  285. .num_parents = 1,
  286. .ops = &clk_regmap_div_ops,
  287. },
  288. },
  289. };
  290. /* Return the HW recalc rate for idle use case */
  291. static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
  292. .halt_reg = 0x202c,
  293. .halt_check = BRANCH_HALT,
  294. .clkr = {
  295. .enable_reg = 0x202c,
  296. .enable_mask = BIT(0),
  297. .hw.init = &(struct clk_init_data){
  298. .name = "disp_cc_mdss_byte0_intf_clk",
  299. .parent_names = (const char *[]){
  300. "disp_cc_mdss_byte0_div_clk_src",
  301. },
  302. .num_parents = 1,
  303. .flags = CLK_SET_RATE_PARENT,
  304. .ops = &clk_branch2_ops,
  305. },
  306. },
  307. };
  308. /* Return the HW recalc rate for idle use case */
  309. static struct clk_branch disp_cc_mdss_byte1_clk = {
  310. .halt_reg = 0x2030,
  311. .halt_check = BRANCH_HALT,
  312. .clkr = {
  313. .enable_reg = 0x2030,
  314. .enable_mask = BIT(0),
  315. .hw.init = &(struct clk_init_data){
  316. .name = "disp_cc_mdss_byte1_clk",
  317. .parent_names = (const char *[]){
  318. "disp_cc_mdss_byte1_clk_src",
  319. },
  320. .num_parents = 1,
  321. .flags = CLK_SET_RATE_PARENT,
  322. .ops = &clk_branch2_ops,
  323. },
  324. },
  325. };
  326. /* Return the HW recalc rate for idle use case */
  327. static struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = {
  328. .reg = 0x2104,
  329. .shift = 0,
  330. .width = 2,
  331. .clkr = {
  332. .hw.init = &(struct clk_init_data){
  333. .name = "disp_cc_mdss_byte1_div_clk_src",
  334. .parent_names = (const char *[]){
  335. "disp_cc_mdss_byte1_clk_src",
  336. },
  337. .num_parents = 1,
  338. .ops = &clk_regmap_div_ops,
  339. },
  340. },
  341. };
  342. /* Return the HW recalc rate for idle use case */
  343. static struct clk_branch disp_cc_mdss_byte1_intf_clk = {
  344. .halt_reg = 0x2034,
  345. .halt_check = BRANCH_HALT,
  346. .clkr = {
  347. .enable_reg = 0x2034,
  348. .enable_mask = BIT(0),
  349. .hw.init = &(struct clk_init_data){
  350. .name = "disp_cc_mdss_byte1_intf_clk",
  351. .parent_names = (const char *[]){
  352. "disp_cc_mdss_byte1_div_clk_src",
  353. },
  354. .num_parents = 1,
  355. .flags = CLK_SET_RATE_PARENT,
  356. .ops = &clk_branch2_ops,
  357. },
  358. },
  359. };
  360. static struct clk_branch disp_cc_mdss_esc0_clk = {
  361. .halt_reg = 0x2038,
  362. .halt_check = BRANCH_HALT,
  363. .clkr = {
  364. .enable_reg = 0x2038,
  365. .enable_mask = BIT(0),
  366. .hw.init = &(struct clk_init_data){
  367. .name = "disp_cc_mdss_esc0_clk",
  368. .parent_names = (const char *[]){
  369. "disp_cc_mdss_esc0_clk_src",
  370. },
  371. .num_parents = 1,
  372. .flags = CLK_SET_RATE_PARENT,
  373. .ops = &clk_branch2_ops,
  374. },
  375. },
  376. };
  377. static struct clk_branch disp_cc_mdss_esc1_clk = {
  378. .halt_reg = 0x203c,
  379. .halt_check = BRANCH_HALT,
  380. .clkr = {
  381. .enable_reg = 0x203c,
  382. .enable_mask = BIT(0),
  383. .hw.init = &(struct clk_init_data){
  384. .name = "disp_cc_mdss_esc1_clk",
  385. .parent_names = (const char *[]){
  386. "disp_cc_mdss_esc1_clk_src",
  387. },
  388. .num_parents = 1,
  389. .flags = CLK_SET_RATE_PARENT,
  390. .ops = &clk_branch2_ops,
  391. },
  392. },
  393. };
  394. static struct clk_branch disp_cc_mdss_mdp_clk = {
  395. .halt_reg = 0x200c,
  396. .halt_check = BRANCH_HALT,
  397. .clkr = {
  398. .enable_reg = 0x200c,
  399. .enable_mask = BIT(0),
  400. .hw.init = &(struct clk_init_data){
  401. .name = "disp_cc_mdss_mdp_clk",
  402. .parent_names = (const char *[]){
  403. "disp_cc_mdss_mdp_clk_src",
  404. },
  405. .num_parents = 1,
  406. .flags = CLK_SET_RATE_PARENT,
  407. .ops = &clk_branch2_ops,
  408. },
  409. },
  410. };
  411. static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
  412. .halt_reg = 0x201c,
  413. .halt_check = BRANCH_HALT,
  414. .clkr = {
  415. .enable_reg = 0x201c,
  416. .enable_mask = BIT(0),
  417. .hw.init = &(struct clk_init_data){
  418. .name = "disp_cc_mdss_mdp_lut_clk",
  419. .parent_names = (const char *[]){
  420. "disp_cc_mdss_mdp_clk_src",
  421. },
  422. .num_parents = 1,
  423. .ops = &clk_branch2_ops,
  424. },
  425. },
  426. };
  427. /* Return the HW recalc rate for idle use case */
  428. static struct clk_branch disp_cc_mdss_pclk0_clk = {
  429. .halt_reg = 0x2004,
  430. .halt_check = BRANCH_HALT,
  431. .clkr = {
  432. .enable_reg = 0x2004,
  433. .enable_mask = BIT(0),
  434. .hw.init = &(struct clk_init_data){
  435. .name = "disp_cc_mdss_pclk0_clk",
  436. .parent_names = (const char *[]){
  437. "disp_cc_mdss_pclk0_clk_src",
  438. },
  439. .num_parents = 1,
  440. .flags = CLK_SET_RATE_PARENT,
  441. .ops = &clk_branch2_ops,
  442. },
  443. },
  444. };
  445. /* Return the HW recalc rate for idle use case */
  446. static struct clk_branch disp_cc_mdss_pclk1_clk = {
  447. .halt_reg = 0x2008,
  448. .halt_check = BRANCH_HALT,
  449. .clkr = {
  450. .enable_reg = 0x2008,
  451. .enable_mask = BIT(0),
  452. .hw.init = &(struct clk_init_data){
  453. .name = "disp_cc_mdss_pclk1_clk",
  454. .parent_names = (const char *[]){
  455. "disp_cc_mdss_pclk1_clk_src",
  456. },
  457. .num_parents = 1,
  458. .flags = CLK_SET_RATE_PARENT,
  459. .ops = &clk_branch2_ops,
  460. },
  461. },
  462. };
  463. static struct clk_branch disp_cc_mdss_rot_clk = {
  464. .halt_reg = 0x2014,
  465. .halt_check = BRANCH_HALT,
  466. .clkr = {
  467. .enable_reg = 0x2014,
  468. .enable_mask = BIT(0),
  469. .hw.init = &(struct clk_init_data){
  470. .name = "disp_cc_mdss_rot_clk",
  471. .parent_names = (const char *[]){
  472. "disp_cc_mdss_rot_clk_src",
  473. },
  474. .num_parents = 1,
  475. .flags = CLK_SET_RATE_PARENT,
  476. .ops = &clk_branch2_ops,
  477. },
  478. },
  479. };
  480. static struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
  481. .halt_reg = 0x5004,
  482. .halt_check = BRANCH_HALT,
  483. .clkr = {
  484. .enable_reg = 0x5004,
  485. .enable_mask = BIT(0),
  486. .hw.init = &(struct clk_init_data){
  487. .name = "disp_cc_mdss_rscc_ahb_clk",
  488. .ops = &clk_branch2_ops,
  489. },
  490. },
  491. };
  492. static struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
  493. .halt_reg = 0x5008,
  494. .halt_check = BRANCH_HALT,
  495. .clkr = {
  496. .enable_reg = 0x5008,
  497. .enable_mask = BIT(0),
  498. .hw.init = &(struct clk_init_data){
  499. .name = "disp_cc_mdss_rscc_vsync_clk",
  500. .parent_names = (const char *[]){
  501. "disp_cc_mdss_vsync_clk_src",
  502. },
  503. .num_parents = 1,
  504. .flags = CLK_SET_RATE_PARENT,
  505. .ops = &clk_branch2_ops,
  506. },
  507. },
  508. };
  509. static struct clk_branch disp_cc_mdss_vsync_clk = {
  510. .halt_reg = 0x2024,
  511. .halt_check = BRANCH_HALT,
  512. .clkr = {
  513. .enable_reg = 0x2024,
  514. .enable_mask = BIT(0),
  515. .hw.init = &(struct clk_init_data){
  516. .name = "disp_cc_mdss_vsync_clk",
  517. .parent_names = (const char *[]){
  518. "disp_cc_mdss_vsync_clk_src",
  519. },
  520. .num_parents = 1,
  521. .flags = CLK_SET_RATE_PARENT,
  522. .ops = &clk_branch2_ops,
  523. },
  524. },
  525. };
  526. static struct gdsc mdss_gdsc = {
  527. .gdscr = 0x3000,
  528. .pd = {
  529. .name = "mdss_gdsc",
  530. },
  531. .pwrsts = PWRSTS_OFF_ON,
  532. .flags = HW_CTRL | POLL_CFG_GDSCR,
  533. };
  534. static struct clk_regmap *disp_cc_sdm845_clocks[] = {
  535. [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
  536. [DISP_CC_MDSS_AXI_CLK] = &disp_cc_mdss_axi_clk.clkr,
  537. [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
  538. [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
  539. [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
  540. [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] =
  541. &disp_cc_mdss_byte0_div_clk_src.clkr,
  542. [DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr,
  543. [DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr,
  544. [DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr,
  545. [DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] =
  546. &disp_cc_mdss_byte1_div_clk_src.clkr,
  547. [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
  548. [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
  549. [DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr,
  550. [DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr,
  551. [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
  552. [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
  553. [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
  554. [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
  555. [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
  556. [DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr,
  557. [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
  558. [DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
  559. [DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
  560. [DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
  561. [DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
  562. [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
  563. [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
  564. [DISP_CC_PLL0] = &disp_cc_pll0.clkr,
  565. };
  566. static const struct qcom_reset_map disp_cc_sdm845_resets[] = {
  567. [DISP_CC_MDSS_RSCC_BCR] = { 0x5000 },
  568. };
  569. static struct gdsc *disp_cc_sdm845_gdscs[] = {
  570. [MDSS_GDSC] = &mdss_gdsc,
  571. };
  572. static const struct regmap_config disp_cc_sdm845_regmap_config = {
  573. .reg_bits = 32,
  574. .reg_stride = 4,
  575. .val_bits = 32,
  576. .max_register = 0x10000,
  577. .fast_io = true,
  578. };
  579. static const struct qcom_cc_desc disp_cc_sdm845_desc = {
  580. .config = &disp_cc_sdm845_regmap_config,
  581. .clks = disp_cc_sdm845_clocks,
  582. .num_clks = ARRAY_SIZE(disp_cc_sdm845_clocks),
  583. .resets = disp_cc_sdm845_resets,
  584. .num_resets = ARRAY_SIZE(disp_cc_sdm845_resets),
  585. .gdscs = disp_cc_sdm845_gdscs,
  586. .num_gdscs = ARRAY_SIZE(disp_cc_sdm845_gdscs),
  587. };
  588. static const struct of_device_id disp_cc_sdm845_match_table[] = {
  589. { .compatible = "qcom,sdm845-dispcc" },
  590. { }
  591. };
  592. MODULE_DEVICE_TABLE(of, disp_cc_sdm845_match_table);
  593. static int disp_cc_sdm845_probe(struct platform_device *pdev)
  594. {
  595. struct regmap *regmap;
  596. struct alpha_pll_config disp_cc_pll0_config = {};
  597. regmap = qcom_cc_map(pdev, &disp_cc_sdm845_desc);
  598. if (IS_ERR(regmap))
  599. return PTR_ERR(regmap);
  600. disp_cc_pll0_config.l = 0x2c;
  601. disp_cc_pll0_config.alpha = 0xcaaa;
  602. clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
  603. /* Enable hardware clock gating for DSI and MDP clocks */
  604. regmap_update_bits(regmap, 0x8000, 0x7f0, 0x7f0);
  605. return qcom_cc_really_probe(pdev, &disp_cc_sdm845_desc, regmap);
  606. }
  607. static struct platform_driver disp_cc_sdm845_driver = {
  608. .probe = disp_cc_sdm845_probe,
  609. .driver = {
  610. .name = "disp_cc-sdm845",
  611. .of_match_table = disp_cc_sdm845_match_table,
  612. },
  613. };
  614. static int __init disp_cc_sdm845_init(void)
  615. {
  616. return platform_driver_register(&disp_cc_sdm845_driver);
  617. }
  618. subsys_initcall(disp_cc_sdm845_init);
  619. static void __exit disp_cc_sdm845_exit(void)
  620. {
  621. platform_driver_unregister(&disp_cc_sdm845_driver);
  622. }
  623. module_exit(disp_cc_sdm845_exit);
  624. MODULE_LICENSE("GPL v2");
  625. MODULE_DESCRIPTION("QTI DISPCC SDM845 Driver");