gcc-msm8996.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8996.h>
  24. #include "common.h"
  25. #include "clk-regmap.h"
  26. #include "clk-alpha-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. #include "gdsc.h"
  31. enum {
  32. P_XO,
  33. P_GPLL0,
  34. P_GPLL2,
  35. P_GPLL3,
  36. P_GPLL1,
  37. P_GPLL2_EARLY,
  38. P_GPLL0_EARLY_DIV,
  39. P_SLEEP_CLK,
  40. P_GPLL4,
  41. P_AUD_REF_CLK,
  42. P_GPLL1_EARLY_DIV
  43. };
  44. static const struct parent_map gcc_sleep_clk_map[] = {
  45. { P_SLEEP_CLK, 5 }
  46. };
  47. static const char * const gcc_sleep_clk[] = {
  48. "sleep_clk"
  49. };
  50. static const struct parent_map gcc_xo_gpll0_map[] = {
  51. { P_XO, 0 },
  52. { P_GPLL0, 1 }
  53. };
  54. static const char * const gcc_xo_gpll0[] = {
  55. "xo",
  56. "gpll0"
  57. };
  58. static const struct parent_map gcc_xo_sleep_clk_map[] = {
  59. { P_XO, 0 },
  60. { P_SLEEP_CLK, 5 }
  61. };
  62. static const char * const gcc_xo_sleep_clk[] = {
  63. "xo",
  64. "sleep_clk"
  65. };
  66. static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map[] = {
  67. { P_XO, 0 },
  68. { P_GPLL0, 1 },
  69. { P_GPLL0_EARLY_DIV, 6 }
  70. };
  71. static const char * const gcc_xo_gpll0_gpll0_early_div[] = {
  72. "xo",
  73. "gpll0",
  74. "gpll0_early_div"
  75. };
  76. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  77. { P_XO, 0 },
  78. { P_GPLL0, 1 },
  79. { P_GPLL4, 5 }
  80. };
  81. static const char * const gcc_xo_gpll0_gpll4[] = {
  82. "xo",
  83. "gpll0",
  84. "gpll4"
  85. };
  86. static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map[] = {
  87. { P_XO, 0 },
  88. { P_GPLL0, 1 },
  89. { P_AUD_REF_CLK, 2 }
  90. };
  91. static const char * const gcc_xo_gpll0_aud_ref_clk[] = {
  92. "xo",
  93. "gpll0",
  94. "aud_ref_clk"
  95. };
  96. static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_SLEEP_CLK, 5 },
  100. { P_GPLL0_EARLY_DIV, 6 }
  101. };
  102. static const char * const gcc_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  103. "xo",
  104. "gpll0",
  105. "sleep_clk",
  106. "gpll0_early_div"
  107. };
  108. static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL4, 5 },
  112. { P_GPLL0_EARLY_DIV, 6 }
  113. };
  114. static const char * const gcc_xo_gpll0_gpll4_gpll0_early_div[] = {
  115. "xo",
  116. "gpll0",
  117. "gpll4",
  118. "gpll0_early_div"
  119. };
  120. static const struct parent_map gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map[] = {
  121. { P_XO, 0 },
  122. { P_GPLL0, 1 },
  123. { P_GPLL1_EARLY_DIV, 3 },
  124. { P_GPLL1, 4 },
  125. { P_GPLL4, 5 },
  126. { P_GPLL0_EARLY_DIV, 6 }
  127. };
  128. static const char * const gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div[] = {
  129. "xo",
  130. "gpll0",
  131. "gpll1_early_div",
  132. "gpll1",
  133. "gpll4",
  134. "gpll0_early_div"
  135. };
  136. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map[] = {
  137. { P_XO, 0 },
  138. { P_GPLL0, 1 },
  139. { P_GPLL2, 2 },
  140. { P_GPLL3, 3 },
  141. { P_GPLL1, 4 },
  142. { P_GPLL2_EARLY, 5 },
  143. { P_GPLL0_EARLY_DIV, 6 }
  144. };
  145. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div[] = {
  146. "xo",
  147. "gpll0",
  148. "gpll2",
  149. "gpll3",
  150. "gpll1",
  151. "gpll2_early",
  152. "gpll0_early_div"
  153. };
  154. static struct clk_fixed_factor xo = {
  155. .mult = 1,
  156. .div = 1,
  157. .hw.init = &(struct clk_init_data){
  158. .name = "xo",
  159. .parent_names = (const char *[]){ "xo_board" },
  160. .num_parents = 1,
  161. .ops = &clk_fixed_factor_ops,
  162. },
  163. };
  164. static struct clk_alpha_pll gpll0_early = {
  165. .offset = 0x00000,
  166. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  167. .clkr = {
  168. .enable_reg = 0x52000,
  169. .enable_mask = BIT(0),
  170. .hw.init = &(struct clk_init_data){
  171. .name = "gpll0_early",
  172. .parent_names = (const char *[]){ "xo" },
  173. .num_parents = 1,
  174. .ops = &clk_alpha_pll_ops,
  175. },
  176. },
  177. };
  178. static struct clk_fixed_factor gpll0_early_div = {
  179. .mult = 1,
  180. .div = 2,
  181. .hw.init = &(struct clk_init_data){
  182. .name = "gpll0_early_div",
  183. .parent_names = (const char *[]){ "gpll0_early" },
  184. .num_parents = 1,
  185. .ops = &clk_fixed_factor_ops,
  186. },
  187. };
  188. static struct clk_alpha_pll_postdiv gpll0 = {
  189. .offset = 0x00000,
  190. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  191. .clkr.hw.init = &(struct clk_init_data){
  192. .name = "gpll0",
  193. .parent_names = (const char *[]){ "gpll0_early" },
  194. .num_parents = 1,
  195. .ops = &clk_alpha_pll_postdiv_ops,
  196. },
  197. };
  198. static struct clk_alpha_pll gpll4_early = {
  199. .offset = 0x77000,
  200. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  201. .clkr = {
  202. .enable_reg = 0x52000,
  203. .enable_mask = BIT(4),
  204. .hw.init = &(struct clk_init_data){
  205. .name = "gpll4_early",
  206. .parent_names = (const char *[]){ "xo" },
  207. .num_parents = 1,
  208. .ops = &clk_alpha_pll_ops,
  209. },
  210. },
  211. };
  212. static struct clk_alpha_pll_postdiv gpll4 = {
  213. .offset = 0x77000,
  214. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  215. .clkr.hw.init = &(struct clk_init_data){
  216. .name = "gpll4",
  217. .parent_names = (const char *[]){ "gpll4_early" },
  218. .num_parents = 1,
  219. .ops = &clk_alpha_pll_postdiv_ops,
  220. },
  221. };
  222. static const struct freq_tbl ftbl_system_noc_clk_src[] = {
  223. F(19200000, P_XO, 1, 0, 0),
  224. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  225. F(100000000, P_GPLL0, 6, 0, 0),
  226. F(150000000, P_GPLL0, 4, 0, 0),
  227. F(200000000, P_GPLL0, 3, 0, 0),
  228. F(240000000, P_GPLL0, 2.5, 0, 0),
  229. { }
  230. };
  231. static struct clk_rcg2 system_noc_clk_src = {
  232. .cmd_rcgr = 0x0401c,
  233. .hid_width = 5,
  234. .parent_map = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map,
  235. .freq_tbl = ftbl_system_noc_clk_src,
  236. .clkr.hw.init = &(struct clk_init_data){
  237. .name = "system_noc_clk_src",
  238. .parent_names = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div,
  239. .num_parents = 7,
  240. .ops = &clk_rcg2_ops,
  241. },
  242. };
  243. static const struct freq_tbl ftbl_config_noc_clk_src[] = {
  244. F(19200000, P_XO, 1, 0, 0),
  245. F(37500000, P_GPLL0, 16, 0, 0),
  246. F(75000000, P_GPLL0, 8, 0, 0),
  247. { }
  248. };
  249. static struct clk_rcg2 config_noc_clk_src = {
  250. .cmd_rcgr = 0x0500c,
  251. .hid_width = 5,
  252. .parent_map = gcc_xo_gpll0_map,
  253. .freq_tbl = ftbl_config_noc_clk_src,
  254. .clkr.hw.init = &(struct clk_init_data){
  255. .name = "config_noc_clk_src",
  256. .parent_names = gcc_xo_gpll0,
  257. .num_parents = 2,
  258. .ops = &clk_rcg2_ops,
  259. },
  260. };
  261. static const struct freq_tbl ftbl_periph_noc_clk_src[] = {
  262. F(19200000, P_XO, 1, 0, 0),
  263. F(37500000, P_GPLL0, 16, 0, 0),
  264. F(50000000, P_GPLL0, 12, 0, 0),
  265. F(75000000, P_GPLL0, 8, 0, 0),
  266. F(100000000, P_GPLL0, 6, 0, 0),
  267. { }
  268. };
  269. static struct clk_rcg2 periph_noc_clk_src = {
  270. .cmd_rcgr = 0x06014,
  271. .hid_width = 5,
  272. .parent_map = gcc_xo_gpll0_map,
  273. .freq_tbl = ftbl_periph_noc_clk_src,
  274. .clkr.hw.init = &(struct clk_init_data){
  275. .name = "periph_noc_clk_src",
  276. .parent_names = gcc_xo_gpll0,
  277. .num_parents = 2,
  278. .ops = &clk_rcg2_ops,
  279. },
  280. };
  281. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  282. F(19200000, P_XO, 1, 0, 0),
  283. F(120000000, P_GPLL0, 5, 0, 0),
  284. F(150000000, P_GPLL0, 4, 0, 0),
  285. { }
  286. };
  287. static struct clk_rcg2 usb30_master_clk_src = {
  288. .cmd_rcgr = 0x0f014,
  289. .mnd_width = 8,
  290. .hid_width = 5,
  291. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  292. .freq_tbl = ftbl_usb30_master_clk_src,
  293. .clkr.hw.init = &(struct clk_init_data){
  294. .name = "usb30_master_clk_src",
  295. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  296. .num_parents = 3,
  297. .ops = &clk_rcg2_ops,
  298. },
  299. };
  300. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  301. F(19200000, P_XO, 1, 0, 0),
  302. { }
  303. };
  304. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  305. .cmd_rcgr = 0x0f028,
  306. .hid_width = 5,
  307. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  308. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  309. .clkr.hw.init = &(struct clk_init_data){
  310. .name = "usb30_mock_utmi_clk_src",
  311. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  312. .num_parents = 3,
  313. .ops = &clk_rcg2_ops,
  314. },
  315. };
  316. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  317. F(1200000, P_XO, 16, 0, 0),
  318. { }
  319. };
  320. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  321. .cmd_rcgr = 0x5000c,
  322. .hid_width = 5,
  323. .parent_map = gcc_xo_sleep_clk_map,
  324. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  325. .clkr.hw.init = &(struct clk_init_data){
  326. .name = "usb3_phy_aux_clk_src",
  327. .parent_names = gcc_xo_sleep_clk,
  328. .num_parents = 2,
  329. .ops = &clk_rcg2_ops,
  330. },
  331. };
  332. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  333. F(120000000, P_GPLL0, 5, 0, 0),
  334. { }
  335. };
  336. static struct clk_rcg2 usb20_master_clk_src = {
  337. .cmd_rcgr = 0x12010,
  338. .mnd_width = 8,
  339. .hid_width = 5,
  340. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  341. .freq_tbl = ftbl_usb20_master_clk_src,
  342. .clkr.hw.init = &(struct clk_init_data){
  343. .name = "usb20_master_clk_src",
  344. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  345. .num_parents = 3,
  346. .ops = &clk_rcg2_ops,
  347. },
  348. };
  349. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  350. .cmd_rcgr = 0x12024,
  351. .hid_width = 5,
  352. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  353. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  354. .clkr.hw.init = &(struct clk_init_data){
  355. .name = "usb20_mock_utmi_clk_src",
  356. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  357. .num_parents = 3,
  358. .ops = &clk_rcg2_ops,
  359. },
  360. };
  361. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  362. F(144000, P_XO, 16, 3, 25),
  363. F(400000, P_XO, 12, 1, 4),
  364. F(20000000, P_GPLL0, 15, 1, 2),
  365. F(25000000, P_GPLL0, 12, 1, 2),
  366. F(50000000, P_GPLL0, 12, 0, 0),
  367. F(96000000, P_GPLL4, 4, 0, 0),
  368. F(192000000, P_GPLL4, 2, 0, 0),
  369. F(384000000, P_GPLL4, 1, 0, 0),
  370. { }
  371. };
  372. static struct clk_rcg2 sdcc1_apps_clk_src = {
  373. .cmd_rcgr = 0x13010,
  374. .mnd_width = 8,
  375. .hid_width = 5,
  376. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  377. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  378. .clkr.hw.init = &(struct clk_init_data){
  379. .name = "sdcc1_apps_clk_src",
  380. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  381. .num_parents = 4,
  382. .ops = &clk_rcg2_floor_ops,
  383. },
  384. };
  385. static struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  386. F(19200000, P_XO, 1, 0, 0),
  387. F(150000000, P_GPLL0, 4, 0, 0),
  388. F(300000000, P_GPLL0, 2, 0, 0),
  389. { }
  390. };
  391. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  392. .cmd_rcgr = 0x13024,
  393. .hid_width = 5,
  394. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  395. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  396. .clkr.hw.init = &(struct clk_init_data){
  397. .name = "sdcc1_ice_core_clk_src",
  398. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  399. .num_parents = 4,
  400. .ops = &clk_rcg2_ops,
  401. },
  402. };
  403. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  404. F(144000, P_XO, 16, 3, 25),
  405. F(400000, P_XO, 12, 1, 4),
  406. F(20000000, P_GPLL0, 15, 1, 2),
  407. F(25000000, P_GPLL0, 12, 1, 2),
  408. F(50000000, P_GPLL0, 12, 0, 0),
  409. F(100000000, P_GPLL0, 6, 0, 0),
  410. F(200000000, P_GPLL0, 3, 0, 0),
  411. { }
  412. };
  413. static struct clk_rcg2 sdcc2_apps_clk_src = {
  414. .cmd_rcgr = 0x14010,
  415. .mnd_width = 8,
  416. .hid_width = 5,
  417. .parent_map = gcc_xo_gpll0_gpll4_map,
  418. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  419. .clkr.hw.init = &(struct clk_init_data){
  420. .name = "sdcc2_apps_clk_src",
  421. .parent_names = gcc_xo_gpll0_gpll4,
  422. .num_parents = 3,
  423. .ops = &clk_rcg2_floor_ops,
  424. },
  425. };
  426. static struct clk_rcg2 sdcc3_apps_clk_src = {
  427. .cmd_rcgr = 0x15010,
  428. .mnd_width = 8,
  429. .hid_width = 5,
  430. .parent_map = gcc_xo_gpll0_gpll4_map,
  431. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  432. .clkr.hw.init = &(struct clk_init_data){
  433. .name = "sdcc3_apps_clk_src",
  434. .parent_names = gcc_xo_gpll0_gpll4,
  435. .num_parents = 3,
  436. .ops = &clk_rcg2_floor_ops,
  437. },
  438. };
  439. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  440. F(144000, P_XO, 16, 3, 25),
  441. F(400000, P_XO, 12, 1, 4),
  442. F(20000000, P_GPLL0, 15, 1, 2),
  443. F(25000000, P_GPLL0, 12, 1, 2),
  444. F(50000000, P_GPLL0, 12, 0, 0),
  445. F(100000000, P_GPLL0, 6, 0, 0),
  446. { }
  447. };
  448. static struct clk_rcg2 sdcc4_apps_clk_src = {
  449. .cmd_rcgr = 0x16010,
  450. .mnd_width = 8,
  451. .hid_width = 5,
  452. .parent_map = gcc_xo_gpll0_map,
  453. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  454. .clkr.hw.init = &(struct clk_init_data){
  455. .name = "sdcc4_apps_clk_src",
  456. .parent_names = gcc_xo_gpll0,
  457. .num_parents = 2,
  458. .ops = &clk_rcg2_floor_ops,
  459. },
  460. };
  461. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  462. F(960000, P_XO, 10, 1, 2),
  463. F(4800000, P_XO, 4, 0, 0),
  464. F(9600000, P_XO, 2, 0, 0),
  465. F(15000000, P_GPLL0, 10, 1, 4),
  466. F(19200000, P_XO, 1, 0, 0),
  467. F(25000000, P_GPLL0, 12, 1, 2),
  468. F(50000000, P_GPLL0, 12, 0, 0),
  469. { }
  470. };
  471. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  472. .cmd_rcgr = 0x1900c,
  473. .mnd_width = 8,
  474. .hid_width = 5,
  475. .parent_map = gcc_xo_gpll0_map,
  476. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  477. .clkr.hw.init = &(struct clk_init_data){
  478. .name = "blsp1_qup1_spi_apps_clk_src",
  479. .parent_names = gcc_xo_gpll0,
  480. .num_parents = 2,
  481. .ops = &clk_rcg2_ops,
  482. },
  483. };
  484. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  485. F(19200000, P_XO, 1, 0, 0),
  486. F(50000000, P_GPLL0, 12, 0, 0),
  487. { }
  488. };
  489. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  490. .cmd_rcgr = 0x19020,
  491. .hid_width = 5,
  492. .parent_map = gcc_xo_gpll0_map,
  493. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  494. .clkr.hw.init = &(struct clk_init_data){
  495. .name = "blsp1_qup1_i2c_apps_clk_src",
  496. .parent_names = gcc_xo_gpll0,
  497. .num_parents = 2,
  498. .ops = &clk_rcg2_ops,
  499. },
  500. };
  501. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  502. F(3686400, P_GPLL0, 1, 96, 15625),
  503. F(7372800, P_GPLL0, 1, 192, 15625),
  504. F(14745600, P_GPLL0, 1, 384, 15625),
  505. F(16000000, P_GPLL0, 5, 2, 15),
  506. F(19200000, P_XO, 1, 0, 0),
  507. F(24000000, P_GPLL0, 5, 1, 5),
  508. F(32000000, P_GPLL0, 1, 4, 75),
  509. F(40000000, P_GPLL0, 15, 0, 0),
  510. F(46400000, P_GPLL0, 1, 29, 375),
  511. F(48000000, P_GPLL0, 12.5, 0, 0),
  512. F(51200000, P_GPLL0, 1, 32, 375),
  513. F(56000000, P_GPLL0, 1, 7, 75),
  514. F(58982400, P_GPLL0, 1, 1536, 15625),
  515. F(60000000, P_GPLL0, 10, 0, 0),
  516. F(63157895, P_GPLL0, 9.5, 0, 0),
  517. { }
  518. };
  519. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  520. .cmd_rcgr = 0x1a00c,
  521. .mnd_width = 16,
  522. .hid_width = 5,
  523. .parent_map = gcc_xo_gpll0_map,
  524. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  525. .clkr.hw.init = &(struct clk_init_data){
  526. .name = "blsp1_uart1_apps_clk_src",
  527. .parent_names = gcc_xo_gpll0,
  528. .num_parents = 2,
  529. .ops = &clk_rcg2_ops,
  530. },
  531. };
  532. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  533. .cmd_rcgr = 0x1b00c,
  534. .mnd_width = 8,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_map,
  537. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "blsp1_qup2_spi_apps_clk_src",
  540. .parent_names = gcc_xo_gpll0,
  541. .num_parents = 2,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  546. .cmd_rcgr = 0x1b020,
  547. .hid_width = 5,
  548. .parent_map = gcc_xo_gpll0_map,
  549. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  550. .clkr.hw.init = &(struct clk_init_data){
  551. .name = "blsp1_qup2_i2c_apps_clk_src",
  552. .parent_names = gcc_xo_gpll0,
  553. .num_parents = 2,
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  558. .cmd_rcgr = 0x1c00c,
  559. .mnd_width = 16,
  560. .hid_width = 5,
  561. .parent_map = gcc_xo_gpll0_map,
  562. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "blsp1_uart2_apps_clk_src",
  565. .parent_names = gcc_xo_gpll0,
  566. .num_parents = 2,
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  571. .cmd_rcgr = 0x1d00c,
  572. .mnd_width = 8,
  573. .hid_width = 5,
  574. .parent_map = gcc_xo_gpll0_map,
  575. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "blsp1_qup3_spi_apps_clk_src",
  578. .parent_names = gcc_xo_gpll0,
  579. .num_parents = 2,
  580. .ops = &clk_rcg2_ops,
  581. },
  582. };
  583. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  584. .cmd_rcgr = 0x1d020,
  585. .hid_width = 5,
  586. .parent_map = gcc_xo_gpll0_map,
  587. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "blsp1_qup3_i2c_apps_clk_src",
  590. .parent_names = gcc_xo_gpll0,
  591. .num_parents = 2,
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  596. .cmd_rcgr = 0x1e00c,
  597. .mnd_width = 16,
  598. .hid_width = 5,
  599. .parent_map = gcc_xo_gpll0_map,
  600. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp1_uart3_apps_clk_src",
  603. .parent_names = gcc_xo_gpll0,
  604. .num_parents = 2,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  609. .cmd_rcgr = 0x1f00c,
  610. .mnd_width = 8,
  611. .hid_width = 5,
  612. .parent_map = gcc_xo_gpll0_map,
  613. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  614. .clkr.hw.init = &(struct clk_init_data){
  615. .name = "blsp1_qup4_spi_apps_clk_src",
  616. .parent_names = gcc_xo_gpll0,
  617. .num_parents = 2,
  618. .ops = &clk_rcg2_ops,
  619. },
  620. };
  621. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  622. .cmd_rcgr = 0x1f020,
  623. .hid_width = 5,
  624. .parent_map = gcc_xo_gpll0_map,
  625. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  626. .clkr.hw.init = &(struct clk_init_data){
  627. .name = "blsp1_qup4_i2c_apps_clk_src",
  628. .parent_names = gcc_xo_gpll0,
  629. .num_parents = 2,
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  634. .cmd_rcgr = 0x2000c,
  635. .mnd_width = 16,
  636. .hid_width = 5,
  637. .parent_map = gcc_xo_gpll0_map,
  638. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  639. .clkr.hw.init = &(struct clk_init_data){
  640. .name = "blsp1_uart4_apps_clk_src",
  641. .parent_names = gcc_xo_gpll0,
  642. .num_parents = 2,
  643. .ops = &clk_rcg2_ops,
  644. },
  645. };
  646. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  647. .cmd_rcgr = 0x2100c,
  648. .mnd_width = 8,
  649. .hid_width = 5,
  650. .parent_map = gcc_xo_gpll0_map,
  651. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  652. .clkr.hw.init = &(struct clk_init_data){
  653. .name = "blsp1_qup5_spi_apps_clk_src",
  654. .parent_names = gcc_xo_gpll0,
  655. .num_parents = 2,
  656. .ops = &clk_rcg2_ops,
  657. },
  658. };
  659. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  660. .cmd_rcgr = 0x21020,
  661. .hid_width = 5,
  662. .parent_map = gcc_xo_gpll0_map,
  663. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "blsp1_qup5_i2c_apps_clk_src",
  666. .parent_names = gcc_xo_gpll0,
  667. .num_parents = 2,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  672. .cmd_rcgr = 0x2200c,
  673. .mnd_width = 16,
  674. .hid_width = 5,
  675. .parent_map = gcc_xo_gpll0_map,
  676. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  677. .clkr.hw.init = &(struct clk_init_data){
  678. .name = "blsp1_uart5_apps_clk_src",
  679. .parent_names = gcc_xo_gpll0,
  680. .num_parents = 2,
  681. .ops = &clk_rcg2_ops,
  682. },
  683. };
  684. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  685. .cmd_rcgr = 0x2300c,
  686. .mnd_width = 8,
  687. .hid_width = 5,
  688. .parent_map = gcc_xo_gpll0_map,
  689. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "blsp1_qup6_spi_apps_clk_src",
  692. .parent_names = gcc_xo_gpll0,
  693. .num_parents = 2,
  694. .ops = &clk_rcg2_ops,
  695. },
  696. };
  697. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  698. .cmd_rcgr = 0x23020,
  699. .hid_width = 5,
  700. .parent_map = gcc_xo_gpll0_map,
  701. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "blsp1_qup6_i2c_apps_clk_src",
  704. .parent_names = gcc_xo_gpll0,
  705. .num_parents = 2,
  706. .ops = &clk_rcg2_ops,
  707. },
  708. };
  709. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  710. .cmd_rcgr = 0x2400c,
  711. .mnd_width = 16,
  712. .hid_width = 5,
  713. .parent_map = gcc_xo_gpll0_map,
  714. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  715. .clkr.hw.init = &(struct clk_init_data){
  716. .name = "blsp1_uart6_apps_clk_src",
  717. .parent_names = gcc_xo_gpll0,
  718. .num_parents = 2,
  719. .ops = &clk_rcg2_ops,
  720. },
  721. };
  722. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  723. .cmd_rcgr = 0x2600c,
  724. .mnd_width = 8,
  725. .hid_width = 5,
  726. .parent_map = gcc_xo_gpll0_map,
  727. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "blsp2_qup1_spi_apps_clk_src",
  730. .parent_names = gcc_xo_gpll0,
  731. .num_parents = 2,
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  736. .cmd_rcgr = 0x26020,
  737. .hid_width = 5,
  738. .parent_map = gcc_xo_gpll0_map,
  739. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  740. .clkr.hw.init = &(struct clk_init_data){
  741. .name = "blsp2_qup1_i2c_apps_clk_src",
  742. .parent_names = gcc_xo_gpll0,
  743. .num_parents = 2,
  744. .ops = &clk_rcg2_ops,
  745. },
  746. };
  747. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  748. .cmd_rcgr = 0x2700c,
  749. .mnd_width = 16,
  750. .hid_width = 5,
  751. .parent_map = gcc_xo_gpll0_map,
  752. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "blsp2_uart1_apps_clk_src",
  755. .parent_names = gcc_xo_gpll0,
  756. .num_parents = 2,
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  761. .cmd_rcgr = 0x2800c,
  762. .mnd_width = 8,
  763. .hid_width = 5,
  764. .parent_map = gcc_xo_gpll0_map,
  765. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "blsp2_qup2_spi_apps_clk_src",
  768. .parent_names = gcc_xo_gpll0,
  769. .num_parents = 2,
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  774. .cmd_rcgr = 0x28020,
  775. .hid_width = 5,
  776. .parent_map = gcc_xo_gpll0_map,
  777. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "blsp2_qup2_i2c_apps_clk_src",
  780. .parent_names = gcc_xo_gpll0,
  781. .num_parents = 2,
  782. .ops = &clk_rcg2_ops,
  783. },
  784. };
  785. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  786. .cmd_rcgr = 0x2900c,
  787. .mnd_width = 16,
  788. .hid_width = 5,
  789. .parent_map = gcc_xo_gpll0_map,
  790. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "blsp2_uart2_apps_clk_src",
  793. .parent_names = gcc_xo_gpll0,
  794. .num_parents = 2,
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  799. .cmd_rcgr = 0x2a00c,
  800. .mnd_width = 8,
  801. .hid_width = 5,
  802. .parent_map = gcc_xo_gpll0_map,
  803. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  804. .clkr.hw.init = &(struct clk_init_data){
  805. .name = "blsp2_qup3_spi_apps_clk_src",
  806. .parent_names = gcc_xo_gpll0,
  807. .num_parents = 2,
  808. .ops = &clk_rcg2_ops,
  809. },
  810. };
  811. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  812. .cmd_rcgr = 0x2a020,
  813. .hid_width = 5,
  814. .parent_map = gcc_xo_gpll0_map,
  815. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  816. .clkr.hw.init = &(struct clk_init_data){
  817. .name = "blsp2_qup3_i2c_apps_clk_src",
  818. .parent_names = gcc_xo_gpll0,
  819. .num_parents = 2,
  820. .ops = &clk_rcg2_ops,
  821. },
  822. };
  823. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  824. .cmd_rcgr = 0x2b00c,
  825. .mnd_width = 16,
  826. .hid_width = 5,
  827. .parent_map = gcc_xo_gpll0_map,
  828. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  829. .clkr.hw.init = &(struct clk_init_data){
  830. .name = "blsp2_uart3_apps_clk_src",
  831. .parent_names = gcc_xo_gpll0,
  832. .num_parents = 2,
  833. .ops = &clk_rcg2_ops,
  834. },
  835. };
  836. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  837. .cmd_rcgr = 0x2c00c,
  838. .mnd_width = 8,
  839. .hid_width = 5,
  840. .parent_map = gcc_xo_gpll0_map,
  841. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  842. .clkr.hw.init = &(struct clk_init_data){
  843. .name = "blsp2_qup4_spi_apps_clk_src",
  844. .parent_names = gcc_xo_gpll0,
  845. .num_parents = 2,
  846. .ops = &clk_rcg2_ops,
  847. },
  848. };
  849. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  850. .cmd_rcgr = 0x2c020,
  851. .hid_width = 5,
  852. .parent_map = gcc_xo_gpll0_map,
  853. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "blsp2_qup4_i2c_apps_clk_src",
  856. .parent_names = gcc_xo_gpll0,
  857. .num_parents = 2,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  862. .cmd_rcgr = 0x2d00c,
  863. .mnd_width = 16,
  864. .hid_width = 5,
  865. .parent_map = gcc_xo_gpll0_map,
  866. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "blsp2_uart4_apps_clk_src",
  869. .parent_names = gcc_xo_gpll0,
  870. .num_parents = 2,
  871. .ops = &clk_rcg2_ops,
  872. },
  873. };
  874. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  875. .cmd_rcgr = 0x2e00c,
  876. .mnd_width = 8,
  877. .hid_width = 5,
  878. .parent_map = gcc_xo_gpll0_map,
  879. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  880. .clkr.hw.init = &(struct clk_init_data){
  881. .name = "blsp2_qup5_spi_apps_clk_src",
  882. .parent_names = gcc_xo_gpll0,
  883. .num_parents = 2,
  884. .ops = &clk_rcg2_ops,
  885. },
  886. };
  887. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  888. .cmd_rcgr = 0x2e020,
  889. .hid_width = 5,
  890. .parent_map = gcc_xo_gpll0_map,
  891. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  892. .clkr.hw.init = &(struct clk_init_data){
  893. .name = "blsp2_qup5_i2c_apps_clk_src",
  894. .parent_names = gcc_xo_gpll0,
  895. .num_parents = 2,
  896. .ops = &clk_rcg2_ops,
  897. },
  898. };
  899. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  900. .cmd_rcgr = 0x2f00c,
  901. .mnd_width = 16,
  902. .hid_width = 5,
  903. .parent_map = gcc_xo_gpll0_map,
  904. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  905. .clkr.hw.init = &(struct clk_init_data){
  906. .name = "blsp2_uart5_apps_clk_src",
  907. .parent_names = gcc_xo_gpll0,
  908. .num_parents = 2,
  909. .ops = &clk_rcg2_ops,
  910. },
  911. };
  912. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  913. .cmd_rcgr = 0x3000c,
  914. .mnd_width = 8,
  915. .hid_width = 5,
  916. .parent_map = gcc_xo_gpll0_map,
  917. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  918. .clkr.hw.init = &(struct clk_init_data){
  919. .name = "blsp2_qup6_spi_apps_clk_src",
  920. .parent_names = gcc_xo_gpll0,
  921. .num_parents = 2,
  922. .ops = &clk_rcg2_ops,
  923. },
  924. };
  925. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  926. .cmd_rcgr = 0x30020,
  927. .hid_width = 5,
  928. .parent_map = gcc_xo_gpll0_map,
  929. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  930. .clkr.hw.init = &(struct clk_init_data){
  931. .name = "blsp2_qup6_i2c_apps_clk_src",
  932. .parent_names = gcc_xo_gpll0,
  933. .num_parents = 2,
  934. .ops = &clk_rcg2_ops,
  935. },
  936. };
  937. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  938. .cmd_rcgr = 0x3100c,
  939. .mnd_width = 16,
  940. .hid_width = 5,
  941. .parent_map = gcc_xo_gpll0_map,
  942. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  943. .clkr.hw.init = &(struct clk_init_data){
  944. .name = "blsp2_uart6_apps_clk_src",
  945. .parent_names = gcc_xo_gpll0,
  946. .num_parents = 2,
  947. .ops = &clk_rcg2_ops,
  948. },
  949. };
  950. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  951. F(60000000, P_GPLL0, 10, 0, 0),
  952. { }
  953. };
  954. static struct clk_rcg2 pdm2_clk_src = {
  955. .cmd_rcgr = 0x33010,
  956. .hid_width = 5,
  957. .parent_map = gcc_xo_gpll0_map,
  958. .freq_tbl = ftbl_pdm2_clk_src,
  959. .clkr.hw.init = &(struct clk_init_data){
  960. .name = "pdm2_clk_src",
  961. .parent_names = gcc_xo_gpll0,
  962. .num_parents = 2,
  963. .ops = &clk_rcg2_ops,
  964. },
  965. };
  966. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  967. F(105495, P_XO, 1, 1, 182),
  968. { }
  969. };
  970. static struct clk_rcg2 tsif_ref_clk_src = {
  971. .cmd_rcgr = 0x36010,
  972. .mnd_width = 8,
  973. .hid_width = 5,
  974. .parent_map = gcc_xo_gpll0_aud_ref_clk_map,
  975. .freq_tbl = ftbl_tsif_ref_clk_src,
  976. .clkr.hw.init = &(struct clk_init_data){
  977. .name = "tsif_ref_clk_src",
  978. .parent_names = gcc_xo_gpll0_aud_ref_clk,
  979. .num_parents = 3,
  980. .ops = &clk_rcg2_ops,
  981. },
  982. };
  983. static struct clk_rcg2 gcc_sleep_clk_src = {
  984. .cmd_rcgr = 0x43014,
  985. .hid_width = 5,
  986. .parent_map = gcc_sleep_clk_map,
  987. .clkr.hw.init = &(struct clk_init_data){
  988. .name = "gcc_sleep_clk_src",
  989. .parent_names = gcc_sleep_clk,
  990. .num_parents = 1,
  991. .ops = &clk_rcg2_ops,
  992. },
  993. };
  994. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  995. .cmd_rcgr = 0x48040,
  996. .hid_width = 5,
  997. .parent_map = gcc_xo_gpll0_map,
  998. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  999. .clkr.hw.init = &(struct clk_init_data){
  1000. .name = "hmss_rbcpr_clk_src",
  1001. .parent_names = gcc_xo_gpll0,
  1002. .num_parents = 2,
  1003. .ops = &clk_rcg2_ops,
  1004. },
  1005. };
  1006. static struct clk_rcg2 hmss_gpll0_clk_src = {
  1007. .cmd_rcgr = 0x48058,
  1008. .hid_width = 5,
  1009. .parent_map = gcc_xo_gpll0_map,
  1010. .clkr.hw.init = &(struct clk_init_data){
  1011. .name = "hmss_gpll0_clk_src",
  1012. .parent_names = gcc_xo_gpll0,
  1013. .num_parents = 2,
  1014. .ops = &clk_rcg2_ops,
  1015. },
  1016. };
  1017. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  1018. F(19200000, P_XO, 1, 0, 0),
  1019. F(100000000, P_GPLL0, 6, 0, 0),
  1020. F(200000000, P_GPLL0, 3, 0, 0),
  1021. { }
  1022. };
  1023. static struct clk_rcg2 gp1_clk_src = {
  1024. .cmd_rcgr = 0x64004,
  1025. .mnd_width = 8,
  1026. .hid_width = 5,
  1027. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1028. .freq_tbl = ftbl_gp1_clk_src,
  1029. .clkr.hw.init = &(struct clk_init_data){
  1030. .name = "gp1_clk_src",
  1031. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1032. .num_parents = 4,
  1033. .ops = &clk_rcg2_ops,
  1034. },
  1035. };
  1036. static struct clk_rcg2 gp2_clk_src = {
  1037. .cmd_rcgr = 0x65004,
  1038. .mnd_width = 8,
  1039. .hid_width = 5,
  1040. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1041. .freq_tbl = ftbl_gp1_clk_src,
  1042. .clkr.hw.init = &(struct clk_init_data){
  1043. .name = "gp2_clk_src",
  1044. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1045. .num_parents = 4,
  1046. .ops = &clk_rcg2_ops,
  1047. },
  1048. };
  1049. static struct clk_rcg2 gp3_clk_src = {
  1050. .cmd_rcgr = 0x66004,
  1051. .mnd_width = 8,
  1052. .hid_width = 5,
  1053. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1054. .freq_tbl = ftbl_gp1_clk_src,
  1055. .clkr.hw.init = &(struct clk_init_data){
  1056. .name = "gp3_clk_src",
  1057. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1058. .num_parents = 4,
  1059. .ops = &clk_rcg2_ops,
  1060. },
  1061. };
  1062. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1063. F(1010526, P_XO, 1, 1, 19),
  1064. { }
  1065. };
  1066. static struct clk_rcg2 pcie_aux_clk_src = {
  1067. .cmd_rcgr = 0x6c000,
  1068. .mnd_width = 16,
  1069. .hid_width = 5,
  1070. .parent_map = gcc_xo_sleep_clk_map,
  1071. .freq_tbl = ftbl_pcie_aux_clk_src,
  1072. .clkr.hw.init = &(struct clk_init_data){
  1073. .name = "pcie_aux_clk_src",
  1074. .parent_names = gcc_xo_sleep_clk,
  1075. .num_parents = 2,
  1076. .ops = &clk_rcg2_ops,
  1077. },
  1078. };
  1079. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  1080. F(100000000, P_GPLL0, 6, 0, 0),
  1081. F(200000000, P_GPLL0, 3, 0, 0),
  1082. F(240000000, P_GPLL0, 2.5, 0, 0),
  1083. { }
  1084. };
  1085. static struct clk_rcg2 ufs_axi_clk_src = {
  1086. .cmd_rcgr = 0x75024,
  1087. .mnd_width = 8,
  1088. .hid_width = 5,
  1089. .parent_map = gcc_xo_gpll0_map,
  1090. .freq_tbl = ftbl_ufs_axi_clk_src,
  1091. .clkr.hw.init = &(struct clk_init_data){
  1092. .name = "ufs_axi_clk_src",
  1093. .parent_names = gcc_xo_gpll0,
  1094. .num_parents = 2,
  1095. .ops = &clk_rcg2_ops,
  1096. },
  1097. };
  1098. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  1099. F(19200000, P_XO, 1, 0, 0),
  1100. F(150000000, P_GPLL0, 4, 0, 0),
  1101. F(300000000, P_GPLL0, 2, 0, 0),
  1102. { }
  1103. };
  1104. static struct clk_rcg2 ufs_ice_core_clk_src = {
  1105. .cmd_rcgr = 0x76014,
  1106. .hid_width = 5,
  1107. .parent_map = gcc_xo_gpll0_map,
  1108. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  1109. .clkr.hw.init = &(struct clk_init_data){
  1110. .name = "ufs_ice_core_clk_src",
  1111. .parent_names = gcc_xo_gpll0,
  1112. .num_parents = 2,
  1113. .ops = &clk_rcg2_ops,
  1114. },
  1115. };
  1116. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  1117. F(75000000, P_GPLL0, 8, 0, 0),
  1118. F(150000000, P_GPLL0, 4, 0, 0),
  1119. F(256000000, P_GPLL4, 1.5, 0, 0),
  1120. F(300000000, P_GPLL0, 2, 0, 0),
  1121. { }
  1122. };
  1123. static struct clk_rcg2 qspi_ser_clk_src = {
  1124. .cmd_rcgr = 0x8b00c,
  1125. .hid_width = 5,
  1126. .parent_map = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map,
  1127. .freq_tbl = ftbl_qspi_ser_clk_src,
  1128. .clkr.hw.init = &(struct clk_init_data){
  1129. .name = "qspi_ser_clk_src",
  1130. .parent_names = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div,
  1131. .num_parents = 6,
  1132. .ops = &clk_rcg2_ops,
  1133. },
  1134. };
  1135. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1136. .halt_reg = 0x0f03c,
  1137. .clkr = {
  1138. .enable_reg = 0x0f03c,
  1139. .enable_mask = BIT(0),
  1140. .hw.init = &(struct clk_init_data){
  1141. .name = "gcc_sys_noc_usb3_axi_clk",
  1142. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1143. .num_parents = 1,
  1144. .flags = CLK_SET_RATE_PARENT,
  1145. .ops = &clk_branch2_ops,
  1146. },
  1147. },
  1148. };
  1149. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1150. .halt_reg = 0x75038,
  1151. .clkr = {
  1152. .enable_reg = 0x75038,
  1153. .enable_mask = BIT(0),
  1154. .hw.init = &(struct clk_init_data){
  1155. .name = "gcc_sys_noc_ufs_axi_clk",
  1156. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  1157. .num_parents = 1,
  1158. .flags = CLK_SET_RATE_PARENT,
  1159. .ops = &clk_branch2_ops,
  1160. },
  1161. },
  1162. };
  1163. static struct clk_branch gcc_periph_noc_usb20_ahb_clk = {
  1164. .halt_reg = 0x6010,
  1165. .clkr = {
  1166. .enable_reg = 0x6010,
  1167. .enable_mask = BIT(0),
  1168. .hw.init = &(struct clk_init_data){
  1169. .name = "gcc_periph_noc_usb20_ahb_clk",
  1170. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1171. .num_parents = 1,
  1172. .flags = CLK_SET_RATE_PARENT,
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1178. .halt_reg = 0x9008,
  1179. .clkr = {
  1180. .enable_reg = 0x9008,
  1181. .enable_mask = BIT(0),
  1182. .hw.init = &(struct clk_init_data){
  1183. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1184. .parent_names = (const char *[]){ "config_noc_clk_src" },
  1185. .num_parents = 1,
  1186. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1187. .ops = &clk_branch2_ops,
  1188. },
  1189. },
  1190. };
  1191. static struct clk_branch gcc_mmss_bimc_gfx_clk = {
  1192. .halt_reg = 0x9010,
  1193. .clkr = {
  1194. .enable_reg = 0x9010,
  1195. .enable_mask = BIT(0),
  1196. .hw.init = &(struct clk_init_data){
  1197. .name = "gcc_mmss_bimc_gfx_clk",
  1198. .flags = CLK_SET_RATE_PARENT,
  1199. .ops = &clk_branch2_ops,
  1200. },
  1201. },
  1202. };
  1203. static struct clk_branch gcc_usb30_master_clk = {
  1204. .halt_reg = 0x0f008,
  1205. .clkr = {
  1206. .enable_reg = 0x0f008,
  1207. .enable_mask = BIT(0),
  1208. .hw.init = &(struct clk_init_data){
  1209. .name = "gcc_usb30_master_clk",
  1210. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_branch gcc_usb30_sleep_clk = {
  1218. .halt_reg = 0x0f00c,
  1219. .clkr = {
  1220. .enable_reg = 0x0f00c,
  1221. .enable_mask = BIT(0),
  1222. .hw.init = &(struct clk_init_data){
  1223. .name = "gcc_usb30_sleep_clk",
  1224. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1225. .num_parents = 1,
  1226. .flags = CLK_SET_RATE_PARENT,
  1227. .ops = &clk_branch2_ops,
  1228. },
  1229. },
  1230. };
  1231. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1232. .halt_reg = 0x0f010,
  1233. .clkr = {
  1234. .enable_reg = 0x0f010,
  1235. .enable_mask = BIT(0),
  1236. .hw.init = &(struct clk_init_data){
  1237. .name = "gcc_usb30_mock_utmi_clk",
  1238. .parent_names = (const char *[]){ "usb30_mock_utmi_clk_src" },
  1239. .num_parents = 1,
  1240. .flags = CLK_SET_RATE_PARENT,
  1241. .ops = &clk_branch2_ops,
  1242. },
  1243. },
  1244. };
  1245. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1246. .halt_reg = 0x50000,
  1247. .clkr = {
  1248. .enable_reg = 0x50000,
  1249. .enable_mask = BIT(0),
  1250. .hw.init = &(struct clk_init_data){
  1251. .name = "gcc_usb3_phy_aux_clk",
  1252. .parent_names = (const char *[]){ "usb3_phy_aux_clk_src" },
  1253. .num_parents = 1,
  1254. .flags = CLK_SET_RATE_PARENT,
  1255. .ops = &clk_branch2_ops,
  1256. },
  1257. },
  1258. };
  1259. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1260. .halt_reg = 0x50004,
  1261. .halt_check = BRANCH_HALT_SKIP,
  1262. .clkr = {
  1263. .enable_reg = 0x50004,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "gcc_usb3_phy_pipe_clk",
  1267. .parent_names = (const char *[]){ "usb3_phy_pipe_clk_src" },
  1268. .num_parents = 1,
  1269. .flags = CLK_SET_RATE_PARENT,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch gcc_usb20_master_clk = {
  1275. .halt_reg = 0x12004,
  1276. .clkr = {
  1277. .enable_reg = 0x12004,
  1278. .enable_mask = BIT(0),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "gcc_usb20_master_clk",
  1281. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1282. .num_parents = 1,
  1283. .flags = CLK_SET_RATE_PARENT,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_usb20_sleep_clk = {
  1289. .halt_reg = 0x12008,
  1290. .clkr = {
  1291. .enable_reg = 0x12008,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "gcc_usb20_sleep_clk",
  1295. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1296. .num_parents = 1,
  1297. .flags = CLK_SET_RATE_PARENT,
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1303. .halt_reg = 0x1200c,
  1304. .clkr = {
  1305. .enable_reg = 0x1200c,
  1306. .enable_mask = BIT(0),
  1307. .hw.init = &(struct clk_init_data){
  1308. .name = "gcc_usb20_mock_utmi_clk",
  1309. .parent_names = (const char *[]){ "usb20_mock_utmi_clk_src" },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1317. .halt_reg = 0x6a004,
  1318. .clkr = {
  1319. .enable_reg = 0x6a004,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data){
  1322. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1323. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch gcc_sdcc1_apps_clk = {
  1331. .halt_reg = 0x13004,
  1332. .clkr = {
  1333. .enable_reg = 0x13004,
  1334. .enable_mask = BIT(0),
  1335. .hw.init = &(struct clk_init_data){
  1336. .name = "gcc_sdcc1_apps_clk",
  1337. .parent_names = (const char *[]){ "sdcc1_apps_clk_src" },
  1338. .num_parents = 1,
  1339. .flags = CLK_SET_RATE_PARENT,
  1340. .ops = &clk_branch2_ops,
  1341. },
  1342. },
  1343. };
  1344. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1345. .halt_reg = 0x13008,
  1346. .clkr = {
  1347. .enable_reg = 0x13008,
  1348. .enable_mask = BIT(0),
  1349. .hw.init = &(struct clk_init_data){
  1350. .name = "gcc_sdcc1_ahb_clk",
  1351. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1352. .num_parents = 1,
  1353. .flags = CLK_SET_RATE_PARENT,
  1354. .ops = &clk_branch2_ops,
  1355. },
  1356. },
  1357. };
  1358. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1359. .halt_reg = 0x13038,
  1360. .clkr = {
  1361. .enable_reg = 0x13038,
  1362. .enable_mask = BIT(0),
  1363. .hw.init = &(struct clk_init_data){
  1364. .name = "gcc_sdcc1_ice_core_clk",
  1365. .parent_names = (const char *[]){ "sdcc1_ice_core_clk_src" },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. .ops = &clk_branch2_ops,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch gcc_sdcc2_apps_clk = {
  1373. .halt_reg = 0x14004,
  1374. .clkr = {
  1375. .enable_reg = 0x14004,
  1376. .enable_mask = BIT(0),
  1377. .hw.init = &(struct clk_init_data){
  1378. .name = "gcc_sdcc2_apps_clk",
  1379. .parent_names = (const char *[]){ "sdcc2_apps_clk_src" },
  1380. .num_parents = 1,
  1381. .flags = CLK_SET_RATE_PARENT,
  1382. .ops = &clk_branch2_ops,
  1383. },
  1384. },
  1385. };
  1386. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1387. .halt_reg = 0x14008,
  1388. .clkr = {
  1389. .enable_reg = 0x14008,
  1390. .enable_mask = BIT(0),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "gcc_sdcc2_ahb_clk",
  1393. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1394. .num_parents = 1,
  1395. .flags = CLK_SET_RATE_PARENT,
  1396. .ops = &clk_branch2_ops,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch gcc_sdcc3_apps_clk = {
  1401. .halt_reg = 0x15004,
  1402. .clkr = {
  1403. .enable_reg = 0x15004,
  1404. .enable_mask = BIT(0),
  1405. .hw.init = &(struct clk_init_data){
  1406. .name = "gcc_sdcc3_apps_clk",
  1407. .parent_names = (const char *[]){ "sdcc3_apps_clk_src" },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1415. .halt_reg = 0x15008,
  1416. .clkr = {
  1417. .enable_reg = 0x15008,
  1418. .enable_mask = BIT(0),
  1419. .hw.init = &(struct clk_init_data){
  1420. .name = "gcc_sdcc3_ahb_clk",
  1421. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1422. .num_parents = 1,
  1423. .flags = CLK_SET_RATE_PARENT,
  1424. .ops = &clk_branch2_ops,
  1425. },
  1426. },
  1427. };
  1428. static struct clk_branch gcc_sdcc4_apps_clk = {
  1429. .halt_reg = 0x16004,
  1430. .clkr = {
  1431. .enable_reg = 0x16004,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(struct clk_init_data){
  1434. .name = "gcc_sdcc4_apps_clk",
  1435. .parent_names = (const char *[]){ "sdcc4_apps_clk_src" },
  1436. .num_parents = 1,
  1437. .flags = CLK_SET_RATE_PARENT,
  1438. .ops = &clk_branch2_ops,
  1439. },
  1440. },
  1441. };
  1442. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1443. .halt_reg = 0x16008,
  1444. .clkr = {
  1445. .enable_reg = 0x16008,
  1446. .enable_mask = BIT(0),
  1447. .hw.init = &(struct clk_init_data){
  1448. .name = "gcc_sdcc4_ahb_clk",
  1449. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1450. .num_parents = 1,
  1451. .flags = CLK_SET_RATE_PARENT,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch gcc_blsp1_ahb_clk = {
  1457. .halt_reg = 0x17004,
  1458. .halt_check = BRANCH_HALT_VOTED,
  1459. .clkr = {
  1460. .enable_reg = 0x52004,
  1461. .enable_mask = BIT(17),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gcc_blsp1_ahb_clk",
  1464. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1465. .num_parents = 1,
  1466. .flags = CLK_SET_RATE_PARENT,
  1467. .ops = &clk_branch2_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch gcc_blsp1_sleep_clk = {
  1472. .halt_reg = 0x17008,
  1473. .halt_check = BRANCH_HALT_VOTED,
  1474. .clkr = {
  1475. .enable_reg = 0x52004,
  1476. .enable_mask = BIT(16),
  1477. .hw.init = &(struct clk_init_data){
  1478. .name = "gcc_blsp1_sleep_clk",
  1479. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1480. .num_parents = 1,
  1481. .flags = CLK_SET_RATE_PARENT,
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1487. .halt_reg = 0x19004,
  1488. .clkr = {
  1489. .enable_reg = 0x19004,
  1490. .enable_mask = BIT(0),
  1491. .hw.init = &(struct clk_init_data){
  1492. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1493. .parent_names = (const char *[]){ "blsp1_qup1_spi_apps_clk_src" },
  1494. .num_parents = 1,
  1495. .flags = CLK_SET_RATE_PARENT,
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1501. .halt_reg = 0x19008,
  1502. .clkr = {
  1503. .enable_reg = 0x19008,
  1504. .enable_mask = BIT(0),
  1505. .hw.init = &(struct clk_init_data){
  1506. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1507. .parent_names = (const char *[]){ "blsp1_qup1_i2c_apps_clk_src" },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1515. .halt_reg = 0x1a004,
  1516. .clkr = {
  1517. .enable_reg = 0x1a004,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "gcc_blsp1_uart1_apps_clk",
  1521. .parent_names = (const char *[]){ "blsp1_uart1_apps_clk_src" },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1529. .halt_reg = 0x1b004,
  1530. .clkr = {
  1531. .enable_reg = 0x1b004,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1535. .parent_names = (const char *[]){ "blsp1_qup2_spi_apps_clk_src" },
  1536. .num_parents = 1,
  1537. .flags = CLK_SET_RATE_PARENT,
  1538. .ops = &clk_branch2_ops,
  1539. },
  1540. },
  1541. };
  1542. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1543. .halt_reg = 0x1b008,
  1544. .clkr = {
  1545. .enable_reg = 0x1b008,
  1546. .enable_mask = BIT(0),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1549. .parent_names = (const char *[]){ "blsp1_qup2_i2c_apps_clk_src" },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1557. .halt_reg = 0x1c004,
  1558. .clkr = {
  1559. .enable_reg = 0x1c004,
  1560. .enable_mask = BIT(0),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "gcc_blsp1_uart2_apps_clk",
  1563. .parent_names = (const char *[]){ "blsp1_uart2_apps_clk_src" },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1571. .halt_reg = 0x1d004,
  1572. .clkr = {
  1573. .enable_reg = 0x1d004,
  1574. .enable_mask = BIT(0),
  1575. .hw.init = &(struct clk_init_data){
  1576. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1577. .parent_names = (const char *[]){ "blsp1_qup3_spi_apps_clk_src" },
  1578. .num_parents = 1,
  1579. .flags = CLK_SET_RATE_PARENT,
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1585. .halt_reg = 0x1d008,
  1586. .clkr = {
  1587. .enable_reg = 0x1d008,
  1588. .enable_mask = BIT(0),
  1589. .hw.init = &(struct clk_init_data){
  1590. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1591. .parent_names = (const char *[]){ "blsp1_qup3_i2c_apps_clk_src" },
  1592. .num_parents = 1,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1599. .halt_reg = 0x1e004,
  1600. .clkr = {
  1601. .enable_reg = 0x1e004,
  1602. .enable_mask = BIT(0),
  1603. .hw.init = &(struct clk_init_data){
  1604. .name = "gcc_blsp1_uart3_apps_clk",
  1605. .parent_names = (const char *[]){ "blsp1_uart3_apps_clk_src" },
  1606. .num_parents = 1,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1613. .halt_reg = 0x1f004,
  1614. .clkr = {
  1615. .enable_reg = 0x1f004,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1619. .parent_names = (const char *[]){ "blsp1_qup4_spi_apps_clk_src" },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1627. .halt_reg = 0x1f008,
  1628. .clkr = {
  1629. .enable_reg = 0x1f008,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1633. .parent_names = (const char *[]){ "blsp1_qup4_i2c_apps_clk_src" },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1641. .halt_reg = 0x20004,
  1642. .clkr = {
  1643. .enable_reg = 0x20004,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "gcc_blsp1_uart4_apps_clk",
  1647. .parent_names = (const char *[]){ "blsp1_uart4_apps_clk_src" },
  1648. .num_parents = 1,
  1649. .flags = CLK_SET_RATE_PARENT,
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1655. .halt_reg = 0x21004,
  1656. .clkr = {
  1657. .enable_reg = 0x21004,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1661. .parent_names = (const char *[]){ "blsp1_qup5_spi_apps_clk_src" },
  1662. .num_parents = 1,
  1663. .flags = CLK_SET_RATE_PARENT,
  1664. .ops = &clk_branch2_ops,
  1665. },
  1666. },
  1667. };
  1668. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1669. .halt_reg = 0x21008,
  1670. .clkr = {
  1671. .enable_reg = 0x21008,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1675. .parent_names = (const char *[]){ "blsp1_qup5_i2c_apps_clk_src" },
  1676. .num_parents = 1,
  1677. .flags = CLK_SET_RATE_PARENT,
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1683. .halt_reg = 0x22004,
  1684. .clkr = {
  1685. .enable_reg = 0x22004,
  1686. .enable_mask = BIT(0),
  1687. .hw.init = &(struct clk_init_data){
  1688. .name = "gcc_blsp1_uart5_apps_clk",
  1689. .parent_names = (const char *[]){ "blsp1_uart5_apps_clk_src" },
  1690. .num_parents = 1,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_branch2_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1697. .halt_reg = 0x23004,
  1698. .clkr = {
  1699. .enable_reg = 0x23004,
  1700. .enable_mask = BIT(0),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1703. .parent_names = (const char *[]){ "blsp1_qup6_spi_apps_clk_src" },
  1704. .num_parents = 1,
  1705. .flags = CLK_SET_RATE_PARENT,
  1706. .ops = &clk_branch2_ops,
  1707. },
  1708. },
  1709. };
  1710. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1711. .halt_reg = 0x23008,
  1712. .clkr = {
  1713. .enable_reg = 0x23008,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(struct clk_init_data){
  1716. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1717. .parent_names = (const char *[]){ "blsp1_qup6_i2c_apps_clk_src" },
  1718. .num_parents = 1,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1725. .halt_reg = 0x24004,
  1726. .clkr = {
  1727. .enable_reg = 0x24004,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_blsp1_uart6_apps_clk",
  1731. .parent_names = (const char *[]){ "blsp1_uart6_apps_clk_src" },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch gcc_blsp2_ahb_clk = {
  1739. .halt_reg = 0x25004,
  1740. .halt_check = BRANCH_HALT_VOTED,
  1741. .clkr = {
  1742. .enable_reg = 0x52004,
  1743. .enable_mask = BIT(15),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "gcc_blsp2_ahb_clk",
  1746. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_blsp2_sleep_clk = {
  1754. .halt_reg = 0x25008,
  1755. .halt_check = BRANCH_HALT_VOTED,
  1756. .clkr = {
  1757. .enable_reg = 0x52004,
  1758. .enable_mask = BIT(14),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_blsp2_sleep_clk",
  1761. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1762. .num_parents = 1,
  1763. .flags = CLK_SET_RATE_PARENT,
  1764. .ops = &clk_branch2_ops,
  1765. },
  1766. },
  1767. };
  1768. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1769. .halt_reg = 0x26004,
  1770. .clkr = {
  1771. .enable_reg = 0x26004,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1775. .parent_names = (const char *[]){ "blsp2_qup1_spi_apps_clk_src" },
  1776. .num_parents = 1,
  1777. .flags = CLK_SET_RATE_PARENT,
  1778. .ops = &clk_branch2_ops,
  1779. },
  1780. },
  1781. };
  1782. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1783. .halt_reg = 0x26008,
  1784. .clkr = {
  1785. .enable_reg = 0x26008,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1789. .parent_names = (const char *[]){ "blsp2_qup1_i2c_apps_clk_src" },
  1790. .num_parents = 1,
  1791. .flags = CLK_SET_RATE_PARENT,
  1792. .ops = &clk_branch2_ops,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1797. .halt_reg = 0x27004,
  1798. .clkr = {
  1799. .enable_reg = 0x27004,
  1800. .enable_mask = BIT(0),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "gcc_blsp2_uart1_apps_clk",
  1803. .parent_names = (const char *[]){ "blsp2_uart1_apps_clk_src" },
  1804. .num_parents = 1,
  1805. .flags = CLK_SET_RATE_PARENT,
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1811. .halt_reg = 0x28004,
  1812. .clkr = {
  1813. .enable_reg = 0x28004,
  1814. .enable_mask = BIT(0),
  1815. .hw.init = &(struct clk_init_data){
  1816. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1817. .parent_names = (const char *[]){ "blsp2_qup2_spi_apps_clk_src" },
  1818. .num_parents = 1,
  1819. .flags = CLK_SET_RATE_PARENT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1825. .halt_reg = 0x28008,
  1826. .clkr = {
  1827. .enable_reg = 0x28008,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1831. .parent_names = (const char *[]){ "blsp2_qup2_i2c_apps_clk_src" },
  1832. .num_parents = 1,
  1833. .flags = CLK_SET_RATE_PARENT,
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1839. .halt_reg = 0x29004,
  1840. .clkr = {
  1841. .enable_reg = 0x29004,
  1842. .enable_mask = BIT(0),
  1843. .hw.init = &(struct clk_init_data){
  1844. .name = "gcc_blsp2_uart2_apps_clk",
  1845. .parent_names = (const char *[]){ "blsp2_uart2_apps_clk_src" },
  1846. .num_parents = 1,
  1847. .flags = CLK_SET_RATE_PARENT,
  1848. .ops = &clk_branch2_ops,
  1849. },
  1850. },
  1851. };
  1852. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1853. .halt_reg = 0x2a004,
  1854. .clkr = {
  1855. .enable_reg = 0x2a004,
  1856. .enable_mask = BIT(0),
  1857. .hw.init = &(struct clk_init_data){
  1858. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1859. .parent_names = (const char *[]){ "blsp2_qup3_spi_apps_clk_src" },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1867. .halt_reg = 0x2a008,
  1868. .clkr = {
  1869. .enable_reg = 0x2a008,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1873. .parent_names = (const char *[]){ "blsp2_qup3_i2c_apps_clk_src" },
  1874. .num_parents = 1,
  1875. .flags = CLK_SET_RATE_PARENT,
  1876. .ops = &clk_branch2_ops,
  1877. },
  1878. },
  1879. };
  1880. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1881. .halt_reg = 0x2b004,
  1882. .clkr = {
  1883. .enable_reg = 0x2b004,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "gcc_blsp2_uart3_apps_clk",
  1887. .parent_names = (const char *[]){ "blsp2_uart3_apps_clk_src" },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1895. .halt_reg = 0x2c004,
  1896. .clkr = {
  1897. .enable_reg = 0x2c004,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1901. .parent_names = (const char *[]){ "blsp2_qup4_spi_apps_clk_src" },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1909. .halt_reg = 0x2c008,
  1910. .clkr = {
  1911. .enable_reg = 0x2c008,
  1912. .enable_mask = BIT(0),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1915. .parent_names = (const char *[]){ "blsp2_qup4_i2c_apps_clk_src" },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1923. .halt_reg = 0x2d004,
  1924. .clkr = {
  1925. .enable_reg = 0x2d004,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_blsp2_uart4_apps_clk",
  1929. .parent_names = (const char *[]){ "blsp2_uart4_apps_clk_src" },
  1930. .num_parents = 1,
  1931. .flags = CLK_SET_RATE_PARENT,
  1932. .ops = &clk_branch2_ops,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1937. .halt_reg = 0x2e004,
  1938. .clkr = {
  1939. .enable_reg = 0x2e004,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1943. .parent_names = (const char *[]){ "blsp2_qup5_spi_apps_clk_src" },
  1944. .num_parents = 1,
  1945. .flags = CLK_SET_RATE_PARENT,
  1946. .ops = &clk_branch2_ops,
  1947. },
  1948. },
  1949. };
  1950. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1951. .halt_reg = 0x2e008,
  1952. .clkr = {
  1953. .enable_reg = 0x2e008,
  1954. .enable_mask = BIT(0),
  1955. .hw.init = &(struct clk_init_data){
  1956. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1957. .parent_names = (const char *[]){ "blsp2_qup5_i2c_apps_clk_src" },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1965. .halt_reg = 0x2f004,
  1966. .clkr = {
  1967. .enable_reg = 0x2f004,
  1968. .enable_mask = BIT(0),
  1969. .hw.init = &(struct clk_init_data){
  1970. .name = "gcc_blsp2_uart5_apps_clk",
  1971. .parent_names = (const char *[]){ "blsp2_uart5_apps_clk_src" },
  1972. .num_parents = 1,
  1973. .flags = CLK_SET_RATE_PARENT,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1979. .halt_reg = 0x30004,
  1980. .clkr = {
  1981. .enable_reg = 0x30004,
  1982. .enable_mask = BIT(0),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1985. .parent_names = (const char *[]){ "blsp2_qup6_spi_apps_clk_src" },
  1986. .num_parents = 1,
  1987. .flags = CLK_SET_RATE_PARENT,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1993. .halt_reg = 0x30008,
  1994. .clkr = {
  1995. .enable_reg = 0x30008,
  1996. .enable_mask = BIT(0),
  1997. .hw.init = &(struct clk_init_data){
  1998. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1999. .parent_names = (const char *[]){ "blsp2_qup6_i2c_apps_clk_src" },
  2000. .num_parents = 1,
  2001. .flags = CLK_SET_RATE_PARENT,
  2002. .ops = &clk_branch2_ops,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  2007. .halt_reg = 0x31004,
  2008. .clkr = {
  2009. .enable_reg = 0x31004,
  2010. .enable_mask = BIT(0),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "gcc_blsp2_uart6_apps_clk",
  2013. .parent_names = (const char *[]){ "blsp2_uart6_apps_clk_src" },
  2014. .num_parents = 1,
  2015. .flags = CLK_SET_RATE_PARENT,
  2016. .ops = &clk_branch2_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch gcc_pdm_ahb_clk = {
  2021. .halt_reg = 0x33004,
  2022. .clkr = {
  2023. .enable_reg = 0x33004,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(struct clk_init_data){
  2026. .name = "gcc_pdm_ahb_clk",
  2027. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch gcc_pdm2_clk = {
  2035. .halt_reg = 0x3300c,
  2036. .clkr = {
  2037. .enable_reg = 0x3300c,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "gcc_pdm2_clk",
  2041. .parent_names = (const char *[]){ "pdm2_clk_src" },
  2042. .num_parents = 1,
  2043. .flags = CLK_SET_RATE_PARENT,
  2044. .ops = &clk_branch2_ops,
  2045. },
  2046. },
  2047. };
  2048. static struct clk_branch gcc_prng_ahb_clk = {
  2049. .halt_reg = 0x34004,
  2050. .halt_check = BRANCH_HALT_VOTED,
  2051. .clkr = {
  2052. .enable_reg = 0x52004,
  2053. .enable_mask = BIT(13),
  2054. .hw.init = &(struct clk_init_data){
  2055. .name = "gcc_prng_ahb_clk",
  2056. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2057. .num_parents = 1,
  2058. .flags = CLK_SET_RATE_PARENT,
  2059. .ops = &clk_branch2_ops,
  2060. },
  2061. },
  2062. };
  2063. static struct clk_branch gcc_tsif_ahb_clk = {
  2064. .halt_reg = 0x36004,
  2065. .clkr = {
  2066. .enable_reg = 0x36004,
  2067. .enable_mask = BIT(0),
  2068. .hw.init = &(struct clk_init_data){
  2069. .name = "gcc_tsif_ahb_clk",
  2070. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2071. .num_parents = 1,
  2072. .flags = CLK_SET_RATE_PARENT,
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch gcc_tsif_ref_clk = {
  2078. .halt_reg = 0x36008,
  2079. .clkr = {
  2080. .enable_reg = 0x36008,
  2081. .enable_mask = BIT(0),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_tsif_ref_clk",
  2084. .parent_names = (const char *[]){ "tsif_ref_clk_src" },
  2085. .num_parents = 1,
  2086. .flags = CLK_SET_RATE_PARENT,
  2087. .ops = &clk_branch2_ops,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2092. .halt_reg = 0x3600c,
  2093. .clkr = {
  2094. .enable_reg = 0x3600c,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_tsif_inactivity_timers_clk",
  2098. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  2099. .num_parents = 1,
  2100. .flags = CLK_SET_RATE_PARENT,
  2101. .ops = &clk_branch2_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2106. .halt_reg = 0x38004,
  2107. .halt_check = BRANCH_HALT_VOTED,
  2108. .clkr = {
  2109. .enable_reg = 0x52004,
  2110. .enable_mask = BIT(10),
  2111. .hw.init = &(struct clk_init_data){
  2112. .name = "gcc_boot_rom_ahb_clk",
  2113. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2114. .num_parents = 1,
  2115. .flags = CLK_SET_RATE_PARENT,
  2116. .ops = &clk_branch2_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch gcc_bimc_gfx_clk = {
  2121. .halt_reg = 0x46018,
  2122. .clkr = {
  2123. .enable_reg = 0x46018,
  2124. .enable_mask = BIT(0),
  2125. .hw.init = &(struct clk_init_data){
  2126. .name = "gcc_bimc_gfx_clk",
  2127. .flags = CLK_SET_RATE_PARENT,
  2128. .ops = &clk_branch2_ops,
  2129. },
  2130. },
  2131. };
  2132. static struct clk_branch gcc_hmss_rbcpr_clk = {
  2133. .halt_reg = 0x4800c,
  2134. .clkr = {
  2135. .enable_reg = 0x4800c,
  2136. .enable_mask = BIT(0),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "gcc_hmss_rbcpr_clk",
  2139. .parent_names = (const char *[]){ "hmss_rbcpr_clk_src" },
  2140. .num_parents = 1,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch gcc_gp1_clk = {
  2147. .halt_reg = 0x64000,
  2148. .clkr = {
  2149. .enable_reg = 0x64000,
  2150. .enable_mask = BIT(0),
  2151. .hw.init = &(struct clk_init_data){
  2152. .name = "gcc_gp1_clk",
  2153. .parent_names = (const char *[]){ "gp1_clk_src" },
  2154. .num_parents = 1,
  2155. .flags = CLK_SET_RATE_PARENT,
  2156. .ops = &clk_branch2_ops,
  2157. },
  2158. },
  2159. };
  2160. static struct clk_branch gcc_gp2_clk = {
  2161. .halt_reg = 0x65000,
  2162. .clkr = {
  2163. .enable_reg = 0x65000,
  2164. .enable_mask = BIT(0),
  2165. .hw.init = &(struct clk_init_data){
  2166. .name = "gcc_gp2_clk",
  2167. .parent_names = (const char *[]){ "gp2_clk_src" },
  2168. .num_parents = 1,
  2169. .flags = CLK_SET_RATE_PARENT,
  2170. .ops = &clk_branch2_ops,
  2171. },
  2172. },
  2173. };
  2174. static struct clk_branch gcc_gp3_clk = {
  2175. .halt_reg = 0x66000,
  2176. .clkr = {
  2177. .enable_reg = 0x66000,
  2178. .enable_mask = BIT(0),
  2179. .hw.init = &(struct clk_init_data){
  2180. .name = "gcc_gp3_clk",
  2181. .parent_names = (const char *[]){ "gp3_clk_src" },
  2182. .num_parents = 1,
  2183. .flags = CLK_SET_RATE_PARENT,
  2184. .ops = &clk_branch2_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2189. .halt_reg = 0x6b008,
  2190. .clkr = {
  2191. .enable_reg = 0x6b008,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "gcc_pcie_0_slv_axi_clk",
  2195. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2203. .halt_reg = 0x6b00c,
  2204. .clkr = {
  2205. .enable_reg = 0x6b00c,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_pcie_0_mstr_axi_clk",
  2209. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2210. .num_parents = 1,
  2211. .flags = CLK_SET_RATE_PARENT,
  2212. .ops = &clk_branch2_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2217. .halt_reg = 0x6b010,
  2218. .clkr = {
  2219. .enable_reg = 0x6b010,
  2220. .enable_mask = BIT(0),
  2221. .hw.init = &(struct clk_init_data){
  2222. .name = "gcc_pcie_0_cfg_ahb_clk",
  2223. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2224. .num_parents = 1,
  2225. .flags = CLK_SET_RATE_PARENT,
  2226. .ops = &clk_branch2_ops,
  2227. },
  2228. },
  2229. };
  2230. static struct clk_branch gcc_pcie_0_aux_clk = {
  2231. .halt_reg = 0x6b014,
  2232. .clkr = {
  2233. .enable_reg = 0x6b014,
  2234. .enable_mask = BIT(0),
  2235. .hw.init = &(struct clk_init_data){
  2236. .name = "gcc_pcie_0_aux_clk",
  2237. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2238. .num_parents = 1,
  2239. .flags = CLK_SET_RATE_PARENT,
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2245. .halt_reg = 0x6b018,
  2246. .halt_check = BRANCH_HALT_SKIP,
  2247. .clkr = {
  2248. .enable_reg = 0x6b018,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data){
  2251. .name = "gcc_pcie_0_pipe_clk",
  2252. .parent_names = (const char *[]){ "pcie_0_pipe_clk_src" },
  2253. .num_parents = 1,
  2254. .flags = CLK_SET_RATE_PARENT,
  2255. .ops = &clk_branch2_ops,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2260. .halt_reg = 0x6d008,
  2261. .clkr = {
  2262. .enable_reg = 0x6d008,
  2263. .enable_mask = BIT(0),
  2264. .hw.init = &(struct clk_init_data){
  2265. .name = "gcc_pcie_1_slv_axi_clk",
  2266. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2267. .num_parents = 1,
  2268. .flags = CLK_SET_RATE_PARENT,
  2269. .ops = &clk_branch2_ops,
  2270. },
  2271. },
  2272. };
  2273. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2274. .halt_reg = 0x6d00c,
  2275. .clkr = {
  2276. .enable_reg = 0x6d00c,
  2277. .enable_mask = BIT(0),
  2278. .hw.init = &(struct clk_init_data){
  2279. .name = "gcc_pcie_1_mstr_axi_clk",
  2280. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2281. .num_parents = 1,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2288. .halt_reg = 0x6d010,
  2289. .clkr = {
  2290. .enable_reg = 0x6d010,
  2291. .enable_mask = BIT(0),
  2292. .hw.init = &(struct clk_init_data){
  2293. .name = "gcc_pcie_1_cfg_ahb_clk",
  2294. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2295. .num_parents = 1,
  2296. .flags = CLK_SET_RATE_PARENT,
  2297. .ops = &clk_branch2_ops,
  2298. },
  2299. },
  2300. };
  2301. static struct clk_branch gcc_pcie_1_aux_clk = {
  2302. .halt_reg = 0x6d014,
  2303. .clkr = {
  2304. .enable_reg = 0x6d014,
  2305. .enable_mask = BIT(0),
  2306. .hw.init = &(struct clk_init_data){
  2307. .name = "gcc_pcie_1_aux_clk",
  2308. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2309. .num_parents = 1,
  2310. .flags = CLK_SET_RATE_PARENT,
  2311. .ops = &clk_branch2_ops,
  2312. },
  2313. },
  2314. };
  2315. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2316. .halt_reg = 0x6d018,
  2317. .halt_check = BRANCH_HALT_SKIP,
  2318. .clkr = {
  2319. .enable_reg = 0x6d018,
  2320. .enable_mask = BIT(0),
  2321. .hw.init = &(struct clk_init_data){
  2322. .name = "gcc_pcie_1_pipe_clk",
  2323. .parent_names = (const char *[]){ "pcie_1_pipe_clk_src" },
  2324. .num_parents = 1,
  2325. .flags = CLK_SET_RATE_PARENT,
  2326. .ops = &clk_branch2_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2331. .halt_reg = 0x6e008,
  2332. .clkr = {
  2333. .enable_reg = 0x6e008,
  2334. .enable_mask = BIT(0),
  2335. .hw.init = &(struct clk_init_data){
  2336. .name = "gcc_pcie_2_slv_axi_clk",
  2337. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2338. .num_parents = 1,
  2339. .flags = CLK_SET_RATE_PARENT,
  2340. .ops = &clk_branch2_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2345. .halt_reg = 0x6e00c,
  2346. .clkr = {
  2347. .enable_reg = 0x6e00c,
  2348. .enable_mask = BIT(0),
  2349. .hw.init = &(struct clk_init_data){
  2350. .name = "gcc_pcie_2_mstr_axi_clk",
  2351. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2352. .num_parents = 1,
  2353. .flags = CLK_SET_RATE_PARENT,
  2354. .ops = &clk_branch2_ops,
  2355. },
  2356. },
  2357. };
  2358. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2359. .halt_reg = 0x6e010,
  2360. .clkr = {
  2361. .enable_reg = 0x6e010,
  2362. .enable_mask = BIT(0),
  2363. .hw.init = &(struct clk_init_data){
  2364. .name = "gcc_pcie_2_cfg_ahb_clk",
  2365. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2366. .num_parents = 1,
  2367. .flags = CLK_SET_RATE_PARENT,
  2368. .ops = &clk_branch2_ops,
  2369. },
  2370. },
  2371. };
  2372. static struct clk_branch gcc_pcie_2_aux_clk = {
  2373. .halt_reg = 0x6e014,
  2374. .clkr = {
  2375. .enable_reg = 0x6e014,
  2376. .enable_mask = BIT(0),
  2377. .hw.init = &(struct clk_init_data){
  2378. .name = "gcc_pcie_2_aux_clk",
  2379. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2380. .num_parents = 1,
  2381. .flags = CLK_SET_RATE_PARENT,
  2382. .ops = &clk_branch2_ops,
  2383. },
  2384. },
  2385. };
  2386. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2387. .halt_reg = 0x6e018,
  2388. .halt_check = BRANCH_HALT_SKIP,
  2389. .clkr = {
  2390. .enable_reg = 0x6e018,
  2391. .enable_mask = BIT(0),
  2392. .hw.init = &(struct clk_init_data){
  2393. .name = "gcc_pcie_2_pipe_clk",
  2394. .parent_names = (const char *[]){ "pcie_2_pipe_clk_src" },
  2395. .num_parents = 1,
  2396. .flags = CLK_SET_RATE_PARENT,
  2397. .ops = &clk_branch2_ops,
  2398. },
  2399. },
  2400. };
  2401. static struct clk_branch gcc_pcie_phy_cfg_ahb_clk = {
  2402. .halt_reg = 0x6f004,
  2403. .clkr = {
  2404. .enable_reg = 0x6f004,
  2405. .enable_mask = BIT(0),
  2406. .hw.init = &(struct clk_init_data){
  2407. .name = "gcc_pcie_phy_cfg_ahb_clk",
  2408. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2409. .num_parents = 1,
  2410. .flags = CLK_SET_RATE_PARENT,
  2411. .ops = &clk_branch2_ops,
  2412. },
  2413. },
  2414. };
  2415. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2416. .halt_reg = 0x6f008,
  2417. .clkr = {
  2418. .enable_reg = 0x6f008,
  2419. .enable_mask = BIT(0),
  2420. .hw.init = &(struct clk_init_data){
  2421. .name = "gcc_pcie_phy_aux_clk",
  2422. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2423. .num_parents = 1,
  2424. .flags = CLK_SET_RATE_PARENT,
  2425. .ops = &clk_branch2_ops,
  2426. },
  2427. },
  2428. };
  2429. static struct clk_branch gcc_ufs_axi_clk = {
  2430. .halt_reg = 0x75008,
  2431. .clkr = {
  2432. .enable_reg = 0x75008,
  2433. .enable_mask = BIT(0),
  2434. .hw.init = &(struct clk_init_data){
  2435. .name = "gcc_ufs_axi_clk",
  2436. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2437. .num_parents = 1,
  2438. .flags = CLK_SET_RATE_PARENT,
  2439. .ops = &clk_branch2_ops,
  2440. },
  2441. },
  2442. };
  2443. static struct clk_branch gcc_ufs_ahb_clk = {
  2444. .halt_reg = 0x7500c,
  2445. .clkr = {
  2446. .enable_reg = 0x7500c,
  2447. .enable_mask = BIT(0),
  2448. .hw.init = &(struct clk_init_data){
  2449. .name = "gcc_ufs_ahb_clk",
  2450. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2451. .num_parents = 1,
  2452. .flags = CLK_SET_RATE_PARENT,
  2453. .ops = &clk_branch2_ops,
  2454. },
  2455. },
  2456. };
  2457. static struct clk_fixed_factor ufs_tx_cfg_clk_src = {
  2458. .mult = 1,
  2459. .div = 16,
  2460. .hw.init = &(struct clk_init_data){
  2461. .name = "ufs_tx_cfg_clk_src",
  2462. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2463. .num_parents = 1,
  2464. .flags = CLK_SET_RATE_PARENT,
  2465. .ops = &clk_fixed_factor_ops,
  2466. },
  2467. };
  2468. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2469. .halt_reg = 0x75010,
  2470. .clkr = {
  2471. .enable_reg = 0x75010,
  2472. .enable_mask = BIT(0),
  2473. .hw.init = &(struct clk_init_data){
  2474. .name = "gcc_ufs_tx_cfg_clk",
  2475. .parent_names = (const char *[]){ "ufs_tx_cfg_clk_src" },
  2476. .num_parents = 1,
  2477. .flags = CLK_SET_RATE_PARENT,
  2478. .ops = &clk_branch2_ops,
  2479. },
  2480. },
  2481. };
  2482. static struct clk_fixed_factor ufs_rx_cfg_clk_src = {
  2483. .mult = 1,
  2484. .div = 16,
  2485. .hw.init = &(struct clk_init_data){
  2486. .name = "ufs_rx_cfg_clk_src",
  2487. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2488. .num_parents = 1,
  2489. .flags = CLK_SET_RATE_PARENT,
  2490. .ops = &clk_fixed_factor_ops,
  2491. },
  2492. };
  2493. static struct clk_branch gcc_hlos1_vote_lpass_core_smmu_clk = {
  2494. .halt_reg = 0x7d010,
  2495. .halt_check = BRANCH_HALT_VOTED,
  2496. .clkr = {
  2497. .enable_reg = 0x7d010,
  2498. .enable_mask = BIT(0),
  2499. .hw.init = &(struct clk_init_data){
  2500. .name = "hlos1_vote_lpass_core_smmu_clk",
  2501. .ops = &clk_branch2_ops,
  2502. },
  2503. },
  2504. };
  2505. static struct clk_branch gcc_hlos1_vote_lpass_adsp_smmu_clk = {
  2506. .halt_reg = 0x7d014,
  2507. .halt_check = BRANCH_HALT_VOTED,
  2508. .clkr = {
  2509. .enable_reg = 0x7d014,
  2510. .enable_mask = BIT(0),
  2511. .hw.init = &(struct clk_init_data){
  2512. .name = "hlos1_vote_lpass_adsp_smmu_clk",
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2518. .halt_reg = 0x75014,
  2519. .clkr = {
  2520. .enable_reg = 0x75014,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(struct clk_init_data){
  2523. .name = "gcc_ufs_rx_cfg_clk",
  2524. .parent_names = (const char *[]){ "ufs_rx_cfg_clk_src" },
  2525. .num_parents = 1,
  2526. .flags = CLK_SET_RATE_PARENT,
  2527. .ops = &clk_branch2_ops,
  2528. },
  2529. },
  2530. };
  2531. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2532. .halt_reg = 0x75018,
  2533. .halt_check = BRANCH_HALT_SKIP,
  2534. .clkr = {
  2535. .enable_reg = 0x75018,
  2536. .enable_mask = BIT(0),
  2537. .hw.init = &(struct clk_init_data){
  2538. .name = "gcc_ufs_tx_symbol_0_clk",
  2539. .parent_names = (const char *[]){ "ufs_tx_symbol_0_clk_src" },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2547. .halt_reg = 0x7501c,
  2548. .halt_check = BRANCH_HALT_SKIP,
  2549. .clkr = {
  2550. .enable_reg = 0x7501c,
  2551. .enable_mask = BIT(0),
  2552. .hw.init = &(struct clk_init_data){
  2553. .name = "gcc_ufs_rx_symbol_0_clk",
  2554. .parent_names = (const char *[]){ "ufs_rx_symbol_0_clk_src" },
  2555. .num_parents = 1,
  2556. .flags = CLK_SET_RATE_PARENT,
  2557. .ops = &clk_branch2_ops,
  2558. },
  2559. },
  2560. };
  2561. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2562. .halt_reg = 0x75020,
  2563. .halt_check = BRANCH_HALT_SKIP,
  2564. .clkr = {
  2565. .enable_reg = 0x75020,
  2566. .enable_mask = BIT(0),
  2567. .hw.init = &(struct clk_init_data){
  2568. .name = "gcc_ufs_rx_symbol_1_clk",
  2569. .parent_names = (const char *[]){ "ufs_rx_symbol_1_clk_src" },
  2570. .num_parents = 1,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src = {
  2577. .mult = 1,
  2578. .div = 2,
  2579. .hw.init = &(struct clk_init_data){
  2580. .name = "ufs_ice_core_postdiv_clk_src",
  2581. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2582. .num_parents = 1,
  2583. .flags = CLK_SET_RATE_PARENT,
  2584. .ops = &clk_fixed_factor_ops,
  2585. },
  2586. };
  2587. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2588. .halt_reg = 0x7600c,
  2589. .clkr = {
  2590. .enable_reg = 0x7600c,
  2591. .enable_mask = BIT(0),
  2592. .hw.init = &(struct clk_init_data){
  2593. .name = "gcc_ufs_unipro_core_clk",
  2594. .parent_names = (const char *[]){ "ufs_ice_core_postdiv_clk_src" },
  2595. .num_parents = 1,
  2596. .flags = CLK_SET_RATE_PARENT,
  2597. .ops = &clk_branch2_ops,
  2598. },
  2599. },
  2600. };
  2601. static struct clk_branch gcc_ufs_ice_core_clk = {
  2602. .halt_reg = 0x76010,
  2603. .clkr = {
  2604. .enable_reg = 0x76010,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(struct clk_init_data){
  2607. .name = "gcc_ufs_ice_core_clk",
  2608. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2609. .num_parents = 1,
  2610. .flags = CLK_SET_RATE_PARENT,
  2611. .ops = &clk_branch2_ops,
  2612. },
  2613. },
  2614. };
  2615. static struct clk_branch gcc_ufs_sys_clk_core_clk = {
  2616. .halt_check = BRANCH_HALT_DELAY,
  2617. .clkr = {
  2618. .enable_reg = 0x76030,
  2619. .enable_mask = BIT(0),
  2620. .hw.init = &(struct clk_init_data){
  2621. .name = "gcc_ufs_sys_clk_core_clk",
  2622. .ops = &clk_branch2_ops,
  2623. },
  2624. },
  2625. };
  2626. static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk = {
  2627. .halt_check = BRANCH_HALT_DELAY,
  2628. .clkr = {
  2629. .enable_reg = 0x76034,
  2630. .enable_mask = BIT(0),
  2631. .hw.init = &(struct clk_init_data){
  2632. .name = "gcc_ufs_tx_symbol_clk_core_clk",
  2633. .ops = &clk_branch2_ops,
  2634. },
  2635. },
  2636. };
  2637. static struct clk_branch gcc_aggre0_snoc_axi_clk = {
  2638. .halt_reg = 0x81008,
  2639. .clkr = {
  2640. .enable_reg = 0x81008,
  2641. .enable_mask = BIT(0),
  2642. .hw.init = &(struct clk_init_data){
  2643. .name = "gcc_aggre0_snoc_axi_clk",
  2644. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2645. .num_parents = 1,
  2646. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2647. .ops = &clk_branch2_ops,
  2648. },
  2649. },
  2650. };
  2651. static struct clk_branch gcc_aggre0_cnoc_ahb_clk = {
  2652. .halt_reg = 0x8100c,
  2653. .clkr = {
  2654. .enable_reg = 0x8100c,
  2655. .enable_mask = BIT(0),
  2656. .hw.init = &(struct clk_init_data){
  2657. .name = "gcc_aggre0_cnoc_ahb_clk",
  2658. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2659. .num_parents = 1,
  2660. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2661. .ops = &clk_branch2_ops,
  2662. },
  2663. },
  2664. };
  2665. static struct clk_branch gcc_smmu_aggre0_axi_clk = {
  2666. .halt_reg = 0x81014,
  2667. .clkr = {
  2668. .enable_reg = 0x81014,
  2669. .enable_mask = BIT(0),
  2670. .hw.init = &(struct clk_init_data){
  2671. .name = "gcc_smmu_aggre0_axi_clk",
  2672. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2673. .num_parents = 1,
  2674. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2675. .ops = &clk_branch2_ops,
  2676. },
  2677. },
  2678. };
  2679. static struct clk_branch gcc_smmu_aggre0_ahb_clk = {
  2680. .halt_reg = 0x81018,
  2681. .clkr = {
  2682. .enable_reg = 0x81018,
  2683. .enable_mask = BIT(0),
  2684. .hw.init = &(struct clk_init_data){
  2685. .name = "gcc_smmu_aggre0_ahb_clk",
  2686. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2687. .num_parents = 1,
  2688. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2689. .ops = &clk_branch2_ops,
  2690. },
  2691. },
  2692. };
  2693. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  2694. .halt_reg = 0x83014,
  2695. .clkr = {
  2696. .enable_reg = 0x83014,
  2697. .enable_mask = BIT(0),
  2698. .hw.init = &(struct clk_init_data){
  2699. .name = "gcc_aggre2_ufs_axi_clk",
  2700. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2701. .num_parents = 1,
  2702. .flags = CLK_SET_RATE_PARENT,
  2703. .ops = &clk_branch2_ops,
  2704. },
  2705. },
  2706. };
  2707. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  2708. .halt_reg = 0x83018,
  2709. .clkr = {
  2710. .enable_reg = 0x83018,
  2711. .enable_mask = BIT(0),
  2712. .hw.init = &(struct clk_init_data){
  2713. .name = "gcc_aggre2_usb3_axi_clk",
  2714. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  2715. .num_parents = 1,
  2716. .flags = CLK_SET_RATE_PARENT,
  2717. .ops = &clk_branch2_ops,
  2718. },
  2719. },
  2720. };
  2721. static struct clk_branch gcc_qspi_ahb_clk = {
  2722. .halt_reg = 0x8b004,
  2723. .clkr = {
  2724. .enable_reg = 0x8b004,
  2725. .enable_mask = BIT(0),
  2726. .hw.init = &(struct clk_init_data){
  2727. .name = "gcc_qspi_ahb_clk",
  2728. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2729. .num_parents = 1,
  2730. .flags = CLK_SET_RATE_PARENT,
  2731. .ops = &clk_branch2_ops,
  2732. },
  2733. },
  2734. };
  2735. static struct clk_branch gcc_qspi_ser_clk = {
  2736. .halt_reg = 0x8b008,
  2737. .clkr = {
  2738. .enable_reg = 0x8b008,
  2739. .enable_mask = BIT(0),
  2740. .hw.init = &(struct clk_init_data){
  2741. .name = "gcc_qspi_ser_clk",
  2742. .parent_names = (const char *[]){ "qspi_ser_clk_src" },
  2743. .num_parents = 1,
  2744. .flags = CLK_SET_RATE_PARENT,
  2745. .ops = &clk_branch2_ops,
  2746. },
  2747. },
  2748. };
  2749. static struct clk_branch gcc_usb3_clkref_clk = {
  2750. .halt_reg = 0x8800C,
  2751. .clkr = {
  2752. .enable_reg = 0x8800C,
  2753. .enable_mask = BIT(0),
  2754. .hw.init = &(struct clk_init_data){
  2755. .name = "gcc_usb3_clkref_clk",
  2756. .parent_names = (const char *[]){ "xo" },
  2757. .num_parents = 1,
  2758. .ops = &clk_branch2_ops,
  2759. },
  2760. },
  2761. };
  2762. static struct clk_branch gcc_hdmi_clkref_clk = {
  2763. .halt_reg = 0x88000,
  2764. .clkr = {
  2765. .enable_reg = 0x88000,
  2766. .enable_mask = BIT(0),
  2767. .hw.init = &(struct clk_init_data){
  2768. .name = "gcc_hdmi_clkref_clk",
  2769. .parent_names = (const char *[]){ "xo" },
  2770. .num_parents = 1,
  2771. .ops = &clk_branch2_ops,
  2772. },
  2773. },
  2774. };
  2775. static struct clk_branch gcc_ufs_clkref_clk = {
  2776. .halt_reg = 0x88008,
  2777. .clkr = {
  2778. .enable_reg = 0x88008,
  2779. .enable_mask = BIT(0),
  2780. .hw.init = &(struct clk_init_data){
  2781. .name = "gcc_ufs_clkref_clk",
  2782. .parent_names = (const char *[]){ "xo" },
  2783. .num_parents = 1,
  2784. .ops = &clk_branch2_ops,
  2785. },
  2786. },
  2787. };
  2788. static struct clk_branch gcc_pcie_clkref_clk = {
  2789. .halt_reg = 0x88010,
  2790. .clkr = {
  2791. .enable_reg = 0x88010,
  2792. .enable_mask = BIT(0),
  2793. .hw.init = &(struct clk_init_data){
  2794. .name = "gcc_pcie_clkref_clk",
  2795. .parent_names = (const char *[]){ "xo" },
  2796. .num_parents = 1,
  2797. .ops = &clk_branch2_ops,
  2798. },
  2799. },
  2800. };
  2801. static struct clk_branch gcc_rx2_usb2_clkref_clk = {
  2802. .halt_reg = 0x88014,
  2803. .clkr = {
  2804. .enable_reg = 0x88014,
  2805. .enable_mask = BIT(0),
  2806. .hw.init = &(struct clk_init_data){
  2807. .name = "gcc_rx2_usb2_clkref_clk",
  2808. .parent_names = (const char *[]){ "xo" },
  2809. .num_parents = 1,
  2810. .ops = &clk_branch2_ops,
  2811. },
  2812. },
  2813. };
  2814. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  2815. .halt_reg = 0x88018,
  2816. .clkr = {
  2817. .enable_reg = 0x88018,
  2818. .enable_mask = BIT(0),
  2819. .hw.init = &(struct clk_init_data){
  2820. .name = "gcc_rx1_usb2_clkref_clk",
  2821. .parent_names = (const char *[]){ "xo" },
  2822. .num_parents = 1,
  2823. .ops = &clk_branch2_ops,
  2824. },
  2825. },
  2826. };
  2827. static struct clk_hw *gcc_msm8996_hws[] = {
  2828. &xo.hw,
  2829. &gpll0_early_div.hw,
  2830. &ufs_tx_cfg_clk_src.hw,
  2831. &ufs_rx_cfg_clk_src.hw,
  2832. &ufs_ice_core_postdiv_clk_src.hw,
  2833. };
  2834. static struct gdsc aggre0_noc_gdsc = {
  2835. .gdscr = 0x81004,
  2836. .gds_hw_ctrl = 0x81028,
  2837. .pd = {
  2838. .name = "aggre0_noc",
  2839. },
  2840. .pwrsts = PWRSTS_OFF_ON,
  2841. .flags = VOTABLE | ALWAYS_ON,
  2842. };
  2843. static struct gdsc hlos1_vote_aggre0_noc_gdsc = {
  2844. .gdscr = 0x7d024,
  2845. .pd = {
  2846. .name = "hlos1_vote_aggre0_noc",
  2847. },
  2848. .pwrsts = PWRSTS_OFF_ON,
  2849. .flags = VOTABLE,
  2850. };
  2851. static struct gdsc hlos1_vote_lpass_adsp_gdsc = {
  2852. .gdscr = 0x7d034,
  2853. .pd = {
  2854. .name = "hlos1_vote_lpass_adsp",
  2855. },
  2856. .pwrsts = PWRSTS_OFF_ON,
  2857. .flags = VOTABLE,
  2858. };
  2859. static struct gdsc hlos1_vote_lpass_core_gdsc = {
  2860. .gdscr = 0x7d038,
  2861. .pd = {
  2862. .name = "hlos1_vote_lpass_core",
  2863. },
  2864. .pwrsts = PWRSTS_OFF_ON,
  2865. .flags = VOTABLE,
  2866. };
  2867. static struct gdsc usb30_gdsc = {
  2868. .gdscr = 0xf004,
  2869. .pd = {
  2870. .name = "usb30",
  2871. },
  2872. .pwrsts = PWRSTS_OFF_ON,
  2873. };
  2874. static struct gdsc pcie0_gdsc = {
  2875. .gdscr = 0x6b004,
  2876. .pd = {
  2877. .name = "pcie0",
  2878. },
  2879. .pwrsts = PWRSTS_OFF_ON,
  2880. };
  2881. static struct gdsc pcie1_gdsc = {
  2882. .gdscr = 0x6d004,
  2883. .pd = {
  2884. .name = "pcie1",
  2885. },
  2886. .pwrsts = PWRSTS_OFF_ON,
  2887. };
  2888. static struct gdsc pcie2_gdsc = {
  2889. .gdscr = 0x6e004,
  2890. .pd = {
  2891. .name = "pcie2",
  2892. },
  2893. .pwrsts = PWRSTS_OFF_ON,
  2894. };
  2895. static struct gdsc ufs_gdsc = {
  2896. .gdscr = 0x75004,
  2897. .pd = {
  2898. .name = "ufs",
  2899. },
  2900. .pwrsts = PWRSTS_OFF_ON,
  2901. };
  2902. static struct clk_regmap *gcc_msm8996_clocks[] = {
  2903. [GPLL0_EARLY] = &gpll0_early.clkr,
  2904. [GPLL0] = &gpll0.clkr,
  2905. [GPLL4_EARLY] = &gpll4_early.clkr,
  2906. [GPLL4] = &gpll4.clkr,
  2907. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2908. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2909. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2910. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2911. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2912. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2913. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  2914. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2915. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2916. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2917. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2918. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2919. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2920. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2921. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2922. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2923. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2924. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2925. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2926. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2927. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2928. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2929. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2930. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2931. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2932. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2933. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2934. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2935. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2936. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2937. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2938. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2939. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2940. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2941. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2942. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2943. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2944. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2945. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2946. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2947. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2948. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2949. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2950. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2951. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2952. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2953. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2954. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2955. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2956. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2957. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2958. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  2959. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2960. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  2961. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2962. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2963. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2964. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  2965. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2966. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  2967. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  2968. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2969. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2970. [GCC_PERIPH_NOC_USB20_AHB_CLK] = &gcc_periph_noc_usb20_ahb_clk.clkr,
  2971. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2972. [GCC_MMSS_BIMC_GFX_CLK] = &gcc_mmss_bimc_gfx_clk.clkr,
  2973. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2974. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2975. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2976. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2977. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2978. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  2979. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  2980. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  2981. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2982. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2983. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2984. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2985. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2986. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2987. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2988. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2989. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2990. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2991. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2992. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2993. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2994. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2995. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2996. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2997. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2998. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2999. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3000. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3001. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3002. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3003. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3004. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3005. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3006. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3007. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3008. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3009. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3010. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3011. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3012. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  3013. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3014. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3015. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3016. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3017. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3018. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3019. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3020. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3021. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3022. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3023. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3024. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3025. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3026. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3027. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3028. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3029. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3030. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3031. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3032. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3033. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3034. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3035. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3036. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3037. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3038. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3039. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  3040. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3041. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3042. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3043. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3044. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3045. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3046. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3047. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3048. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3049. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3050. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3051. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3052. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3053. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3054. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3055. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3056. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3057. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3058. [GCC_PCIE_PHY_CFG_AHB_CLK] = &gcc_pcie_phy_cfg_ahb_clk.clkr,
  3059. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3060. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3061. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3062. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3063. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3064. [GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK] = &gcc_hlos1_vote_lpass_core_smmu_clk.clkr,
  3065. [GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK] = &gcc_hlos1_vote_lpass_adsp_smmu_clk.clkr,
  3066. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3067. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3068. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3069. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  3070. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  3071. [GCC_UFS_SYS_CLK_CORE_CLK] = &gcc_ufs_sys_clk_core_clk.clkr,
  3072. [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK] = &gcc_ufs_tx_symbol_clk_core_clk.clkr,
  3073. [GCC_AGGRE0_SNOC_AXI_CLK] = &gcc_aggre0_snoc_axi_clk.clkr,
  3074. [GCC_AGGRE0_CNOC_AHB_CLK] = &gcc_aggre0_cnoc_ahb_clk.clkr,
  3075. [GCC_SMMU_AGGRE0_AXI_CLK] = &gcc_smmu_aggre0_axi_clk.clkr,
  3076. [GCC_SMMU_AGGRE0_AHB_CLK] = &gcc_smmu_aggre0_ahb_clk.clkr,
  3077. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  3078. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  3079. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  3080. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  3081. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  3082. [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
  3083. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3084. [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
  3085. [GCC_RX2_USB2_CLKREF_CLK] = &gcc_rx2_usb2_clkref_clk.clkr,
  3086. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  3087. };
  3088. static struct gdsc *gcc_msm8996_gdscs[] = {
  3089. [AGGRE0_NOC_GDSC] = &aggre0_noc_gdsc,
  3090. [HLOS1_VOTE_AGGRE0_NOC_GDSC] = &hlos1_vote_aggre0_noc_gdsc,
  3091. [HLOS1_VOTE_LPASS_ADSP_GDSC] = &hlos1_vote_lpass_adsp_gdsc,
  3092. [HLOS1_VOTE_LPASS_CORE_GDSC] = &hlos1_vote_lpass_core_gdsc,
  3093. [USB30_GDSC] = &usb30_gdsc,
  3094. [PCIE0_GDSC] = &pcie0_gdsc,
  3095. [PCIE1_GDSC] = &pcie1_gdsc,
  3096. [PCIE2_GDSC] = &pcie2_gdsc,
  3097. [UFS_GDSC] = &ufs_gdsc,
  3098. };
  3099. static const struct qcom_reset_map gcc_msm8996_resets[] = {
  3100. [GCC_SYSTEM_NOC_BCR] = { 0x4000 },
  3101. [GCC_CONFIG_NOC_BCR] = { 0x5000 },
  3102. [GCC_PERIPH_NOC_BCR] = { 0x6000 },
  3103. [GCC_IMEM_BCR] = { 0x8000 },
  3104. [GCC_MMSS_BCR] = { 0x9000 },
  3105. [GCC_PIMEM_BCR] = { 0x0a000 },
  3106. [GCC_QDSS_BCR] = { 0x0c000 },
  3107. [GCC_USB_30_BCR] = { 0x0f000 },
  3108. [GCC_USB_20_BCR] = { 0x12000 },
  3109. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12038 },
  3110. [GCC_QUSB2PHY_SEC_BCR] = { 0x1203c },
  3111. [GCC_USB3_PHY_BCR] = { 0x50020 },
  3112. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  3113. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3114. [GCC_SDCC1_BCR] = { 0x13000 },
  3115. [GCC_SDCC2_BCR] = { 0x14000 },
  3116. [GCC_SDCC3_BCR] = { 0x15000 },
  3117. [GCC_SDCC4_BCR] = { 0x16000 },
  3118. [GCC_BLSP1_BCR] = { 0x17000 },
  3119. [GCC_BLSP1_QUP1_BCR] = { 0x19000 },
  3120. [GCC_BLSP1_UART1_BCR] = { 0x1a000 },
  3121. [GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
  3122. [GCC_BLSP1_UART2_BCR] = { 0x1c000 },
  3123. [GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
  3124. [GCC_BLSP1_UART3_BCR] = { 0x1e000 },
  3125. [GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
  3126. [GCC_BLSP1_UART4_BCR] = { 0x20000 },
  3127. [GCC_BLSP1_QUP5_BCR] = { 0x21000 },
  3128. [GCC_BLSP1_UART5_BCR] = { 0x22000 },
  3129. [GCC_BLSP1_QUP6_BCR] = { 0x23000 },
  3130. [GCC_BLSP1_UART6_BCR] = { 0x24000 },
  3131. [GCC_BLSP2_BCR] = { 0x25000 },
  3132. [GCC_BLSP2_QUP1_BCR] = { 0x26000 },
  3133. [GCC_BLSP2_UART1_BCR] = { 0x27000 },
  3134. [GCC_BLSP2_QUP2_BCR] = { 0x28000 },
  3135. [GCC_BLSP2_UART2_BCR] = { 0x29000 },
  3136. [GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
  3137. [GCC_BLSP2_UART3_BCR] = { 0x2b000 },
  3138. [GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
  3139. [GCC_BLSP2_UART4_BCR] = { 0x2d000 },
  3140. [GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
  3141. [GCC_BLSP2_UART5_BCR] = { 0x2f000 },
  3142. [GCC_BLSP2_QUP6_BCR] = { 0x30000 },
  3143. [GCC_BLSP2_UART6_BCR] = { 0x31000 },
  3144. [GCC_PDM_BCR] = { 0x33000 },
  3145. [GCC_PRNG_BCR] = { 0x34000 },
  3146. [GCC_TSIF_BCR] = { 0x36000 },
  3147. [GCC_TCSR_BCR] = { 0x37000 },
  3148. [GCC_BOOT_ROM_BCR] = { 0x38000 },
  3149. [GCC_MSG_RAM_BCR] = { 0x39000 },
  3150. [GCC_TLMM_BCR] = { 0x3a000 },
  3151. [GCC_MPM_BCR] = { 0x3b000 },
  3152. [GCC_SEC_CTRL_BCR] = { 0x3d000 },
  3153. [GCC_SPMI_BCR] = { 0x3f000 },
  3154. [GCC_SPDM_BCR] = { 0x40000 },
  3155. [GCC_CE1_BCR] = { 0x41000 },
  3156. [GCC_BIMC_BCR] = { 0x44000 },
  3157. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
  3158. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x49008 },
  3159. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49010 },
  3160. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49018 },
  3161. [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49020 },
  3162. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
  3163. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x4a008 },
  3164. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x4a010 },
  3165. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x4a018 },
  3166. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x4a020 },
  3167. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
  3168. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
  3169. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
  3170. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
  3171. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
  3172. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
  3173. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
  3174. [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
  3175. [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
  3176. [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
  3177. [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80010 },
  3178. [GCC_APB2JTAG_BCR] = { 0x4c000 },
  3179. [GCC_RBCPR_CX_BCR] = { 0x4e000 },
  3180. [GCC_RBCPR_MX_BCR] = { 0x4f000 },
  3181. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3182. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3183. [GCC_PCIE_1_BCR] = { 0x6d000 },
  3184. [GCC_PCIE_1_PHY_BCR] = { 0x6d038 },
  3185. [GCC_PCIE_2_BCR] = { 0x6e000 },
  3186. [GCC_PCIE_2_PHY_BCR] = { 0x6e038 },
  3187. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3188. [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
  3189. [GCC_PCIE_PHY_COM_NOCSR_BCR] = { 0x6f00c },
  3190. [GCC_DCD_BCR] = { 0x70000 },
  3191. [GCC_OBT_ODT_BCR] = { 0x73000 },
  3192. [GCC_UFS_BCR] = { 0x75000 },
  3193. [GCC_SSC_BCR] = { 0x63000 },
  3194. [GCC_VS_BCR] = { 0x7a000 },
  3195. [GCC_AGGRE0_NOC_BCR] = { 0x81000 },
  3196. [GCC_AGGRE1_NOC_BCR] = { 0x82000 },
  3197. [GCC_AGGRE2_NOC_BCR] = { 0x83000 },
  3198. [GCC_DCC_BCR] = { 0x84000 },
  3199. [GCC_IPA_BCR] = { 0x89000 },
  3200. [GCC_QSPI_BCR] = { 0x8b000 },
  3201. [GCC_SKL_BCR] = { 0x8c000 },
  3202. [GCC_MSMPU_BCR] = { 0x8d000 },
  3203. [GCC_MSS_Q6_BCR] = { 0x8e000 },
  3204. [GCC_QREFS_VBG_CAL_BCR] = { 0x88020 },
  3205. [GCC_MSS_RESTART] = { 0x8f008 },
  3206. };
  3207. static const struct regmap_config gcc_msm8996_regmap_config = {
  3208. .reg_bits = 32,
  3209. .reg_stride = 4,
  3210. .val_bits = 32,
  3211. .max_register = 0x8f010,
  3212. .fast_io = true,
  3213. };
  3214. static const struct qcom_cc_desc gcc_msm8996_desc = {
  3215. .config = &gcc_msm8996_regmap_config,
  3216. .clks = gcc_msm8996_clocks,
  3217. .num_clks = ARRAY_SIZE(gcc_msm8996_clocks),
  3218. .resets = gcc_msm8996_resets,
  3219. .num_resets = ARRAY_SIZE(gcc_msm8996_resets),
  3220. .gdscs = gcc_msm8996_gdscs,
  3221. .num_gdscs = ARRAY_SIZE(gcc_msm8996_gdscs),
  3222. };
  3223. static const struct of_device_id gcc_msm8996_match_table[] = {
  3224. { .compatible = "qcom,gcc-msm8996" },
  3225. { }
  3226. };
  3227. MODULE_DEVICE_TABLE(of, gcc_msm8996_match_table);
  3228. static int gcc_msm8996_probe(struct platform_device *pdev)
  3229. {
  3230. struct device *dev = &pdev->dev;
  3231. int i, ret;
  3232. struct regmap *regmap;
  3233. regmap = qcom_cc_map(pdev, &gcc_msm8996_desc);
  3234. if (IS_ERR(regmap))
  3235. return PTR_ERR(regmap);
  3236. /*
  3237. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  3238. * turned off by hardware during certain apps low power modes.
  3239. */
  3240. regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  3241. for (i = 0; i < ARRAY_SIZE(gcc_msm8996_hws); i++) {
  3242. ret = devm_clk_hw_register(dev, gcc_msm8996_hws[i]);
  3243. if (ret)
  3244. return ret;
  3245. }
  3246. return qcom_cc_really_probe(pdev, &gcc_msm8996_desc, regmap);
  3247. }
  3248. static struct platform_driver gcc_msm8996_driver = {
  3249. .probe = gcc_msm8996_probe,
  3250. .driver = {
  3251. .name = "gcc-msm8996",
  3252. .of_match_table = gcc_msm8996_match_table,
  3253. },
  3254. };
  3255. static int __init gcc_msm8996_init(void)
  3256. {
  3257. return platform_driver_register(&gcc_msm8996_driver);
  3258. }
  3259. core_initcall(gcc_msm8996_init);
  3260. static void __exit gcc_msm8996_exit(void)
  3261. {
  3262. platform_driver_unregister(&gcc_msm8996_driver);
  3263. }
  3264. module_exit(gcc_msm8996_exit);
  3265. MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
  3266. MODULE_LICENSE("GPL v2");
  3267. MODULE_ALIAS("platform:gcc-msm8996");