mmcc-apq8084.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414
  1. /*
  2. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/module.h>
  16. #include <linux/regmap.h>
  17. #include <linux/reset-controller.h>
  18. #include <dt-bindings/clock/qcom,mmcc-apq8084.h>
  19. #include <dt-bindings/reset/qcom,mmcc-apq8084.h>
  20. #include "common.h"
  21. #include "clk-regmap.h"
  22. #include "clk-pll.h"
  23. #include "clk-rcg.h"
  24. #include "clk-branch.h"
  25. #include "reset.h"
  26. #include "gdsc.h"
  27. enum {
  28. P_XO,
  29. P_MMPLL0,
  30. P_EDPLINK,
  31. P_MMPLL1,
  32. P_HDMIPLL,
  33. P_GPLL0,
  34. P_EDPVCO,
  35. P_MMPLL4,
  36. P_DSI0PLL,
  37. P_DSI0PLL_BYTE,
  38. P_MMPLL2,
  39. P_MMPLL3,
  40. P_GPLL1,
  41. P_DSI1PLL,
  42. P_DSI1PLL_BYTE,
  43. P_MMSLEEP,
  44. };
  45. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  46. { P_XO, 0 },
  47. { P_MMPLL0, 1 },
  48. { P_MMPLL1, 2 },
  49. { P_GPLL0, 5 }
  50. };
  51. static const char * const mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  52. "xo",
  53. "mmpll0_vote",
  54. "mmpll1_vote",
  55. "mmss_gpll0_vote",
  56. };
  57. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  58. { P_XO, 0 },
  59. { P_MMPLL0, 1 },
  60. { P_HDMIPLL, 4 },
  61. { P_GPLL0, 5 },
  62. { P_DSI0PLL, 2 },
  63. { P_DSI1PLL, 3 }
  64. };
  65. static const char * const mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  66. "xo",
  67. "mmpll0_vote",
  68. "hdmipll",
  69. "mmss_gpll0_vote",
  70. "dsi0pll",
  71. "dsi1pll",
  72. };
  73. static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  74. { P_XO, 0 },
  75. { P_MMPLL0, 1 },
  76. { P_MMPLL1, 2 },
  77. { P_GPLL0, 5 },
  78. { P_MMPLL2, 3 }
  79. };
  80. static const char * const mmcc_xo_mmpll0_1_2_gpll0[] = {
  81. "xo",
  82. "mmpll0_vote",
  83. "mmpll1_vote",
  84. "mmss_gpll0_vote",
  85. "mmpll2",
  86. };
  87. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  88. { P_XO, 0 },
  89. { P_MMPLL0, 1 },
  90. { P_MMPLL1, 2 },
  91. { P_GPLL0, 5 },
  92. { P_MMPLL3, 3 }
  93. };
  94. static const char * const mmcc_xo_mmpll0_1_3_gpll0[] = {
  95. "xo",
  96. "mmpll0_vote",
  97. "mmpll1_vote",
  98. "mmss_gpll0_vote",
  99. "mmpll3",
  100. };
  101. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  102. { P_XO, 0 },
  103. { P_EDPLINK, 4 },
  104. { P_HDMIPLL, 3 },
  105. { P_EDPVCO, 5 },
  106. { P_DSI0PLL, 1 },
  107. { P_DSI1PLL, 2 }
  108. };
  109. static const char * const mmcc_xo_dsi_hdmi_edp[] = {
  110. "xo",
  111. "edp_link_clk",
  112. "hdmipll",
  113. "edp_vco_div",
  114. "dsi0pll",
  115. "dsi1pll",
  116. };
  117. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  118. { P_XO, 0 },
  119. { P_EDPLINK, 4 },
  120. { P_HDMIPLL, 3 },
  121. { P_GPLL0, 5 },
  122. { P_DSI0PLL, 1 },
  123. { P_DSI1PLL, 2 }
  124. };
  125. static const char * const mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  126. "xo",
  127. "edp_link_clk",
  128. "hdmipll",
  129. "gpll0_vote",
  130. "dsi0pll",
  131. "dsi1pll",
  132. };
  133. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  134. { P_XO, 0 },
  135. { P_EDPLINK, 4 },
  136. { P_HDMIPLL, 3 },
  137. { P_GPLL0, 5 },
  138. { P_DSI0PLL_BYTE, 1 },
  139. { P_DSI1PLL_BYTE, 2 }
  140. };
  141. static const char * const mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  142. "xo",
  143. "edp_link_clk",
  144. "hdmipll",
  145. "gpll0_vote",
  146. "dsi0pllbyte",
  147. "dsi1pllbyte",
  148. };
  149. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll0_map[] = {
  150. { P_XO, 0 },
  151. { P_MMPLL0, 1 },
  152. { P_MMPLL1, 2 },
  153. { P_GPLL0, 5 },
  154. { P_MMPLL4, 3 }
  155. };
  156. static const char * const mmcc_xo_mmpll0_1_4_gpll0[] = {
  157. "xo",
  158. "mmpll0",
  159. "mmpll1",
  160. "mmpll4",
  161. "gpll0",
  162. };
  163. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_map[] = {
  164. { P_XO, 0 },
  165. { P_MMPLL0, 1 },
  166. { P_MMPLL1, 2 },
  167. { P_MMPLL4, 3 },
  168. { P_GPLL0, 5 },
  169. { P_GPLL1, 4 }
  170. };
  171. static const char * const mmcc_xo_mmpll0_1_4_gpll1_0[] = {
  172. "xo",
  173. "mmpll0",
  174. "mmpll1",
  175. "mmpll4",
  176. "gpll1",
  177. "gpll0",
  178. };
  179. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map[] = {
  180. { P_XO, 0 },
  181. { P_MMPLL0, 1 },
  182. { P_MMPLL1, 2 },
  183. { P_MMPLL4, 3 },
  184. { P_GPLL0, 5 },
  185. { P_GPLL1, 4 },
  186. { P_MMSLEEP, 6 }
  187. };
  188. static const char * const mmcc_xo_mmpll0_1_4_gpll1_0_sleep[] = {
  189. "xo",
  190. "mmpll0",
  191. "mmpll1",
  192. "mmpll4",
  193. "gpll1",
  194. "gpll0",
  195. "sleep_clk_src",
  196. };
  197. static struct clk_pll mmpll0 = {
  198. .l_reg = 0x0004,
  199. .m_reg = 0x0008,
  200. .n_reg = 0x000c,
  201. .config_reg = 0x0014,
  202. .mode_reg = 0x0000,
  203. .status_reg = 0x001c,
  204. .status_bit = 17,
  205. .clkr.hw.init = &(struct clk_init_data){
  206. .name = "mmpll0",
  207. .parent_names = (const char *[]){ "xo" },
  208. .num_parents = 1,
  209. .ops = &clk_pll_ops,
  210. },
  211. };
  212. static struct clk_regmap mmpll0_vote = {
  213. .enable_reg = 0x0100,
  214. .enable_mask = BIT(0),
  215. .hw.init = &(struct clk_init_data){
  216. .name = "mmpll0_vote",
  217. .parent_names = (const char *[]){ "mmpll0" },
  218. .num_parents = 1,
  219. .ops = &clk_pll_vote_ops,
  220. },
  221. };
  222. static struct clk_pll mmpll1 = {
  223. .l_reg = 0x0044,
  224. .m_reg = 0x0048,
  225. .n_reg = 0x004c,
  226. .config_reg = 0x0050,
  227. .mode_reg = 0x0040,
  228. .status_reg = 0x005c,
  229. .status_bit = 17,
  230. .clkr.hw.init = &(struct clk_init_data){
  231. .name = "mmpll1",
  232. .parent_names = (const char *[]){ "xo" },
  233. .num_parents = 1,
  234. .ops = &clk_pll_ops,
  235. },
  236. };
  237. static struct clk_regmap mmpll1_vote = {
  238. .enable_reg = 0x0100,
  239. .enable_mask = BIT(1),
  240. .hw.init = &(struct clk_init_data){
  241. .name = "mmpll1_vote",
  242. .parent_names = (const char *[]){ "mmpll1" },
  243. .num_parents = 1,
  244. .ops = &clk_pll_vote_ops,
  245. },
  246. };
  247. static struct clk_pll mmpll2 = {
  248. .l_reg = 0x4104,
  249. .m_reg = 0x4108,
  250. .n_reg = 0x410c,
  251. .config_reg = 0x4110,
  252. .mode_reg = 0x4100,
  253. .status_reg = 0x411c,
  254. .clkr.hw.init = &(struct clk_init_data){
  255. .name = "mmpll2",
  256. .parent_names = (const char *[]){ "xo" },
  257. .num_parents = 1,
  258. .ops = &clk_pll_ops,
  259. },
  260. };
  261. static struct clk_pll mmpll3 = {
  262. .l_reg = 0x0084,
  263. .m_reg = 0x0088,
  264. .n_reg = 0x008c,
  265. .config_reg = 0x0090,
  266. .mode_reg = 0x0080,
  267. .status_reg = 0x009c,
  268. .status_bit = 17,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "mmpll3",
  271. .parent_names = (const char *[]){ "xo" },
  272. .num_parents = 1,
  273. .ops = &clk_pll_ops,
  274. },
  275. };
  276. static struct clk_pll mmpll4 = {
  277. .l_reg = 0x00a4,
  278. .m_reg = 0x00a8,
  279. .n_reg = 0x00ac,
  280. .config_reg = 0x00b0,
  281. .mode_reg = 0x0080,
  282. .status_reg = 0x00bc,
  283. .clkr.hw.init = &(struct clk_init_data){
  284. .name = "mmpll4",
  285. .parent_names = (const char *[]){ "xo" },
  286. .num_parents = 1,
  287. .ops = &clk_pll_ops,
  288. },
  289. };
  290. static struct clk_rcg2 mmss_ahb_clk_src = {
  291. .cmd_rcgr = 0x5000,
  292. .hid_width = 5,
  293. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "mmss_ahb_clk_src",
  296. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  297. .num_parents = 4,
  298. .ops = &clk_rcg2_ops,
  299. },
  300. };
  301. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  302. F(19200000, P_XO, 1, 0, 0),
  303. F(37500000, P_GPLL0, 16, 0, 0),
  304. F(50000000, P_GPLL0, 12, 0, 0),
  305. F(75000000, P_GPLL0, 8, 0, 0),
  306. F(100000000, P_GPLL0, 6, 0, 0),
  307. F(150000000, P_GPLL0, 4, 0, 0),
  308. F(333430000, P_MMPLL1, 3.5, 0, 0),
  309. F(400000000, P_MMPLL0, 2, 0, 0),
  310. F(466800000, P_MMPLL1, 2.5, 0, 0),
  311. };
  312. static struct clk_rcg2 mmss_axi_clk_src = {
  313. .cmd_rcgr = 0x5040,
  314. .hid_width = 5,
  315. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  316. .freq_tbl = ftbl_mmss_axi_clk,
  317. .clkr.hw.init = &(struct clk_init_data){
  318. .name = "mmss_axi_clk_src",
  319. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  320. .num_parents = 4,
  321. .ops = &clk_rcg2_ops,
  322. },
  323. };
  324. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  325. F(19200000, P_XO, 1, 0, 0),
  326. F(37500000, P_GPLL0, 16, 0, 0),
  327. F(50000000, P_GPLL0, 12, 0, 0),
  328. F(75000000, P_GPLL0, 8, 0, 0),
  329. F(109090000, P_GPLL0, 5.5, 0, 0),
  330. F(150000000, P_GPLL0, 4, 0, 0),
  331. F(228570000, P_MMPLL0, 3.5, 0, 0),
  332. F(320000000, P_MMPLL0, 2.5, 0, 0),
  333. };
  334. static struct clk_rcg2 ocmemnoc_clk_src = {
  335. .cmd_rcgr = 0x5090,
  336. .hid_width = 5,
  337. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  338. .freq_tbl = ftbl_ocmemnoc_clk,
  339. .clkr.hw.init = &(struct clk_init_data){
  340. .name = "ocmemnoc_clk_src",
  341. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  342. .num_parents = 4,
  343. .ops = &clk_rcg2_ops,
  344. },
  345. };
  346. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  347. F(100000000, P_GPLL0, 6, 0, 0),
  348. F(200000000, P_MMPLL0, 4, 0, 0),
  349. { }
  350. };
  351. static struct clk_rcg2 csi0_clk_src = {
  352. .cmd_rcgr = 0x3090,
  353. .hid_width = 5,
  354. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  355. .freq_tbl = ftbl_camss_csi0_3_clk,
  356. .clkr.hw.init = &(struct clk_init_data){
  357. .name = "csi0_clk_src",
  358. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  359. .num_parents = 5,
  360. .ops = &clk_rcg2_ops,
  361. },
  362. };
  363. static struct clk_rcg2 csi1_clk_src = {
  364. .cmd_rcgr = 0x3100,
  365. .hid_width = 5,
  366. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  367. .freq_tbl = ftbl_camss_csi0_3_clk,
  368. .clkr.hw.init = &(struct clk_init_data){
  369. .name = "csi1_clk_src",
  370. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  371. .num_parents = 5,
  372. .ops = &clk_rcg2_ops,
  373. },
  374. };
  375. static struct clk_rcg2 csi2_clk_src = {
  376. .cmd_rcgr = 0x3160,
  377. .hid_width = 5,
  378. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  379. .freq_tbl = ftbl_camss_csi0_3_clk,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "csi2_clk_src",
  382. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  383. .num_parents = 5,
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static struct clk_rcg2 csi3_clk_src = {
  388. .cmd_rcgr = 0x31c0,
  389. .hid_width = 5,
  390. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  391. .freq_tbl = ftbl_camss_csi0_3_clk,
  392. .clkr.hw.init = &(struct clk_init_data){
  393. .name = "csi3_clk_src",
  394. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  395. .num_parents = 5,
  396. .ops = &clk_rcg2_ops,
  397. },
  398. };
  399. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  400. F(37500000, P_GPLL0, 16, 0, 0),
  401. F(50000000, P_GPLL0, 12, 0, 0),
  402. F(60000000, P_GPLL0, 10, 0, 0),
  403. F(80000000, P_GPLL0, 7.5, 0, 0),
  404. F(100000000, P_GPLL0, 6, 0, 0),
  405. F(109090000, P_GPLL0, 5.5, 0, 0),
  406. F(133330000, P_GPLL0, 4.5, 0, 0),
  407. F(200000000, P_GPLL0, 3, 0, 0),
  408. F(228570000, P_MMPLL0, 3.5, 0, 0),
  409. F(266670000, P_MMPLL0, 3, 0, 0),
  410. F(320000000, P_MMPLL0, 2.5, 0, 0),
  411. F(465000000, P_MMPLL4, 2, 0, 0),
  412. F(600000000, P_GPLL0, 1, 0, 0),
  413. { }
  414. };
  415. static struct clk_rcg2 vfe0_clk_src = {
  416. .cmd_rcgr = 0x3600,
  417. .hid_width = 5,
  418. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  419. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  420. .clkr.hw.init = &(struct clk_init_data){
  421. .name = "vfe0_clk_src",
  422. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  423. .num_parents = 5,
  424. .ops = &clk_rcg2_ops,
  425. },
  426. };
  427. static struct clk_rcg2 vfe1_clk_src = {
  428. .cmd_rcgr = 0x3620,
  429. .hid_width = 5,
  430. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  431. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  432. .clkr.hw.init = &(struct clk_init_data){
  433. .name = "vfe1_clk_src",
  434. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  435. .num_parents = 5,
  436. .ops = &clk_rcg2_ops,
  437. },
  438. };
  439. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  440. F(37500000, P_GPLL0, 16, 0, 0),
  441. F(60000000, P_GPLL0, 10, 0, 0),
  442. F(75000000, P_GPLL0, 8, 0, 0),
  443. F(85710000, P_GPLL0, 7, 0, 0),
  444. F(100000000, P_GPLL0, 6, 0, 0),
  445. F(150000000, P_GPLL0, 4, 0, 0),
  446. F(160000000, P_MMPLL0, 5, 0, 0),
  447. F(200000000, P_MMPLL0, 4, 0, 0),
  448. F(228570000, P_MMPLL0, 3.5, 0, 0),
  449. F(300000000, P_GPLL0, 2, 0, 0),
  450. F(320000000, P_MMPLL0, 2.5, 0, 0),
  451. { }
  452. };
  453. static struct clk_rcg2 mdp_clk_src = {
  454. .cmd_rcgr = 0x2040,
  455. .hid_width = 5,
  456. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  457. .freq_tbl = ftbl_mdss_mdp_clk,
  458. .clkr.hw.init = &(struct clk_init_data){
  459. .name = "mdp_clk_src",
  460. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  461. .num_parents = 6,
  462. .ops = &clk_rcg2_ops,
  463. },
  464. };
  465. static struct clk_rcg2 gfx3d_clk_src = {
  466. .cmd_rcgr = 0x4000,
  467. .hid_width = 5,
  468. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  469. .clkr.hw.init = &(struct clk_init_data){
  470. .name = "gfx3d_clk_src",
  471. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  472. .num_parents = 5,
  473. .ops = &clk_rcg2_ops,
  474. },
  475. };
  476. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  477. F(75000000, P_GPLL0, 8, 0, 0),
  478. F(133330000, P_GPLL0, 4.5, 0, 0),
  479. F(200000000, P_GPLL0, 3, 0, 0),
  480. F(228570000, P_MMPLL0, 3.5, 0, 0),
  481. F(266670000, P_MMPLL0, 3, 0, 0),
  482. F(320000000, P_MMPLL0, 2.5, 0, 0),
  483. { }
  484. };
  485. static struct clk_rcg2 jpeg0_clk_src = {
  486. .cmd_rcgr = 0x3500,
  487. .hid_width = 5,
  488. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  489. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  490. .clkr.hw.init = &(struct clk_init_data){
  491. .name = "jpeg0_clk_src",
  492. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  493. .num_parents = 5,
  494. .ops = &clk_rcg2_ops,
  495. },
  496. };
  497. static struct clk_rcg2 jpeg1_clk_src = {
  498. .cmd_rcgr = 0x3520,
  499. .hid_width = 5,
  500. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  501. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  502. .clkr.hw.init = &(struct clk_init_data){
  503. .name = "jpeg1_clk_src",
  504. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  505. .num_parents = 5,
  506. .ops = &clk_rcg2_ops,
  507. },
  508. };
  509. static struct clk_rcg2 jpeg2_clk_src = {
  510. .cmd_rcgr = 0x3540,
  511. .hid_width = 5,
  512. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  513. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  514. .clkr.hw.init = &(struct clk_init_data){
  515. .name = "jpeg2_clk_src",
  516. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  517. .num_parents = 5,
  518. .ops = &clk_rcg2_ops,
  519. },
  520. };
  521. static struct clk_rcg2 pclk0_clk_src = {
  522. .cmd_rcgr = 0x2000,
  523. .mnd_width = 8,
  524. .hid_width = 5,
  525. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "pclk0_clk_src",
  528. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  529. .num_parents = 6,
  530. .ops = &clk_pixel_ops,
  531. .flags = CLK_SET_RATE_PARENT,
  532. },
  533. };
  534. static struct clk_rcg2 pclk1_clk_src = {
  535. .cmd_rcgr = 0x2020,
  536. .mnd_width = 8,
  537. .hid_width = 5,
  538. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "pclk1_clk_src",
  541. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  542. .num_parents = 6,
  543. .ops = &clk_pixel_ops,
  544. .flags = CLK_SET_RATE_PARENT,
  545. },
  546. };
  547. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  548. F(50000000, P_GPLL0, 12, 0, 0),
  549. F(100000000, P_GPLL0, 6, 0, 0),
  550. F(133330000, P_GPLL0, 4.5, 0, 0),
  551. F(200000000, P_MMPLL0, 4, 0, 0),
  552. F(266670000, P_MMPLL0, 3, 0, 0),
  553. F(465000000, P_MMPLL3, 2, 0, 0),
  554. { }
  555. };
  556. static struct clk_rcg2 vcodec0_clk_src = {
  557. .cmd_rcgr = 0x1000,
  558. .mnd_width = 8,
  559. .hid_width = 5,
  560. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  561. .freq_tbl = ftbl_venus0_vcodec0_clk,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "vcodec0_clk_src",
  564. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  565. .num_parents = 5,
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static struct freq_tbl ftbl_avsync_vp_clk[] = {
  570. F(150000000, P_GPLL0, 4, 0, 0),
  571. F(320000000, P_MMPLL0, 2.5, 0, 0),
  572. { }
  573. };
  574. static struct clk_rcg2 vp_clk_src = {
  575. .cmd_rcgr = 0x2430,
  576. .hid_width = 5,
  577. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  578. .freq_tbl = ftbl_avsync_vp_clk,
  579. .clkr.hw.init = &(struct clk_init_data){
  580. .name = "vp_clk_src",
  581. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  582. .num_parents = 4,
  583. .ops = &clk_rcg2_ops,
  584. },
  585. };
  586. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  587. F(19200000, P_XO, 1, 0, 0),
  588. { }
  589. };
  590. static struct clk_rcg2 cci_clk_src = {
  591. .cmd_rcgr = 0x3300,
  592. .mnd_width = 8,
  593. .hid_width = 5,
  594. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  595. .freq_tbl = ftbl_camss_cci_cci_clk,
  596. .clkr.hw.init = &(struct clk_init_data){
  597. .name = "cci_clk_src",
  598. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  599. .num_parents = 6,
  600. .ops = &clk_rcg2_ops,
  601. },
  602. };
  603. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  604. F(10000, P_XO, 16, 1, 120),
  605. F(24000, P_XO, 16, 1, 50),
  606. F(6000000, P_GPLL0, 10, 1, 10),
  607. F(12000000, P_GPLL0, 10, 1, 5),
  608. F(13000000, P_GPLL0, 4, 13, 150),
  609. F(24000000, P_GPLL0, 5, 1, 5),
  610. { }
  611. };
  612. static struct clk_rcg2 camss_gp0_clk_src = {
  613. .cmd_rcgr = 0x3420,
  614. .mnd_width = 8,
  615. .hid_width = 5,
  616. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  617. .freq_tbl = ftbl_camss_gp0_1_clk,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "camss_gp0_clk_src",
  620. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  621. .num_parents = 7,
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_rcg2 camss_gp1_clk_src = {
  626. .cmd_rcgr = 0x3450,
  627. .mnd_width = 8,
  628. .hid_width = 5,
  629. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  630. .freq_tbl = ftbl_camss_gp0_1_clk,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "camss_gp1_clk_src",
  633. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  634. .num_parents = 7,
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  639. F(4800000, P_XO, 4, 0, 0),
  640. F(6000000, P_GPLL0, 10, 1, 10),
  641. F(8000000, P_GPLL0, 15, 1, 5),
  642. F(9600000, P_XO, 2, 0, 0),
  643. F(16000000, P_MMPLL0, 10, 1, 5),
  644. F(19200000, P_XO, 1, 0, 0),
  645. F(24000000, P_GPLL0, 5, 1, 5),
  646. F(32000000, P_MMPLL0, 5, 1, 5),
  647. F(48000000, P_GPLL0, 12.5, 0, 0),
  648. F(64000000, P_MMPLL0, 12.5, 0, 0),
  649. { }
  650. };
  651. static struct clk_rcg2 mclk0_clk_src = {
  652. .cmd_rcgr = 0x3360,
  653. .mnd_width = 8,
  654. .hid_width = 5,
  655. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  656. .freq_tbl = ftbl_camss_mclk0_3_clk,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "mclk0_clk_src",
  659. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  660. .num_parents = 6,
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static struct clk_rcg2 mclk1_clk_src = {
  665. .cmd_rcgr = 0x3390,
  666. .mnd_width = 8,
  667. .hid_width = 5,
  668. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  669. .freq_tbl = ftbl_camss_mclk0_3_clk,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "mclk1_clk_src",
  672. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  673. .num_parents = 6,
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static struct clk_rcg2 mclk2_clk_src = {
  678. .cmd_rcgr = 0x33c0,
  679. .mnd_width = 8,
  680. .hid_width = 5,
  681. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  682. .freq_tbl = ftbl_camss_mclk0_3_clk,
  683. .clkr.hw.init = &(struct clk_init_data){
  684. .name = "mclk2_clk_src",
  685. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  686. .num_parents = 6,
  687. .ops = &clk_rcg2_ops,
  688. },
  689. };
  690. static struct clk_rcg2 mclk3_clk_src = {
  691. .cmd_rcgr = 0x33f0,
  692. .mnd_width = 8,
  693. .hid_width = 5,
  694. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  695. .freq_tbl = ftbl_camss_mclk0_3_clk,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "mclk3_clk_src",
  698. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  699. .num_parents = 6,
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  704. F(100000000, P_GPLL0, 6, 0, 0),
  705. F(200000000, P_MMPLL0, 4, 0, 0),
  706. { }
  707. };
  708. static struct clk_rcg2 csi0phytimer_clk_src = {
  709. .cmd_rcgr = 0x3000,
  710. .hid_width = 5,
  711. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  712. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  713. .clkr.hw.init = &(struct clk_init_data){
  714. .name = "csi0phytimer_clk_src",
  715. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  716. .num_parents = 5,
  717. .ops = &clk_rcg2_ops,
  718. },
  719. };
  720. static struct clk_rcg2 csi1phytimer_clk_src = {
  721. .cmd_rcgr = 0x3030,
  722. .hid_width = 5,
  723. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  724. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  725. .clkr.hw.init = &(struct clk_init_data){
  726. .name = "csi1phytimer_clk_src",
  727. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  728. .num_parents = 5,
  729. .ops = &clk_rcg2_ops,
  730. },
  731. };
  732. static struct clk_rcg2 csi2phytimer_clk_src = {
  733. .cmd_rcgr = 0x3060,
  734. .hid_width = 5,
  735. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  736. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  737. .clkr.hw.init = &(struct clk_init_data){
  738. .name = "csi2phytimer_clk_src",
  739. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  740. .num_parents = 5,
  741. .ops = &clk_rcg2_ops,
  742. },
  743. };
  744. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  745. F(133330000, P_GPLL0, 4.5, 0, 0),
  746. F(266670000, P_MMPLL0, 3, 0, 0),
  747. F(320000000, P_MMPLL0, 2.5, 0, 0),
  748. F(372000000, P_MMPLL4, 2.5, 0, 0),
  749. F(465000000, P_MMPLL4, 2, 0, 0),
  750. F(600000000, P_GPLL0, 1, 0, 0),
  751. { }
  752. };
  753. static struct clk_rcg2 cpp_clk_src = {
  754. .cmd_rcgr = 0x3640,
  755. .hid_width = 5,
  756. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  757. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  758. .clkr.hw.init = &(struct clk_init_data){
  759. .name = "cpp_clk_src",
  760. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  761. .num_parents = 5,
  762. .ops = &clk_rcg2_ops,
  763. },
  764. };
  765. static struct clk_rcg2 byte0_clk_src = {
  766. .cmd_rcgr = 0x2120,
  767. .hid_width = 5,
  768. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  769. .clkr.hw.init = &(struct clk_init_data){
  770. .name = "byte0_clk_src",
  771. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  772. .num_parents = 6,
  773. .ops = &clk_byte2_ops,
  774. .flags = CLK_SET_RATE_PARENT,
  775. },
  776. };
  777. static struct clk_rcg2 byte1_clk_src = {
  778. .cmd_rcgr = 0x2140,
  779. .hid_width = 5,
  780. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  781. .clkr.hw.init = &(struct clk_init_data){
  782. .name = "byte1_clk_src",
  783. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  784. .num_parents = 6,
  785. .ops = &clk_byte2_ops,
  786. .flags = CLK_SET_RATE_PARENT,
  787. },
  788. };
  789. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  790. F(19200000, P_XO, 1, 0, 0),
  791. { }
  792. };
  793. static struct clk_rcg2 edpaux_clk_src = {
  794. .cmd_rcgr = 0x20e0,
  795. .hid_width = 5,
  796. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  797. .freq_tbl = ftbl_mdss_edpaux_clk,
  798. .clkr.hw.init = &(struct clk_init_data){
  799. .name = "edpaux_clk_src",
  800. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  801. .num_parents = 4,
  802. .ops = &clk_rcg2_ops,
  803. },
  804. };
  805. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  806. F(135000000, P_EDPLINK, 2, 0, 0),
  807. F(270000000, P_EDPLINK, 11, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 edplink_clk_src = {
  811. .cmd_rcgr = 0x20c0,
  812. .hid_width = 5,
  813. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  814. .freq_tbl = ftbl_mdss_edplink_clk,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "edplink_clk_src",
  817. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  818. .num_parents = 6,
  819. .ops = &clk_rcg2_ops,
  820. .flags = CLK_SET_RATE_PARENT,
  821. },
  822. };
  823. static struct freq_tbl edp_pixel_freq_tbl[] = {
  824. { .src = P_EDPVCO },
  825. { }
  826. };
  827. static struct clk_rcg2 edppixel_clk_src = {
  828. .cmd_rcgr = 0x20a0,
  829. .mnd_width = 8,
  830. .hid_width = 5,
  831. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  832. .freq_tbl = edp_pixel_freq_tbl,
  833. .clkr.hw.init = &(struct clk_init_data){
  834. .name = "edppixel_clk_src",
  835. .parent_names = mmcc_xo_dsi_hdmi_edp,
  836. .num_parents = 6,
  837. .ops = &clk_edp_pixel_ops,
  838. },
  839. };
  840. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  841. F(19200000, P_XO, 1, 0, 0),
  842. { }
  843. };
  844. static struct clk_rcg2 esc0_clk_src = {
  845. .cmd_rcgr = 0x2160,
  846. .hid_width = 5,
  847. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  848. .freq_tbl = ftbl_mdss_esc0_1_clk,
  849. .clkr.hw.init = &(struct clk_init_data){
  850. .name = "esc0_clk_src",
  851. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  852. .num_parents = 6,
  853. .ops = &clk_rcg2_ops,
  854. },
  855. };
  856. static struct clk_rcg2 esc1_clk_src = {
  857. .cmd_rcgr = 0x2180,
  858. .hid_width = 5,
  859. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  860. .freq_tbl = ftbl_mdss_esc0_1_clk,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "esc1_clk_src",
  863. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  864. .num_parents = 6,
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static struct freq_tbl extpclk_freq_tbl[] = {
  869. { .src = P_HDMIPLL },
  870. { }
  871. };
  872. static struct clk_rcg2 extpclk_clk_src = {
  873. .cmd_rcgr = 0x2060,
  874. .hid_width = 5,
  875. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  876. .freq_tbl = extpclk_freq_tbl,
  877. .clkr.hw.init = &(struct clk_init_data){
  878. .name = "extpclk_clk_src",
  879. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  880. .num_parents = 6,
  881. .ops = &clk_byte_ops,
  882. .flags = CLK_SET_RATE_PARENT,
  883. },
  884. };
  885. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  886. F(19200000, P_XO, 1, 0, 0),
  887. { }
  888. };
  889. static struct clk_rcg2 hdmi_clk_src = {
  890. .cmd_rcgr = 0x2100,
  891. .hid_width = 5,
  892. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  893. .freq_tbl = ftbl_mdss_hdmi_clk,
  894. .clkr.hw.init = &(struct clk_init_data){
  895. .name = "hdmi_clk_src",
  896. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  897. .num_parents = 4,
  898. .ops = &clk_rcg2_ops,
  899. },
  900. };
  901. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  902. F(19200000, P_XO, 1, 0, 0),
  903. { }
  904. };
  905. static struct clk_rcg2 vsync_clk_src = {
  906. .cmd_rcgr = 0x2080,
  907. .hid_width = 5,
  908. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  909. .freq_tbl = ftbl_mdss_vsync_clk,
  910. .clkr.hw.init = &(struct clk_init_data){
  911. .name = "vsync_clk_src",
  912. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  913. .num_parents = 4,
  914. .ops = &clk_rcg2_ops,
  915. },
  916. };
  917. static struct freq_tbl ftbl_mmss_rbcpr_clk[] = {
  918. F(50000000, P_GPLL0, 12, 0, 0),
  919. { }
  920. };
  921. static struct clk_rcg2 rbcpr_clk_src = {
  922. .cmd_rcgr = 0x4060,
  923. .hid_width = 5,
  924. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  925. .freq_tbl = ftbl_mmss_rbcpr_clk,
  926. .clkr.hw.init = &(struct clk_init_data){
  927. .name = "rbcpr_clk_src",
  928. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  929. .num_parents = 4,
  930. .ops = &clk_rcg2_ops,
  931. },
  932. };
  933. static struct freq_tbl ftbl_oxili_rbbmtimer_clk[] = {
  934. F(19200000, P_XO, 1, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 rbbmtimer_clk_src = {
  938. .cmd_rcgr = 0x4090,
  939. .hid_width = 5,
  940. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  941. .freq_tbl = ftbl_oxili_rbbmtimer_clk,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "rbbmtimer_clk_src",
  944. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  945. .num_parents = 4,
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static struct freq_tbl ftbl_vpu_maple_clk[] = {
  950. F(50000000, P_GPLL0, 12, 0, 0),
  951. F(100000000, P_GPLL0, 6, 0, 0),
  952. F(133330000, P_GPLL0, 4.5, 0, 0),
  953. F(200000000, P_MMPLL0, 4, 0, 0),
  954. F(266670000, P_MMPLL0, 3, 0, 0),
  955. F(465000000, P_MMPLL3, 2, 0, 0),
  956. { }
  957. };
  958. static struct clk_rcg2 maple_clk_src = {
  959. .cmd_rcgr = 0x1320,
  960. .hid_width = 5,
  961. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  962. .freq_tbl = ftbl_vpu_maple_clk,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "maple_clk_src",
  965. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  966. .num_parents = 4,
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static struct freq_tbl ftbl_vpu_vdp_clk[] = {
  971. F(50000000, P_GPLL0, 12, 0, 0),
  972. F(100000000, P_GPLL0, 6, 0, 0),
  973. F(200000000, P_MMPLL0, 4, 0, 0),
  974. F(320000000, P_MMPLL0, 2.5, 0, 0),
  975. F(400000000, P_MMPLL0, 2, 0, 0),
  976. { }
  977. };
  978. static struct clk_rcg2 vdp_clk_src = {
  979. .cmd_rcgr = 0x1300,
  980. .hid_width = 5,
  981. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  982. .freq_tbl = ftbl_vpu_vdp_clk,
  983. .clkr.hw.init = &(struct clk_init_data){
  984. .name = "vdp_clk_src",
  985. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  986. .num_parents = 4,
  987. .ops = &clk_rcg2_ops,
  988. },
  989. };
  990. static struct freq_tbl ftbl_vpu_bus_clk[] = {
  991. F(40000000, P_GPLL0, 15, 0, 0),
  992. F(80000000, P_MMPLL0, 10, 0, 0),
  993. { }
  994. };
  995. static struct clk_rcg2 vpu_bus_clk_src = {
  996. .cmd_rcgr = 0x1340,
  997. .hid_width = 5,
  998. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  999. .freq_tbl = ftbl_vpu_bus_clk,
  1000. .clkr.hw.init = &(struct clk_init_data){
  1001. .name = "vpu_bus_clk_src",
  1002. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  1003. .num_parents = 4,
  1004. .ops = &clk_rcg2_ops,
  1005. },
  1006. };
  1007. static struct clk_branch mmss_cxo_clk = {
  1008. .halt_reg = 0x5104,
  1009. .clkr = {
  1010. .enable_reg = 0x5104,
  1011. .enable_mask = BIT(0),
  1012. .hw.init = &(struct clk_init_data){
  1013. .name = "mmss_cxo_clk",
  1014. .parent_names = (const char *[]){ "xo" },
  1015. .num_parents = 1,
  1016. .flags = CLK_SET_RATE_PARENT,
  1017. .ops = &clk_branch2_ops,
  1018. },
  1019. },
  1020. };
  1021. static struct clk_branch mmss_sleepclk_clk = {
  1022. .halt_reg = 0x5100,
  1023. .clkr = {
  1024. .enable_reg = 0x5100,
  1025. .enable_mask = BIT(0),
  1026. .hw.init = &(struct clk_init_data){
  1027. .name = "mmss_sleepclk_clk",
  1028. .parent_names = (const char *[]){
  1029. "sleep_clk_src",
  1030. },
  1031. .num_parents = 1,
  1032. .flags = CLK_SET_RATE_PARENT,
  1033. .ops = &clk_branch2_ops,
  1034. },
  1035. },
  1036. };
  1037. static struct clk_branch avsync_ahb_clk = {
  1038. .halt_reg = 0x2414,
  1039. .clkr = {
  1040. .enable_reg = 0x2414,
  1041. .enable_mask = BIT(0),
  1042. .hw.init = &(struct clk_init_data){
  1043. .name = "avsync_ahb_clk",
  1044. .parent_names = (const char *[]){
  1045. "mmss_ahb_clk_src",
  1046. },
  1047. .num_parents = 1,
  1048. .flags = CLK_SET_RATE_PARENT,
  1049. .ops = &clk_branch2_ops,
  1050. },
  1051. },
  1052. };
  1053. static struct clk_branch avsync_edppixel_clk = {
  1054. .halt_reg = 0x2418,
  1055. .clkr = {
  1056. .enable_reg = 0x2418,
  1057. .enable_mask = BIT(0),
  1058. .hw.init = &(struct clk_init_data){
  1059. .name = "avsync_edppixel_clk",
  1060. .parent_names = (const char *[]){
  1061. "edppixel_clk_src",
  1062. },
  1063. .num_parents = 1,
  1064. .flags = CLK_SET_RATE_PARENT,
  1065. .ops = &clk_branch2_ops,
  1066. },
  1067. },
  1068. };
  1069. static struct clk_branch avsync_extpclk_clk = {
  1070. .halt_reg = 0x2410,
  1071. .clkr = {
  1072. .enable_reg = 0x2410,
  1073. .enable_mask = BIT(0),
  1074. .hw.init = &(struct clk_init_data){
  1075. .name = "avsync_extpclk_clk",
  1076. .parent_names = (const char *[]){
  1077. "extpclk_clk_src",
  1078. },
  1079. .num_parents = 1,
  1080. .flags = CLK_SET_RATE_PARENT,
  1081. .ops = &clk_branch2_ops,
  1082. },
  1083. },
  1084. };
  1085. static struct clk_branch avsync_pclk0_clk = {
  1086. .halt_reg = 0x241c,
  1087. .clkr = {
  1088. .enable_reg = 0x241c,
  1089. .enable_mask = BIT(0),
  1090. .hw.init = &(struct clk_init_data){
  1091. .name = "avsync_pclk0_clk",
  1092. .parent_names = (const char *[]){
  1093. "pclk0_clk_src",
  1094. },
  1095. .num_parents = 1,
  1096. .flags = CLK_SET_RATE_PARENT,
  1097. .ops = &clk_branch2_ops,
  1098. },
  1099. },
  1100. };
  1101. static struct clk_branch avsync_pclk1_clk = {
  1102. .halt_reg = 0x2420,
  1103. .clkr = {
  1104. .enable_reg = 0x2420,
  1105. .enable_mask = BIT(0),
  1106. .hw.init = &(struct clk_init_data){
  1107. .name = "avsync_pclk1_clk",
  1108. .parent_names = (const char *[]){
  1109. "pclk1_clk_src",
  1110. },
  1111. .num_parents = 1,
  1112. .flags = CLK_SET_RATE_PARENT,
  1113. .ops = &clk_branch2_ops,
  1114. },
  1115. },
  1116. };
  1117. static struct clk_branch avsync_vp_clk = {
  1118. .halt_reg = 0x2404,
  1119. .clkr = {
  1120. .enable_reg = 0x2404,
  1121. .enable_mask = BIT(0),
  1122. .hw.init = &(struct clk_init_data){
  1123. .name = "avsync_vp_clk",
  1124. .parent_names = (const char *[]){
  1125. "vp_clk_src",
  1126. },
  1127. .num_parents = 1,
  1128. .flags = CLK_SET_RATE_PARENT,
  1129. .ops = &clk_branch2_ops,
  1130. },
  1131. },
  1132. };
  1133. static struct clk_branch camss_ahb_clk = {
  1134. .halt_reg = 0x348c,
  1135. .clkr = {
  1136. .enable_reg = 0x348c,
  1137. .enable_mask = BIT(0),
  1138. .hw.init = &(struct clk_init_data){
  1139. .name = "camss_ahb_clk",
  1140. .parent_names = (const char *[]){
  1141. "mmss_ahb_clk_src",
  1142. },
  1143. .num_parents = 1,
  1144. .flags = CLK_SET_RATE_PARENT,
  1145. .ops = &clk_branch2_ops,
  1146. },
  1147. },
  1148. };
  1149. static struct clk_branch camss_cci_cci_ahb_clk = {
  1150. .halt_reg = 0x3348,
  1151. .clkr = {
  1152. .enable_reg = 0x3348,
  1153. .enable_mask = BIT(0),
  1154. .hw.init = &(struct clk_init_data){
  1155. .name = "camss_cci_cci_ahb_clk",
  1156. .parent_names = (const char *[]){
  1157. "mmss_ahb_clk_src",
  1158. },
  1159. .num_parents = 1,
  1160. .ops = &clk_branch2_ops,
  1161. },
  1162. },
  1163. };
  1164. static struct clk_branch camss_cci_cci_clk = {
  1165. .halt_reg = 0x3344,
  1166. .clkr = {
  1167. .enable_reg = 0x3344,
  1168. .enable_mask = BIT(0),
  1169. .hw.init = &(struct clk_init_data){
  1170. .name = "camss_cci_cci_clk",
  1171. .parent_names = (const char *[]){
  1172. "cci_clk_src",
  1173. },
  1174. .num_parents = 1,
  1175. .flags = CLK_SET_RATE_PARENT,
  1176. .ops = &clk_branch2_ops,
  1177. },
  1178. },
  1179. };
  1180. static struct clk_branch camss_csi0_ahb_clk = {
  1181. .halt_reg = 0x30bc,
  1182. .clkr = {
  1183. .enable_reg = 0x30bc,
  1184. .enable_mask = BIT(0),
  1185. .hw.init = &(struct clk_init_data){
  1186. .name = "camss_csi0_ahb_clk",
  1187. .parent_names = (const char *[]){
  1188. "mmss_ahb_clk_src",
  1189. },
  1190. .num_parents = 1,
  1191. .ops = &clk_branch2_ops,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch camss_csi0_clk = {
  1196. .halt_reg = 0x30b4,
  1197. .clkr = {
  1198. .enable_reg = 0x30b4,
  1199. .enable_mask = BIT(0),
  1200. .hw.init = &(struct clk_init_data){
  1201. .name = "camss_csi0_clk",
  1202. .parent_names = (const char *[]){
  1203. "csi0_clk_src",
  1204. },
  1205. .num_parents = 1,
  1206. .flags = CLK_SET_RATE_PARENT,
  1207. .ops = &clk_branch2_ops,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch camss_csi0phy_clk = {
  1212. .halt_reg = 0x30c4,
  1213. .clkr = {
  1214. .enable_reg = 0x30c4,
  1215. .enable_mask = BIT(0),
  1216. .hw.init = &(struct clk_init_data){
  1217. .name = "camss_csi0phy_clk",
  1218. .parent_names = (const char *[]){
  1219. "csi0_clk_src",
  1220. },
  1221. .num_parents = 1,
  1222. .flags = CLK_SET_RATE_PARENT,
  1223. .ops = &clk_branch2_ops,
  1224. },
  1225. },
  1226. };
  1227. static struct clk_branch camss_csi0pix_clk = {
  1228. .halt_reg = 0x30e4,
  1229. .clkr = {
  1230. .enable_reg = 0x30e4,
  1231. .enable_mask = BIT(0),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "camss_csi0pix_clk",
  1234. .parent_names = (const char *[]){
  1235. "csi0_clk_src",
  1236. },
  1237. .num_parents = 1,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. .ops = &clk_branch2_ops,
  1240. },
  1241. },
  1242. };
  1243. static struct clk_branch camss_csi0rdi_clk = {
  1244. .halt_reg = 0x30d4,
  1245. .clkr = {
  1246. .enable_reg = 0x30d4,
  1247. .enable_mask = BIT(0),
  1248. .hw.init = &(struct clk_init_data){
  1249. .name = "camss_csi0rdi_clk",
  1250. .parent_names = (const char *[]){
  1251. "csi0_clk_src",
  1252. },
  1253. .num_parents = 1,
  1254. .flags = CLK_SET_RATE_PARENT,
  1255. .ops = &clk_branch2_ops,
  1256. },
  1257. },
  1258. };
  1259. static struct clk_branch camss_csi1_ahb_clk = {
  1260. .halt_reg = 0x3128,
  1261. .clkr = {
  1262. .enable_reg = 0x3128,
  1263. .enable_mask = BIT(0),
  1264. .hw.init = &(struct clk_init_data){
  1265. .name = "camss_csi1_ahb_clk",
  1266. .parent_names = (const char *[]){
  1267. "mmss_ahb_clk_src",
  1268. },
  1269. .num_parents = 1,
  1270. .flags = CLK_SET_RATE_PARENT,
  1271. .ops = &clk_branch2_ops,
  1272. },
  1273. },
  1274. };
  1275. static struct clk_branch camss_csi1_clk = {
  1276. .halt_reg = 0x3124,
  1277. .clkr = {
  1278. .enable_reg = 0x3124,
  1279. .enable_mask = BIT(0),
  1280. .hw.init = &(struct clk_init_data){
  1281. .name = "camss_csi1_clk",
  1282. .parent_names = (const char *[]){
  1283. "csi1_clk_src",
  1284. },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch camss_csi1phy_clk = {
  1292. .halt_reg = 0x3134,
  1293. .clkr = {
  1294. .enable_reg = 0x3134,
  1295. .enable_mask = BIT(0),
  1296. .hw.init = &(struct clk_init_data){
  1297. .name = "camss_csi1phy_clk",
  1298. .parent_names = (const char *[]){
  1299. "csi1_clk_src",
  1300. },
  1301. .num_parents = 1,
  1302. .flags = CLK_SET_RATE_PARENT,
  1303. .ops = &clk_branch2_ops,
  1304. },
  1305. },
  1306. };
  1307. static struct clk_branch camss_csi1pix_clk = {
  1308. .halt_reg = 0x3154,
  1309. .clkr = {
  1310. .enable_reg = 0x3154,
  1311. .enable_mask = BIT(0),
  1312. .hw.init = &(struct clk_init_data){
  1313. .name = "camss_csi1pix_clk",
  1314. .parent_names = (const char *[]){
  1315. "csi1_clk_src",
  1316. },
  1317. .num_parents = 1,
  1318. .flags = CLK_SET_RATE_PARENT,
  1319. .ops = &clk_branch2_ops,
  1320. },
  1321. },
  1322. };
  1323. static struct clk_branch camss_csi1rdi_clk = {
  1324. .halt_reg = 0x3144,
  1325. .clkr = {
  1326. .enable_reg = 0x3144,
  1327. .enable_mask = BIT(0),
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "camss_csi1rdi_clk",
  1330. .parent_names = (const char *[]){
  1331. "csi1_clk_src",
  1332. },
  1333. .num_parents = 1,
  1334. .flags = CLK_SET_RATE_PARENT,
  1335. .ops = &clk_branch2_ops,
  1336. },
  1337. },
  1338. };
  1339. static struct clk_branch camss_csi2_ahb_clk = {
  1340. .halt_reg = 0x3188,
  1341. .clkr = {
  1342. .enable_reg = 0x3188,
  1343. .enable_mask = BIT(0),
  1344. .hw.init = &(struct clk_init_data){
  1345. .name = "camss_csi2_ahb_clk",
  1346. .parent_names = (const char *[]){
  1347. "mmss_ahb_clk_src",
  1348. },
  1349. .num_parents = 1,
  1350. .ops = &clk_branch2_ops,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch camss_csi2_clk = {
  1355. .halt_reg = 0x3184,
  1356. .clkr = {
  1357. .enable_reg = 0x3184,
  1358. .enable_mask = BIT(0),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "camss_csi2_clk",
  1361. .parent_names = (const char *[]){
  1362. "csi2_clk_src",
  1363. },
  1364. .num_parents = 1,
  1365. .flags = CLK_SET_RATE_PARENT,
  1366. .ops = &clk_branch2_ops,
  1367. },
  1368. },
  1369. };
  1370. static struct clk_branch camss_csi2phy_clk = {
  1371. .halt_reg = 0x3194,
  1372. .clkr = {
  1373. .enable_reg = 0x3194,
  1374. .enable_mask = BIT(0),
  1375. .hw.init = &(struct clk_init_data){
  1376. .name = "camss_csi2phy_clk",
  1377. .parent_names = (const char *[]){
  1378. "csi2_clk_src",
  1379. },
  1380. .num_parents = 1,
  1381. .flags = CLK_SET_RATE_PARENT,
  1382. .ops = &clk_branch2_ops,
  1383. },
  1384. },
  1385. };
  1386. static struct clk_branch camss_csi2pix_clk = {
  1387. .halt_reg = 0x31b4,
  1388. .clkr = {
  1389. .enable_reg = 0x31b4,
  1390. .enable_mask = BIT(0),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "camss_csi2pix_clk",
  1393. .parent_names = (const char *[]){
  1394. "csi2_clk_src",
  1395. },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch camss_csi2rdi_clk = {
  1403. .halt_reg = 0x31a4,
  1404. .clkr = {
  1405. .enable_reg = 0x31a4,
  1406. .enable_mask = BIT(0),
  1407. .hw.init = &(struct clk_init_data){
  1408. .name = "camss_csi2rdi_clk",
  1409. .parent_names = (const char *[]){
  1410. "csi2_clk_src",
  1411. },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch camss_csi3_ahb_clk = {
  1419. .halt_reg = 0x31e8,
  1420. .clkr = {
  1421. .enable_reg = 0x31e8,
  1422. .enable_mask = BIT(0),
  1423. .hw.init = &(struct clk_init_data){
  1424. .name = "camss_csi3_ahb_clk",
  1425. .parent_names = (const char *[]){
  1426. "mmss_ahb_clk_src",
  1427. },
  1428. .num_parents = 1,
  1429. .ops = &clk_branch2_ops,
  1430. },
  1431. },
  1432. };
  1433. static struct clk_branch camss_csi3_clk = {
  1434. .halt_reg = 0x31e4,
  1435. .clkr = {
  1436. .enable_reg = 0x31e4,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "camss_csi3_clk",
  1440. .parent_names = (const char *[]){
  1441. "csi3_clk_src",
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch camss_csi3phy_clk = {
  1450. .halt_reg = 0x31f4,
  1451. .clkr = {
  1452. .enable_reg = 0x31f4,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "camss_csi3phy_clk",
  1456. .parent_names = (const char *[]){
  1457. "csi3_clk_src",
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch camss_csi3pix_clk = {
  1466. .halt_reg = 0x3214,
  1467. .clkr = {
  1468. .enable_reg = 0x3214,
  1469. .enable_mask = BIT(0),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "camss_csi3pix_clk",
  1472. .parent_names = (const char *[]){
  1473. "csi3_clk_src",
  1474. },
  1475. .num_parents = 1,
  1476. .flags = CLK_SET_RATE_PARENT,
  1477. .ops = &clk_branch2_ops,
  1478. },
  1479. },
  1480. };
  1481. static struct clk_branch camss_csi3rdi_clk = {
  1482. .halt_reg = 0x3204,
  1483. .clkr = {
  1484. .enable_reg = 0x3204,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "camss_csi3rdi_clk",
  1488. .parent_names = (const char *[]){
  1489. "csi3_clk_src",
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch camss_csi_vfe0_clk = {
  1498. .halt_reg = 0x3704,
  1499. .clkr = {
  1500. .enable_reg = 0x3704,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "camss_csi_vfe0_clk",
  1504. .parent_names = (const char *[]){
  1505. "vfe0_clk_src",
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch camss_csi_vfe1_clk = {
  1514. .halt_reg = 0x3714,
  1515. .clkr = {
  1516. .enable_reg = 0x3714,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "camss_csi_vfe1_clk",
  1520. .parent_names = (const char *[]){
  1521. "vfe1_clk_src",
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch camss_gp0_clk = {
  1530. .halt_reg = 0x3444,
  1531. .clkr = {
  1532. .enable_reg = 0x3444,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "camss_gp0_clk",
  1536. .parent_names = (const char *[]){
  1537. "camss_gp0_clk_src",
  1538. },
  1539. .num_parents = 1,
  1540. .flags = CLK_SET_RATE_PARENT,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch camss_gp1_clk = {
  1546. .halt_reg = 0x3474,
  1547. .clkr = {
  1548. .enable_reg = 0x3474,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "camss_gp1_clk",
  1552. .parent_names = (const char *[]){
  1553. "camss_gp1_clk_src",
  1554. },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch camss_ispif_ahb_clk = {
  1562. .halt_reg = 0x3224,
  1563. .clkr = {
  1564. .enable_reg = 0x3224,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "camss_ispif_ahb_clk",
  1568. .parent_names = (const char *[]){
  1569. "mmss_ahb_clk_src",
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1578. .halt_reg = 0x35a8,
  1579. .clkr = {
  1580. .enable_reg = 0x35a8,
  1581. .enable_mask = BIT(0),
  1582. .hw.init = &(struct clk_init_data){
  1583. .name = "camss_jpeg_jpeg0_clk",
  1584. .parent_names = (const char *[]){
  1585. "jpeg0_clk_src",
  1586. },
  1587. .num_parents = 1,
  1588. .flags = CLK_SET_RATE_PARENT,
  1589. .ops = &clk_branch2_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1594. .halt_reg = 0x35ac,
  1595. .clkr = {
  1596. .enable_reg = 0x35ac,
  1597. .enable_mask = BIT(0),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "camss_jpeg_jpeg1_clk",
  1600. .parent_names = (const char *[]){
  1601. "jpeg1_clk_src",
  1602. },
  1603. .num_parents = 1,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1610. .halt_reg = 0x35b0,
  1611. .clkr = {
  1612. .enable_reg = 0x35b0,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "camss_jpeg_jpeg2_clk",
  1616. .parent_names = (const char *[]){
  1617. "jpeg2_clk_src",
  1618. },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1626. .halt_reg = 0x35b4,
  1627. .clkr = {
  1628. .enable_reg = 0x35b4,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "camss_jpeg_jpeg_ahb_clk",
  1632. .parent_names = (const char *[]){
  1633. "mmss_ahb_clk_src",
  1634. },
  1635. .num_parents = 1,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1641. .halt_reg = 0x35b8,
  1642. .clkr = {
  1643. .enable_reg = 0x35b8,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "camss_jpeg_jpeg_axi_clk",
  1647. .parent_names = (const char *[]){
  1648. "mmss_axi_clk_src",
  1649. },
  1650. .num_parents = 1,
  1651. .ops = &clk_branch2_ops,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_branch camss_mclk0_clk = {
  1656. .halt_reg = 0x3384,
  1657. .clkr = {
  1658. .enable_reg = 0x3384,
  1659. .enable_mask = BIT(0),
  1660. .hw.init = &(struct clk_init_data){
  1661. .name = "camss_mclk0_clk",
  1662. .parent_names = (const char *[]){
  1663. "mclk0_clk_src",
  1664. },
  1665. .num_parents = 1,
  1666. .flags = CLK_SET_RATE_PARENT,
  1667. .ops = &clk_branch2_ops,
  1668. },
  1669. },
  1670. };
  1671. static struct clk_branch camss_mclk1_clk = {
  1672. .halt_reg = 0x33b4,
  1673. .clkr = {
  1674. .enable_reg = 0x33b4,
  1675. .enable_mask = BIT(0),
  1676. .hw.init = &(struct clk_init_data){
  1677. .name = "camss_mclk1_clk",
  1678. .parent_names = (const char *[]){
  1679. "mclk1_clk_src",
  1680. },
  1681. .num_parents = 1,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. .ops = &clk_branch2_ops,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch camss_mclk2_clk = {
  1688. .halt_reg = 0x33e4,
  1689. .clkr = {
  1690. .enable_reg = 0x33e4,
  1691. .enable_mask = BIT(0),
  1692. .hw.init = &(struct clk_init_data){
  1693. .name = "camss_mclk2_clk",
  1694. .parent_names = (const char *[]){
  1695. "mclk2_clk_src",
  1696. },
  1697. .num_parents = 1,
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. .ops = &clk_branch2_ops,
  1700. },
  1701. },
  1702. };
  1703. static struct clk_branch camss_mclk3_clk = {
  1704. .halt_reg = 0x3414,
  1705. .clkr = {
  1706. .enable_reg = 0x3414,
  1707. .enable_mask = BIT(0),
  1708. .hw.init = &(struct clk_init_data){
  1709. .name = "camss_mclk3_clk",
  1710. .parent_names = (const char *[]){
  1711. "mclk3_clk_src",
  1712. },
  1713. .num_parents = 1,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch camss_micro_ahb_clk = {
  1720. .halt_reg = 0x3494,
  1721. .clkr = {
  1722. .enable_reg = 0x3494,
  1723. .enable_mask = BIT(0),
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "camss_micro_ahb_clk",
  1726. .parent_names = (const char *[]){
  1727. "mmss_ahb_clk_src",
  1728. },
  1729. .num_parents = 1,
  1730. .ops = &clk_branch2_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1735. .halt_reg = 0x3024,
  1736. .clkr = {
  1737. .enable_reg = 0x3024,
  1738. .enable_mask = BIT(0),
  1739. .hw.init = &(struct clk_init_data){
  1740. .name = "camss_phy0_csi0phytimer_clk",
  1741. .parent_names = (const char *[]){
  1742. "csi0phytimer_clk_src",
  1743. },
  1744. .num_parents = 1,
  1745. .flags = CLK_SET_RATE_PARENT,
  1746. .ops = &clk_branch2_ops,
  1747. },
  1748. },
  1749. };
  1750. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1751. .halt_reg = 0x3054,
  1752. .clkr = {
  1753. .enable_reg = 0x3054,
  1754. .enable_mask = BIT(0),
  1755. .hw.init = &(struct clk_init_data){
  1756. .name = "camss_phy1_csi1phytimer_clk",
  1757. .parent_names = (const char *[]){
  1758. "csi1phytimer_clk_src",
  1759. },
  1760. .num_parents = 1,
  1761. .flags = CLK_SET_RATE_PARENT,
  1762. .ops = &clk_branch2_ops,
  1763. },
  1764. },
  1765. };
  1766. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1767. .halt_reg = 0x3084,
  1768. .clkr = {
  1769. .enable_reg = 0x3084,
  1770. .enable_mask = BIT(0),
  1771. .hw.init = &(struct clk_init_data){
  1772. .name = "camss_phy2_csi2phytimer_clk",
  1773. .parent_names = (const char *[]){
  1774. "csi2phytimer_clk_src",
  1775. },
  1776. .num_parents = 1,
  1777. .flags = CLK_SET_RATE_PARENT,
  1778. .ops = &clk_branch2_ops,
  1779. },
  1780. },
  1781. };
  1782. static struct clk_branch camss_top_ahb_clk = {
  1783. .halt_reg = 0x3484,
  1784. .clkr = {
  1785. .enable_reg = 0x3484,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "camss_top_ahb_clk",
  1789. .parent_names = (const char *[]){
  1790. "mmss_ahb_clk_src",
  1791. },
  1792. .num_parents = 1,
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1799. .halt_reg = 0x36b4,
  1800. .clkr = {
  1801. .enable_reg = 0x36b4,
  1802. .enable_mask = BIT(0),
  1803. .hw.init = &(struct clk_init_data){
  1804. .name = "camss_vfe_cpp_ahb_clk",
  1805. .parent_names = (const char *[]){
  1806. "mmss_ahb_clk_src",
  1807. },
  1808. .num_parents = 1,
  1809. .flags = CLK_SET_RATE_PARENT,
  1810. .ops = &clk_branch2_ops,
  1811. },
  1812. },
  1813. };
  1814. static struct clk_branch camss_vfe_cpp_clk = {
  1815. .halt_reg = 0x36b0,
  1816. .clkr = {
  1817. .enable_reg = 0x36b0,
  1818. .enable_mask = BIT(0),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "camss_vfe_cpp_clk",
  1821. .parent_names = (const char *[]){
  1822. "cpp_clk_src",
  1823. },
  1824. .num_parents = 1,
  1825. .flags = CLK_SET_RATE_PARENT,
  1826. .ops = &clk_branch2_ops,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch camss_vfe_vfe0_clk = {
  1831. .halt_reg = 0x36a8,
  1832. .clkr = {
  1833. .enable_reg = 0x36a8,
  1834. .enable_mask = BIT(0),
  1835. .hw.init = &(struct clk_init_data){
  1836. .name = "camss_vfe_vfe0_clk",
  1837. .parent_names = (const char *[]){
  1838. "vfe0_clk_src",
  1839. },
  1840. .num_parents = 1,
  1841. .flags = CLK_SET_RATE_PARENT,
  1842. .ops = &clk_branch2_ops,
  1843. },
  1844. },
  1845. };
  1846. static struct clk_branch camss_vfe_vfe1_clk = {
  1847. .halt_reg = 0x36ac,
  1848. .clkr = {
  1849. .enable_reg = 0x36ac,
  1850. .enable_mask = BIT(0),
  1851. .hw.init = &(struct clk_init_data){
  1852. .name = "camss_vfe_vfe1_clk",
  1853. .parent_names = (const char *[]){
  1854. "vfe1_clk_src",
  1855. },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1863. .halt_reg = 0x36b8,
  1864. .clkr = {
  1865. .enable_reg = 0x36b8,
  1866. .enable_mask = BIT(0),
  1867. .hw.init = &(struct clk_init_data){
  1868. .name = "camss_vfe_vfe_ahb_clk",
  1869. .parent_names = (const char *[]){
  1870. "mmss_ahb_clk_src",
  1871. },
  1872. .num_parents = 1,
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1879. .halt_reg = 0x36bc,
  1880. .clkr = {
  1881. .enable_reg = 0x36bc,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "camss_vfe_vfe_axi_clk",
  1885. .parent_names = (const char *[]){
  1886. "mmss_axi_clk_src",
  1887. },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch mdss_ahb_clk = {
  1895. .halt_reg = 0x2308,
  1896. .clkr = {
  1897. .enable_reg = 0x2308,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "mdss_ahb_clk",
  1901. .parent_names = (const char *[]){
  1902. "mmss_ahb_clk_src",
  1903. },
  1904. .num_parents = 1,
  1905. .flags = CLK_SET_RATE_PARENT,
  1906. .ops = &clk_branch2_ops,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_branch mdss_axi_clk = {
  1911. .halt_reg = 0x2310,
  1912. .clkr = {
  1913. .enable_reg = 0x2310,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "mdss_axi_clk",
  1917. .parent_names = (const char *[]){
  1918. "mmss_axi_clk_src",
  1919. },
  1920. .num_parents = 1,
  1921. .flags = CLK_SET_RATE_PARENT,
  1922. .ops = &clk_branch2_ops,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch mdss_byte0_clk = {
  1927. .halt_reg = 0x233c,
  1928. .clkr = {
  1929. .enable_reg = 0x233c,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "mdss_byte0_clk",
  1933. .parent_names = (const char *[]){
  1934. "byte0_clk_src",
  1935. },
  1936. .num_parents = 1,
  1937. .flags = CLK_SET_RATE_PARENT,
  1938. .ops = &clk_branch2_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch mdss_byte1_clk = {
  1943. .halt_reg = 0x2340,
  1944. .clkr = {
  1945. .enable_reg = 0x2340,
  1946. .enable_mask = BIT(0),
  1947. .hw.init = &(struct clk_init_data){
  1948. .name = "mdss_byte1_clk",
  1949. .parent_names = (const char *[]){
  1950. "byte1_clk_src",
  1951. },
  1952. .num_parents = 1,
  1953. .flags = CLK_SET_RATE_PARENT,
  1954. .ops = &clk_branch2_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_branch mdss_edpaux_clk = {
  1959. .halt_reg = 0x2334,
  1960. .clkr = {
  1961. .enable_reg = 0x2334,
  1962. .enable_mask = BIT(0),
  1963. .hw.init = &(struct clk_init_data){
  1964. .name = "mdss_edpaux_clk",
  1965. .parent_names = (const char *[]){
  1966. "edpaux_clk_src",
  1967. },
  1968. .num_parents = 1,
  1969. .flags = CLK_SET_RATE_PARENT,
  1970. .ops = &clk_branch2_ops,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch mdss_edplink_clk = {
  1975. .halt_reg = 0x2330,
  1976. .clkr = {
  1977. .enable_reg = 0x2330,
  1978. .enable_mask = BIT(0),
  1979. .hw.init = &(struct clk_init_data){
  1980. .name = "mdss_edplink_clk",
  1981. .parent_names = (const char *[]){
  1982. "edplink_clk_src",
  1983. },
  1984. .num_parents = 1,
  1985. .flags = CLK_SET_RATE_PARENT,
  1986. .ops = &clk_branch2_ops,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_branch mdss_edppixel_clk = {
  1991. .halt_reg = 0x232c,
  1992. .clkr = {
  1993. .enable_reg = 0x232c,
  1994. .enable_mask = BIT(0),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "mdss_edppixel_clk",
  1997. .parent_names = (const char *[]){
  1998. "edppixel_clk_src",
  1999. },
  2000. .num_parents = 1,
  2001. .flags = CLK_SET_RATE_PARENT,
  2002. .ops = &clk_branch2_ops,
  2003. },
  2004. },
  2005. };
  2006. static struct clk_branch mdss_esc0_clk = {
  2007. .halt_reg = 0x2344,
  2008. .clkr = {
  2009. .enable_reg = 0x2344,
  2010. .enable_mask = BIT(0),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "mdss_esc0_clk",
  2013. .parent_names = (const char *[]){
  2014. "esc0_clk_src",
  2015. },
  2016. .num_parents = 1,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. .ops = &clk_branch2_ops,
  2019. },
  2020. },
  2021. };
  2022. static struct clk_branch mdss_esc1_clk = {
  2023. .halt_reg = 0x2348,
  2024. .clkr = {
  2025. .enable_reg = 0x2348,
  2026. .enable_mask = BIT(0),
  2027. .hw.init = &(struct clk_init_data){
  2028. .name = "mdss_esc1_clk",
  2029. .parent_names = (const char *[]){
  2030. "esc1_clk_src",
  2031. },
  2032. .num_parents = 1,
  2033. .flags = CLK_SET_RATE_PARENT,
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch mdss_extpclk_clk = {
  2039. .halt_reg = 0x2324,
  2040. .clkr = {
  2041. .enable_reg = 0x2324,
  2042. .enable_mask = BIT(0),
  2043. .hw.init = &(struct clk_init_data){
  2044. .name = "mdss_extpclk_clk",
  2045. .parent_names = (const char *[]){
  2046. "extpclk_clk_src",
  2047. },
  2048. .num_parents = 1,
  2049. .flags = CLK_SET_RATE_PARENT,
  2050. .ops = &clk_branch2_ops,
  2051. },
  2052. },
  2053. };
  2054. static struct clk_branch mdss_hdmi_ahb_clk = {
  2055. .halt_reg = 0x230c,
  2056. .clkr = {
  2057. .enable_reg = 0x230c,
  2058. .enable_mask = BIT(0),
  2059. .hw.init = &(struct clk_init_data){
  2060. .name = "mdss_hdmi_ahb_clk",
  2061. .parent_names = (const char *[]){
  2062. "mmss_ahb_clk_src",
  2063. },
  2064. .num_parents = 1,
  2065. .flags = CLK_SET_RATE_PARENT,
  2066. .ops = &clk_branch2_ops,
  2067. },
  2068. },
  2069. };
  2070. static struct clk_branch mdss_hdmi_clk = {
  2071. .halt_reg = 0x2338,
  2072. .clkr = {
  2073. .enable_reg = 0x2338,
  2074. .enable_mask = BIT(0),
  2075. .hw.init = &(struct clk_init_data){
  2076. .name = "mdss_hdmi_clk",
  2077. .parent_names = (const char *[]){
  2078. "hdmi_clk_src",
  2079. },
  2080. .num_parents = 1,
  2081. .flags = CLK_SET_RATE_PARENT,
  2082. .ops = &clk_branch2_ops,
  2083. },
  2084. },
  2085. };
  2086. static struct clk_branch mdss_mdp_clk = {
  2087. .halt_reg = 0x231c,
  2088. .clkr = {
  2089. .enable_reg = 0x231c,
  2090. .enable_mask = BIT(0),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "mdss_mdp_clk",
  2093. .parent_names = (const char *[]){
  2094. "mdp_clk_src",
  2095. },
  2096. .num_parents = 1,
  2097. .flags = CLK_SET_RATE_PARENT,
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch mdss_mdp_lut_clk = {
  2103. .halt_reg = 0x2320,
  2104. .clkr = {
  2105. .enable_reg = 0x2320,
  2106. .enable_mask = BIT(0),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "mdss_mdp_lut_clk",
  2109. .parent_names = (const char *[]){
  2110. "mdp_clk_src",
  2111. },
  2112. .num_parents = 1,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. .ops = &clk_branch2_ops,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch mdss_pclk0_clk = {
  2119. .halt_reg = 0x2314,
  2120. .clkr = {
  2121. .enable_reg = 0x2314,
  2122. .enable_mask = BIT(0),
  2123. .hw.init = &(struct clk_init_data){
  2124. .name = "mdss_pclk0_clk",
  2125. .parent_names = (const char *[]){
  2126. "pclk0_clk_src",
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch mdss_pclk1_clk = {
  2135. .halt_reg = 0x2318,
  2136. .clkr = {
  2137. .enable_reg = 0x2318,
  2138. .enable_mask = BIT(0),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "mdss_pclk1_clk",
  2141. .parent_names = (const char *[]){
  2142. "pclk1_clk_src",
  2143. },
  2144. .num_parents = 1,
  2145. .flags = CLK_SET_RATE_PARENT,
  2146. .ops = &clk_branch2_ops,
  2147. },
  2148. },
  2149. };
  2150. static struct clk_branch mdss_vsync_clk = {
  2151. .halt_reg = 0x2328,
  2152. .clkr = {
  2153. .enable_reg = 0x2328,
  2154. .enable_mask = BIT(0),
  2155. .hw.init = &(struct clk_init_data){
  2156. .name = "mdss_vsync_clk",
  2157. .parent_names = (const char *[]){
  2158. "vsync_clk_src",
  2159. },
  2160. .num_parents = 1,
  2161. .flags = CLK_SET_RATE_PARENT,
  2162. .ops = &clk_branch2_ops,
  2163. },
  2164. },
  2165. };
  2166. static struct clk_branch mmss_rbcpr_ahb_clk = {
  2167. .halt_reg = 0x4088,
  2168. .clkr = {
  2169. .enable_reg = 0x4088,
  2170. .enable_mask = BIT(0),
  2171. .hw.init = &(struct clk_init_data){
  2172. .name = "mmss_rbcpr_ahb_clk",
  2173. .parent_names = (const char *[]){
  2174. "mmss_ahb_clk_src",
  2175. },
  2176. .num_parents = 1,
  2177. .flags = CLK_SET_RATE_PARENT,
  2178. .ops = &clk_branch2_ops,
  2179. },
  2180. },
  2181. };
  2182. static struct clk_branch mmss_rbcpr_clk = {
  2183. .halt_reg = 0x4084,
  2184. .clkr = {
  2185. .enable_reg = 0x4084,
  2186. .enable_mask = BIT(0),
  2187. .hw.init = &(struct clk_init_data){
  2188. .name = "mmss_rbcpr_clk",
  2189. .parent_names = (const char *[]){
  2190. "rbcpr_clk_src",
  2191. },
  2192. .num_parents = 1,
  2193. .flags = CLK_SET_RATE_PARENT,
  2194. .ops = &clk_branch2_ops,
  2195. },
  2196. },
  2197. };
  2198. static struct clk_branch mmss_spdm_ahb_clk = {
  2199. .halt_reg = 0x0230,
  2200. .clkr = {
  2201. .enable_reg = 0x0230,
  2202. .enable_mask = BIT(0),
  2203. .hw.init = &(struct clk_init_data){
  2204. .name = "mmss_spdm_ahb_clk",
  2205. .parent_names = (const char *[]){
  2206. "mmss_spdm_ahb_div_clk",
  2207. },
  2208. .num_parents = 1,
  2209. .flags = CLK_SET_RATE_PARENT,
  2210. .ops = &clk_branch2_ops,
  2211. },
  2212. },
  2213. };
  2214. static struct clk_branch mmss_spdm_axi_clk = {
  2215. .halt_reg = 0x0210,
  2216. .clkr = {
  2217. .enable_reg = 0x0210,
  2218. .enable_mask = BIT(0),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "mmss_spdm_axi_clk",
  2221. .parent_names = (const char *[]){
  2222. "mmss_spdm_axi_div_clk",
  2223. },
  2224. .num_parents = 1,
  2225. .flags = CLK_SET_RATE_PARENT,
  2226. .ops = &clk_branch2_ops,
  2227. },
  2228. },
  2229. };
  2230. static struct clk_branch mmss_spdm_csi0_clk = {
  2231. .halt_reg = 0x023c,
  2232. .clkr = {
  2233. .enable_reg = 0x023c,
  2234. .enable_mask = BIT(0),
  2235. .hw.init = &(struct clk_init_data){
  2236. .name = "mmss_spdm_csi0_clk",
  2237. .parent_names = (const char *[]){
  2238. "mmss_spdm_csi0_div_clk",
  2239. },
  2240. .num_parents = 1,
  2241. .flags = CLK_SET_RATE_PARENT,
  2242. .ops = &clk_branch2_ops,
  2243. },
  2244. },
  2245. };
  2246. static struct clk_branch mmss_spdm_gfx3d_clk = {
  2247. .halt_reg = 0x022c,
  2248. .clkr = {
  2249. .enable_reg = 0x022c,
  2250. .enable_mask = BIT(0),
  2251. .hw.init = &(struct clk_init_data){
  2252. .name = "mmss_spdm_gfx3d_clk",
  2253. .parent_names = (const char *[]){
  2254. "mmss_spdm_gfx3d_div_clk",
  2255. },
  2256. .num_parents = 1,
  2257. .flags = CLK_SET_RATE_PARENT,
  2258. .ops = &clk_branch2_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch mmss_spdm_jpeg0_clk = {
  2263. .halt_reg = 0x0204,
  2264. .clkr = {
  2265. .enable_reg = 0x0204,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "mmss_spdm_jpeg0_clk",
  2269. .parent_names = (const char *[]){
  2270. "mmss_spdm_jpeg0_div_clk",
  2271. },
  2272. .num_parents = 1,
  2273. .flags = CLK_SET_RATE_PARENT,
  2274. .ops = &clk_branch2_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch mmss_spdm_jpeg1_clk = {
  2279. .halt_reg = 0x0208,
  2280. .clkr = {
  2281. .enable_reg = 0x0208,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(struct clk_init_data){
  2284. .name = "mmss_spdm_jpeg1_clk",
  2285. .parent_names = (const char *[]){
  2286. "mmss_spdm_jpeg1_div_clk",
  2287. },
  2288. .num_parents = 1,
  2289. .flags = CLK_SET_RATE_PARENT,
  2290. .ops = &clk_branch2_ops,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch mmss_spdm_jpeg2_clk = {
  2295. .halt_reg = 0x0224,
  2296. .clkr = {
  2297. .enable_reg = 0x0224,
  2298. .enable_mask = BIT(0),
  2299. .hw.init = &(struct clk_init_data){
  2300. .name = "mmss_spdm_jpeg2_clk",
  2301. .parent_names = (const char *[]){
  2302. "mmss_spdm_jpeg2_div_clk",
  2303. },
  2304. .num_parents = 1,
  2305. .flags = CLK_SET_RATE_PARENT,
  2306. .ops = &clk_branch2_ops,
  2307. },
  2308. },
  2309. };
  2310. static struct clk_branch mmss_spdm_mdp_clk = {
  2311. .halt_reg = 0x020c,
  2312. .clkr = {
  2313. .enable_reg = 0x020c,
  2314. .enable_mask = BIT(0),
  2315. .hw.init = &(struct clk_init_data){
  2316. .name = "mmss_spdm_mdp_clk",
  2317. .parent_names = (const char *[]){
  2318. "mmss_spdm_mdp_div_clk",
  2319. },
  2320. .num_parents = 1,
  2321. .flags = CLK_SET_RATE_PARENT,
  2322. .ops = &clk_branch2_ops,
  2323. },
  2324. },
  2325. };
  2326. static struct clk_branch mmss_spdm_pclk0_clk = {
  2327. .halt_reg = 0x0234,
  2328. .clkr = {
  2329. .enable_reg = 0x0234,
  2330. .enable_mask = BIT(0),
  2331. .hw.init = &(struct clk_init_data){
  2332. .name = "mmss_spdm_pclk0_clk",
  2333. .parent_names = (const char *[]){
  2334. "mmss_spdm_pclk0_div_clk",
  2335. },
  2336. .num_parents = 1,
  2337. .flags = CLK_SET_RATE_PARENT,
  2338. .ops = &clk_branch2_ops,
  2339. },
  2340. },
  2341. };
  2342. static struct clk_branch mmss_spdm_pclk1_clk = {
  2343. .halt_reg = 0x0228,
  2344. .clkr = {
  2345. .enable_reg = 0x0228,
  2346. .enable_mask = BIT(0),
  2347. .hw.init = &(struct clk_init_data){
  2348. .name = "mmss_spdm_pclk1_clk",
  2349. .parent_names = (const char *[]){
  2350. "mmss_spdm_pclk1_div_clk",
  2351. },
  2352. .num_parents = 1,
  2353. .flags = CLK_SET_RATE_PARENT,
  2354. .ops = &clk_branch2_ops,
  2355. },
  2356. },
  2357. };
  2358. static struct clk_branch mmss_spdm_vcodec0_clk = {
  2359. .halt_reg = 0x0214,
  2360. .clkr = {
  2361. .enable_reg = 0x0214,
  2362. .enable_mask = BIT(0),
  2363. .hw.init = &(struct clk_init_data){
  2364. .name = "mmss_spdm_vcodec0_clk",
  2365. .parent_names = (const char *[]){
  2366. "mmss_spdm_vcodec0_div_clk",
  2367. },
  2368. .num_parents = 1,
  2369. .flags = CLK_SET_RATE_PARENT,
  2370. .ops = &clk_branch2_ops,
  2371. },
  2372. },
  2373. };
  2374. static struct clk_branch mmss_spdm_vfe0_clk = {
  2375. .halt_reg = 0x0218,
  2376. .clkr = {
  2377. .enable_reg = 0x0218,
  2378. .enable_mask = BIT(0),
  2379. .hw.init = &(struct clk_init_data){
  2380. .name = "mmss_spdm_vfe0_clk",
  2381. .parent_names = (const char *[]){
  2382. "mmss_spdm_vfe0_div_clk",
  2383. },
  2384. .num_parents = 1,
  2385. .flags = CLK_SET_RATE_PARENT,
  2386. .ops = &clk_branch2_ops,
  2387. },
  2388. },
  2389. };
  2390. static struct clk_branch mmss_spdm_vfe1_clk = {
  2391. .halt_reg = 0x021c,
  2392. .clkr = {
  2393. .enable_reg = 0x021c,
  2394. .enable_mask = BIT(0),
  2395. .hw.init = &(struct clk_init_data){
  2396. .name = "mmss_spdm_vfe1_clk",
  2397. .parent_names = (const char *[]){
  2398. "mmss_spdm_vfe1_div_clk",
  2399. },
  2400. .num_parents = 1,
  2401. .flags = CLK_SET_RATE_PARENT,
  2402. .ops = &clk_branch2_ops,
  2403. },
  2404. },
  2405. };
  2406. static struct clk_branch mmss_spdm_rm_axi_clk = {
  2407. .halt_reg = 0x0304,
  2408. .clkr = {
  2409. .enable_reg = 0x0304,
  2410. .enable_mask = BIT(0),
  2411. .hw.init = &(struct clk_init_data){
  2412. .name = "mmss_spdm_rm_axi_clk",
  2413. .parent_names = (const char *[]){
  2414. "mmss_axi_clk_src",
  2415. },
  2416. .num_parents = 1,
  2417. .flags = CLK_SET_RATE_PARENT,
  2418. .ops = &clk_branch2_ops,
  2419. },
  2420. },
  2421. };
  2422. static struct clk_branch mmss_spdm_rm_ocmemnoc_clk = {
  2423. .halt_reg = 0x0308,
  2424. .clkr = {
  2425. .enable_reg = 0x0308,
  2426. .enable_mask = BIT(0),
  2427. .hw.init = &(struct clk_init_data){
  2428. .name = "mmss_spdm_rm_ocmemnoc_clk",
  2429. .parent_names = (const char *[]){
  2430. "ocmemnoc_clk_src",
  2431. },
  2432. .num_parents = 1,
  2433. .flags = CLK_SET_RATE_PARENT,
  2434. .ops = &clk_branch2_ops,
  2435. },
  2436. },
  2437. };
  2438. static struct clk_branch mmss_misc_ahb_clk = {
  2439. .halt_reg = 0x502c,
  2440. .clkr = {
  2441. .enable_reg = 0x502c,
  2442. .enable_mask = BIT(0),
  2443. .hw.init = &(struct clk_init_data){
  2444. .name = "mmss_misc_ahb_clk",
  2445. .parent_names = (const char *[]){
  2446. "mmss_ahb_clk_src",
  2447. },
  2448. .num_parents = 1,
  2449. .flags = CLK_SET_RATE_PARENT,
  2450. .ops = &clk_branch2_ops,
  2451. },
  2452. },
  2453. };
  2454. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  2455. .halt_reg = 0x5024,
  2456. .clkr = {
  2457. .enable_reg = 0x5024,
  2458. .enable_mask = BIT(0),
  2459. .hw.init = &(struct clk_init_data){
  2460. .name = "mmss_mmssnoc_ahb_clk",
  2461. .parent_names = (const char *[]){
  2462. "mmss_ahb_clk_src",
  2463. },
  2464. .num_parents = 1,
  2465. .ops = &clk_branch2_ops,
  2466. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2467. },
  2468. },
  2469. };
  2470. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  2471. .halt_reg = 0x5028,
  2472. .clkr = {
  2473. .enable_reg = 0x5028,
  2474. .enable_mask = BIT(0),
  2475. .hw.init = &(struct clk_init_data){
  2476. .name = "mmss_mmssnoc_bto_ahb_clk",
  2477. .parent_names = (const char *[]){
  2478. "mmss_ahb_clk_src",
  2479. },
  2480. .num_parents = 1,
  2481. .ops = &clk_branch2_ops,
  2482. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2483. },
  2484. },
  2485. };
  2486. static struct clk_branch mmss_mmssnoc_axi_clk = {
  2487. .halt_reg = 0x506c,
  2488. .clkr = {
  2489. .enable_reg = 0x506c,
  2490. .enable_mask = BIT(0),
  2491. .hw.init = &(struct clk_init_data){
  2492. .name = "mmss_mmssnoc_axi_clk",
  2493. .parent_names = (const char *[]){
  2494. "mmss_axi_clk_src",
  2495. },
  2496. .num_parents = 1,
  2497. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2498. .ops = &clk_branch2_ops,
  2499. },
  2500. },
  2501. };
  2502. static struct clk_branch mmss_s0_axi_clk = {
  2503. .halt_reg = 0x5064,
  2504. .clkr = {
  2505. .enable_reg = 0x5064,
  2506. .enable_mask = BIT(0),
  2507. .hw.init = &(struct clk_init_data){
  2508. .name = "mmss_s0_axi_clk",
  2509. .parent_names = (const char *[]){
  2510. "mmss_axi_clk_src",
  2511. },
  2512. .num_parents = 1,
  2513. .ops = &clk_branch2_ops,
  2514. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2515. },
  2516. },
  2517. };
  2518. static struct clk_branch ocmemcx_ahb_clk = {
  2519. .halt_reg = 0x405c,
  2520. .clkr = {
  2521. .enable_reg = 0x405c,
  2522. .enable_mask = BIT(0),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "ocmemcx_ahb_clk",
  2525. .parent_names = (const char *[]){
  2526. "mmss_ahb_clk_src",
  2527. },
  2528. .num_parents = 1,
  2529. .flags = CLK_SET_RATE_PARENT,
  2530. .ops = &clk_branch2_ops,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  2535. .halt_reg = 0x4058,
  2536. .clkr = {
  2537. .enable_reg = 0x4058,
  2538. .enable_mask = BIT(0),
  2539. .hw.init = &(struct clk_init_data){
  2540. .name = "ocmemcx_ocmemnoc_clk",
  2541. .parent_names = (const char *[]){
  2542. "ocmemnoc_clk_src",
  2543. },
  2544. .num_parents = 1,
  2545. .flags = CLK_SET_RATE_PARENT,
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch oxili_ocmemgx_clk = {
  2551. .halt_reg = 0x402c,
  2552. .clkr = {
  2553. .enable_reg = 0x402c,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "oxili_ocmemgx_clk",
  2557. .parent_names = (const char *[]){
  2558. "gfx3d_clk_src",
  2559. },
  2560. .num_parents = 1,
  2561. .flags = CLK_SET_RATE_PARENT,
  2562. .ops = &clk_branch2_ops,
  2563. },
  2564. },
  2565. };
  2566. static struct clk_branch oxili_gfx3d_clk = {
  2567. .halt_reg = 0x4028,
  2568. .clkr = {
  2569. .enable_reg = 0x4028,
  2570. .enable_mask = BIT(0),
  2571. .hw.init = &(struct clk_init_data){
  2572. .name = "oxili_gfx3d_clk",
  2573. .parent_names = (const char *[]){
  2574. "gfx3d_clk_src",
  2575. },
  2576. .num_parents = 1,
  2577. .flags = CLK_SET_RATE_PARENT,
  2578. .ops = &clk_branch2_ops,
  2579. },
  2580. },
  2581. };
  2582. static struct clk_branch oxili_rbbmtimer_clk = {
  2583. .halt_reg = 0x40b0,
  2584. .clkr = {
  2585. .enable_reg = 0x40b0,
  2586. .enable_mask = BIT(0),
  2587. .hw.init = &(struct clk_init_data){
  2588. .name = "oxili_rbbmtimer_clk",
  2589. .parent_names = (const char *[]){
  2590. "rbbmtimer_clk_src",
  2591. },
  2592. .num_parents = 1,
  2593. .flags = CLK_SET_RATE_PARENT,
  2594. .ops = &clk_branch2_ops,
  2595. },
  2596. },
  2597. };
  2598. static struct clk_branch oxilicx_ahb_clk = {
  2599. .halt_reg = 0x403c,
  2600. .clkr = {
  2601. .enable_reg = 0x403c,
  2602. .enable_mask = BIT(0),
  2603. .hw.init = &(struct clk_init_data){
  2604. .name = "oxilicx_ahb_clk",
  2605. .parent_names = (const char *[]){
  2606. "mmss_ahb_clk_src",
  2607. },
  2608. .num_parents = 1,
  2609. .flags = CLK_SET_RATE_PARENT,
  2610. .ops = &clk_branch2_ops,
  2611. },
  2612. },
  2613. };
  2614. static struct clk_branch venus0_ahb_clk = {
  2615. .halt_reg = 0x1030,
  2616. .clkr = {
  2617. .enable_reg = 0x1030,
  2618. .enable_mask = BIT(0),
  2619. .hw.init = &(struct clk_init_data){
  2620. .name = "venus0_ahb_clk",
  2621. .parent_names = (const char *[]){
  2622. "mmss_ahb_clk_src",
  2623. },
  2624. .num_parents = 1,
  2625. .flags = CLK_SET_RATE_PARENT,
  2626. .ops = &clk_branch2_ops,
  2627. },
  2628. },
  2629. };
  2630. static struct clk_branch venus0_axi_clk = {
  2631. .halt_reg = 0x1034,
  2632. .clkr = {
  2633. .enable_reg = 0x1034,
  2634. .enable_mask = BIT(0),
  2635. .hw.init = &(struct clk_init_data){
  2636. .name = "venus0_axi_clk",
  2637. .parent_names = (const char *[]){
  2638. "mmss_axi_clk_src",
  2639. },
  2640. .num_parents = 1,
  2641. .flags = CLK_SET_RATE_PARENT,
  2642. .ops = &clk_branch2_ops,
  2643. },
  2644. },
  2645. };
  2646. static struct clk_branch venus0_core0_vcodec_clk = {
  2647. .halt_reg = 0x1048,
  2648. .clkr = {
  2649. .enable_reg = 0x1048,
  2650. .enable_mask = BIT(0),
  2651. .hw.init = &(struct clk_init_data){
  2652. .name = "venus0_core0_vcodec_clk",
  2653. .parent_names = (const char *[]){
  2654. "vcodec0_clk_src",
  2655. },
  2656. .num_parents = 1,
  2657. .flags = CLK_SET_RATE_PARENT,
  2658. .ops = &clk_branch2_ops,
  2659. },
  2660. },
  2661. };
  2662. static struct clk_branch venus0_core1_vcodec_clk = {
  2663. .halt_reg = 0x104c,
  2664. .clkr = {
  2665. .enable_reg = 0x104c,
  2666. .enable_mask = BIT(0),
  2667. .hw.init = &(struct clk_init_data){
  2668. .name = "venus0_core1_vcodec_clk",
  2669. .parent_names = (const char *[]){
  2670. "vcodec0_clk_src",
  2671. },
  2672. .num_parents = 1,
  2673. .flags = CLK_SET_RATE_PARENT,
  2674. .ops = &clk_branch2_ops,
  2675. },
  2676. },
  2677. };
  2678. static struct clk_branch venus0_ocmemnoc_clk = {
  2679. .halt_reg = 0x1038,
  2680. .clkr = {
  2681. .enable_reg = 0x1038,
  2682. .enable_mask = BIT(0),
  2683. .hw.init = &(struct clk_init_data){
  2684. .name = "venus0_ocmemnoc_clk",
  2685. .parent_names = (const char *[]){
  2686. "ocmemnoc_clk_src",
  2687. },
  2688. .num_parents = 1,
  2689. .flags = CLK_SET_RATE_PARENT,
  2690. .ops = &clk_branch2_ops,
  2691. },
  2692. },
  2693. };
  2694. static struct clk_branch venus0_vcodec0_clk = {
  2695. .halt_reg = 0x1028,
  2696. .clkr = {
  2697. .enable_reg = 0x1028,
  2698. .enable_mask = BIT(0),
  2699. .hw.init = &(struct clk_init_data){
  2700. .name = "venus0_vcodec0_clk",
  2701. .parent_names = (const char *[]){
  2702. "vcodec0_clk_src",
  2703. },
  2704. .num_parents = 1,
  2705. .flags = CLK_SET_RATE_PARENT,
  2706. .ops = &clk_branch2_ops,
  2707. },
  2708. },
  2709. };
  2710. static struct clk_branch vpu_ahb_clk = {
  2711. .halt_reg = 0x1430,
  2712. .clkr = {
  2713. .enable_reg = 0x1430,
  2714. .enable_mask = BIT(0),
  2715. .hw.init = &(struct clk_init_data){
  2716. .name = "vpu_ahb_clk",
  2717. .parent_names = (const char *[]){
  2718. "mmss_ahb_clk_src",
  2719. },
  2720. .num_parents = 1,
  2721. .flags = CLK_SET_RATE_PARENT,
  2722. .ops = &clk_branch2_ops,
  2723. },
  2724. },
  2725. };
  2726. static struct clk_branch vpu_axi_clk = {
  2727. .halt_reg = 0x143c,
  2728. .clkr = {
  2729. .enable_reg = 0x143c,
  2730. .enable_mask = BIT(0),
  2731. .hw.init = &(struct clk_init_data){
  2732. .name = "vpu_axi_clk",
  2733. .parent_names = (const char *[]){
  2734. "mmss_axi_clk_src",
  2735. },
  2736. .num_parents = 1,
  2737. .flags = CLK_SET_RATE_PARENT,
  2738. .ops = &clk_branch2_ops,
  2739. },
  2740. },
  2741. };
  2742. static struct clk_branch vpu_bus_clk = {
  2743. .halt_reg = 0x1440,
  2744. .clkr = {
  2745. .enable_reg = 0x1440,
  2746. .enable_mask = BIT(0),
  2747. .hw.init = &(struct clk_init_data){
  2748. .name = "vpu_bus_clk",
  2749. .parent_names = (const char *[]){
  2750. "vpu_bus_clk_src",
  2751. },
  2752. .num_parents = 1,
  2753. .flags = CLK_SET_RATE_PARENT,
  2754. .ops = &clk_branch2_ops,
  2755. },
  2756. },
  2757. };
  2758. static struct clk_branch vpu_cxo_clk = {
  2759. .halt_reg = 0x1434,
  2760. .clkr = {
  2761. .enable_reg = 0x1434,
  2762. .enable_mask = BIT(0),
  2763. .hw.init = &(struct clk_init_data){
  2764. .name = "vpu_cxo_clk",
  2765. .parent_names = (const char *[]){ "xo" },
  2766. .num_parents = 1,
  2767. .flags = CLK_SET_RATE_PARENT,
  2768. .ops = &clk_branch2_ops,
  2769. },
  2770. },
  2771. };
  2772. static struct clk_branch vpu_maple_clk = {
  2773. .halt_reg = 0x142c,
  2774. .clkr = {
  2775. .enable_reg = 0x142c,
  2776. .enable_mask = BIT(0),
  2777. .hw.init = &(struct clk_init_data){
  2778. .name = "vpu_maple_clk",
  2779. .parent_names = (const char *[]){
  2780. "maple_clk_src",
  2781. },
  2782. .num_parents = 1,
  2783. .flags = CLK_SET_RATE_PARENT,
  2784. .ops = &clk_branch2_ops,
  2785. },
  2786. },
  2787. };
  2788. static struct clk_branch vpu_sleep_clk = {
  2789. .halt_reg = 0x1438,
  2790. .clkr = {
  2791. .enable_reg = 0x1438,
  2792. .enable_mask = BIT(0),
  2793. .hw.init = &(struct clk_init_data){
  2794. .name = "vpu_sleep_clk",
  2795. .parent_names = (const char *[]){
  2796. "sleep_clk_src",
  2797. },
  2798. .num_parents = 1,
  2799. .flags = CLK_SET_RATE_PARENT,
  2800. .ops = &clk_branch2_ops,
  2801. },
  2802. },
  2803. };
  2804. static struct clk_branch vpu_vdp_clk = {
  2805. .halt_reg = 0x1428,
  2806. .clkr = {
  2807. .enable_reg = 0x1428,
  2808. .enable_mask = BIT(0),
  2809. .hw.init = &(struct clk_init_data){
  2810. .name = "vpu_vdp_clk",
  2811. .parent_names = (const char *[]){
  2812. "vdp_clk_src",
  2813. },
  2814. .num_parents = 1,
  2815. .flags = CLK_SET_RATE_PARENT,
  2816. .ops = &clk_branch2_ops,
  2817. },
  2818. },
  2819. };
  2820. static const struct pll_config mmpll1_config = {
  2821. .l = 60,
  2822. .m = 25,
  2823. .n = 32,
  2824. .vco_val = 0x0,
  2825. .vco_mask = 0x3 << 20,
  2826. .pre_div_val = 0x0,
  2827. .pre_div_mask = 0x7 << 12,
  2828. .post_div_val = 0x0,
  2829. .post_div_mask = 0x3 << 8,
  2830. .mn_ena_mask = BIT(24),
  2831. .main_output_mask = BIT(0),
  2832. };
  2833. static const struct pll_config mmpll3_config = {
  2834. .l = 48,
  2835. .m = 7,
  2836. .n = 16,
  2837. .vco_val = 0x0,
  2838. .vco_mask = 0x3 << 20,
  2839. .pre_div_val = 0x0,
  2840. .pre_div_mask = 0x7 << 12,
  2841. .post_div_val = 0x0,
  2842. .post_div_mask = 0x3 << 8,
  2843. .mn_ena_mask = BIT(24),
  2844. .main_output_mask = BIT(0),
  2845. .aux_output_mask = BIT(1),
  2846. };
  2847. static struct gdsc venus0_gdsc = {
  2848. .gdscr = 0x1024,
  2849. .pd = {
  2850. .name = "venus0",
  2851. },
  2852. .pwrsts = PWRSTS_OFF_ON,
  2853. };
  2854. static struct gdsc venus0_core0_gdsc = {
  2855. .gdscr = 0x1040,
  2856. .pd = {
  2857. .name = "venus0_core0",
  2858. },
  2859. .pwrsts = PWRSTS_OFF_ON,
  2860. };
  2861. static struct gdsc venus0_core1_gdsc = {
  2862. .gdscr = 0x1044,
  2863. .pd = {
  2864. .name = "venus0_core1",
  2865. },
  2866. .pwrsts = PWRSTS_OFF_ON,
  2867. };
  2868. static struct gdsc mdss_gdsc = {
  2869. .gdscr = 0x2304,
  2870. .cxcs = (unsigned int []){ 0x231c, 0x2320 },
  2871. .cxc_count = 2,
  2872. .pd = {
  2873. .name = "mdss",
  2874. },
  2875. .pwrsts = PWRSTS_OFF_ON,
  2876. };
  2877. static struct gdsc camss_jpeg_gdsc = {
  2878. .gdscr = 0x35a4,
  2879. .pd = {
  2880. .name = "camss_jpeg",
  2881. },
  2882. .pwrsts = PWRSTS_OFF_ON,
  2883. };
  2884. static struct gdsc camss_vfe_gdsc = {
  2885. .gdscr = 0x36a4,
  2886. .cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x36b0 },
  2887. .cxc_count = 3,
  2888. .pd = {
  2889. .name = "camss_vfe",
  2890. },
  2891. .pwrsts = PWRSTS_OFF_ON,
  2892. };
  2893. static struct gdsc oxili_gdsc = {
  2894. .gdscr = 0x4024,
  2895. .cxcs = (unsigned int []){ 0x4028 },
  2896. .cxc_count = 1,
  2897. .pd = {
  2898. .name = "oxili",
  2899. },
  2900. .pwrsts = PWRSTS_OFF_ON,
  2901. };
  2902. static struct gdsc oxilicx_gdsc = {
  2903. .gdscr = 0x4034,
  2904. .pd = {
  2905. .name = "oxilicx",
  2906. },
  2907. .pwrsts = PWRSTS_OFF_ON,
  2908. };
  2909. static struct clk_regmap *mmcc_apq8084_clocks[] = {
  2910. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2911. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2912. [MMPLL0] = &mmpll0.clkr,
  2913. [MMPLL0_VOTE] = &mmpll0_vote,
  2914. [MMPLL1] = &mmpll1.clkr,
  2915. [MMPLL1_VOTE] = &mmpll1_vote,
  2916. [MMPLL2] = &mmpll2.clkr,
  2917. [MMPLL3] = &mmpll3.clkr,
  2918. [MMPLL4] = &mmpll4.clkr,
  2919. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2920. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2921. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2922. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2923. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2924. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2925. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2926. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2927. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2928. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2929. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2930. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2931. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2932. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2933. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2934. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2935. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2936. [VP_CLK_SRC] = &vp_clk_src.clkr,
  2937. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2938. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2939. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2940. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2941. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2942. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2943. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2944. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2945. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2946. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2947. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2948. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2949. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2950. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2951. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2952. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2953. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2954. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2955. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2956. [MMSS_RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2957. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2958. [MAPLE_CLK_SRC] = &maple_clk_src.clkr,
  2959. [VDP_CLK_SRC] = &vdp_clk_src.clkr,
  2960. [VPU_BUS_CLK_SRC] = &vpu_bus_clk_src.clkr,
  2961. [MMSS_CXO_CLK] = &mmss_cxo_clk.clkr,
  2962. [MMSS_SLEEPCLK_CLK] = &mmss_sleepclk_clk.clkr,
  2963. [AVSYNC_AHB_CLK] = &avsync_ahb_clk.clkr,
  2964. [AVSYNC_EDPPIXEL_CLK] = &avsync_edppixel_clk.clkr,
  2965. [AVSYNC_EXTPCLK_CLK] = &avsync_extpclk_clk.clkr,
  2966. [AVSYNC_PCLK0_CLK] = &avsync_pclk0_clk.clkr,
  2967. [AVSYNC_PCLK1_CLK] = &avsync_pclk1_clk.clkr,
  2968. [AVSYNC_VP_CLK] = &avsync_vp_clk.clkr,
  2969. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2970. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2971. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2972. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2973. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2974. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2975. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2976. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2977. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2978. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2979. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2980. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2981. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2982. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2983. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2984. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2985. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2986. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2987. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2988. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2989. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2990. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2991. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2992. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2993. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2994. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2995. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2996. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2997. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2998. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2999. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  3000. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  3001. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  3002. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  3003. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  3004. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  3005. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  3006. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  3007. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  3008. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  3009. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  3010. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  3011. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  3012. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  3013. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  3014. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  3015. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  3016. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  3017. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  3018. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  3019. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  3020. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  3021. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  3022. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  3023. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  3024. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  3025. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  3026. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  3027. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  3028. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  3029. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  3030. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  3031. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  3032. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  3033. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  3034. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  3035. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  3036. [MMSS_SPDM_AHB_CLK] = &mmss_spdm_ahb_clk.clkr,
  3037. [MMSS_SPDM_AXI_CLK] = &mmss_spdm_axi_clk.clkr,
  3038. [MMSS_SPDM_CSI0_CLK] = &mmss_spdm_csi0_clk.clkr,
  3039. [MMSS_SPDM_GFX3D_CLK] = &mmss_spdm_gfx3d_clk.clkr,
  3040. [MMSS_SPDM_JPEG0_CLK] = &mmss_spdm_jpeg0_clk.clkr,
  3041. [MMSS_SPDM_JPEG1_CLK] = &mmss_spdm_jpeg1_clk.clkr,
  3042. [MMSS_SPDM_JPEG2_CLK] = &mmss_spdm_jpeg2_clk.clkr,
  3043. [MMSS_SPDM_MDP_CLK] = &mmss_spdm_mdp_clk.clkr,
  3044. [MMSS_SPDM_PCLK0_CLK] = &mmss_spdm_pclk0_clk.clkr,
  3045. [MMSS_SPDM_PCLK1_CLK] = &mmss_spdm_pclk1_clk.clkr,
  3046. [MMSS_SPDM_VCODEC0_CLK] = &mmss_spdm_vcodec0_clk.clkr,
  3047. [MMSS_SPDM_VFE0_CLK] = &mmss_spdm_vfe0_clk.clkr,
  3048. [MMSS_SPDM_VFE1_CLK] = &mmss_spdm_vfe1_clk.clkr,
  3049. [MMSS_SPDM_RM_AXI_CLK] = &mmss_spdm_rm_axi_clk.clkr,
  3050. [MMSS_SPDM_RM_OCMEMNOC_CLK] = &mmss_spdm_rm_ocmemnoc_clk.clkr,
  3051. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  3052. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  3053. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  3054. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  3055. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  3056. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  3057. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  3058. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  3059. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  3060. [OXILI_RBBMTIMER_CLK] = &oxili_rbbmtimer_clk.clkr,
  3061. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  3062. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  3063. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  3064. [VENUS0_CORE0_VCODEC_CLK] = &venus0_core0_vcodec_clk.clkr,
  3065. [VENUS0_CORE1_VCODEC_CLK] = &venus0_core1_vcodec_clk.clkr,
  3066. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  3067. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  3068. [VPU_AHB_CLK] = &vpu_ahb_clk.clkr,
  3069. [VPU_AXI_CLK] = &vpu_axi_clk.clkr,
  3070. [VPU_BUS_CLK] = &vpu_bus_clk.clkr,
  3071. [VPU_CXO_CLK] = &vpu_cxo_clk.clkr,
  3072. [VPU_MAPLE_CLK] = &vpu_maple_clk.clkr,
  3073. [VPU_SLEEP_CLK] = &vpu_sleep_clk.clkr,
  3074. [VPU_VDP_CLK] = &vpu_vdp_clk.clkr,
  3075. };
  3076. static const struct qcom_reset_map mmcc_apq8084_resets[] = {
  3077. [MMSS_SPDM_RESET] = { 0x0200 },
  3078. [MMSS_SPDM_RM_RESET] = { 0x0300 },
  3079. [VENUS0_RESET] = { 0x1020 },
  3080. [VPU_RESET] = { 0x1400 },
  3081. [MDSS_RESET] = { 0x2300 },
  3082. [AVSYNC_RESET] = { 0x2400 },
  3083. [CAMSS_PHY0_RESET] = { 0x3020 },
  3084. [CAMSS_PHY1_RESET] = { 0x3050 },
  3085. [CAMSS_PHY2_RESET] = { 0x3080 },
  3086. [CAMSS_CSI0_RESET] = { 0x30b0 },
  3087. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  3088. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  3089. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  3090. [CAMSS_CSI1_RESET] = { 0x3120 },
  3091. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  3092. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  3093. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  3094. [CAMSS_CSI2_RESET] = { 0x3180 },
  3095. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  3096. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  3097. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  3098. [CAMSS_CSI3_RESET] = { 0x31e0 },
  3099. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  3100. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  3101. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  3102. [CAMSS_ISPIF_RESET] = { 0x3220 },
  3103. [CAMSS_CCI_RESET] = { 0x3340 },
  3104. [CAMSS_MCLK0_RESET] = { 0x3380 },
  3105. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  3106. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  3107. [CAMSS_MCLK3_RESET] = { 0x3410 },
  3108. [CAMSS_GP0_RESET] = { 0x3440 },
  3109. [CAMSS_GP1_RESET] = { 0x3470 },
  3110. [CAMSS_TOP_RESET] = { 0x3480 },
  3111. [CAMSS_AHB_RESET] = { 0x3488 },
  3112. [CAMSS_MICRO_RESET] = { 0x3490 },
  3113. [CAMSS_JPEG_RESET] = { 0x35a0 },
  3114. [CAMSS_VFE_RESET] = { 0x36a0 },
  3115. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  3116. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  3117. [OXILI_RESET] = { 0x4020 },
  3118. [OXILICX_RESET] = { 0x4030 },
  3119. [OCMEMCX_RESET] = { 0x4050 },
  3120. [MMSS_RBCRP_RESET] = { 0x4080 },
  3121. [MMSSNOCAHB_RESET] = { 0x5020 },
  3122. [MMSSNOCAXI_RESET] = { 0x5060 },
  3123. };
  3124. static struct gdsc *mmcc_apq8084_gdscs[] = {
  3125. [VENUS0_GDSC] = &venus0_gdsc,
  3126. [VENUS0_CORE0_GDSC] = &venus0_core0_gdsc,
  3127. [VENUS0_CORE1_GDSC] = &venus0_core1_gdsc,
  3128. [MDSS_GDSC] = &mdss_gdsc,
  3129. [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
  3130. [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
  3131. [OXILI_GDSC] = &oxili_gdsc,
  3132. [OXILICX_GDSC] = &oxilicx_gdsc,
  3133. };
  3134. static const struct regmap_config mmcc_apq8084_regmap_config = {
  3135. .reg_bits = 32,
  3136. .reg_stride = 4,
  3137. .val_bits = 32,
  3138. .max_register = 0x5104,
  3139. .fast_io = true,
  3140. };
  3141. static const struct qcom_cc_desc mmcc_apq8084_desc = {
  3142. .config = &mmcc_apq8084_regmap_config,
  3143. .clks = mmcc_apq8084_clocks,
  3144. .num_clks = ARRAY_SIZE(mmcc_apq8084_clocks),
  3145. .resets = mmcc_apq8084_resets,
  3146. .num_resets = ARRAY_SIZE(mmcc_apq8084_resets),
  3147. .gdscs = mmcc_apq8084_gdscs,
  3148. .num_gdscs = ARRAY_SIZE(mmcc_apq8084_gdscs),
  3149. };
  3150. static const struct of_device_id mmcc_apq8084_match_table[] = {
  3151. { .compatible = "qcom,mmcc-apq8084" },
  3152. { }
  3153. };
  3154. MODULE_DEVICE_TABLE(of, mmcc_apq8084_match_table);
  3155. static int mmcc_apq8084_probe(struct platform_device *pdev)
  3156. {
  3157. int ret;
  3158. struct regmap *regmap;
  3159. ret = qcom_cc_probe(pdev, &mmcc_apq8084_desc);
  3160. if (ret)
  3161. return ret;
  3162. regmap = dev_get_regmap(&pdev->dev, NULL);
  3163. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  3164. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  3165. return 0;
  3166. }
  3167. static struct platform_driver mmcc_apq8084_driver = {
  3168. .probe = mmcc_apq8084_probe,
  3169. .driver = {
  3170. .name = "mmcc-apq8084",
  3171. .of_match_table = mmcc_apq8084_match_table,
  3172. },
  3173. };
  3174. module_platform_driver(mmcc_apq8084_driver);
  3175. MODULE_DESCRIPTION("QCOM MMCC APQ8084 Driver");
  3176. MODULE_LICENSE("GPL v2");
  3177. MODULE_ALIAS("platform:mmcc-apq8084");