omap-des.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168
  1. /*
  2. * Support for OMAP DES and Triple DES HW acceleration.
  3. *
  4. * Copyright (c) 2013 Texas Instruments Incorporated
  5. * Author: Joel Fernandes <joelf@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. *
  11. */
  12. #define pr_fmt(fmt) "%s: " fmt, __func__
  13. #ifdef DEBUG
  14. #define prn(num) printk(#num "=%d\n", num)
  15. #define prx(num) printk(#num "=%x\n", num)
  16. #else
  17. #define prn(num) do { } while (0)
  18. #define prx(num) do { } while (0)
  19. #endif
  20. #include <linux/err.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/errno.h>
  24. #include <linux/kernel.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/dmaengine.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/of_address.h>
  33. #include <linux/io.h>
  34. #include <linux/crypto.h>
  35. #include <linux/interrupt.h>
  36. #include <crypto/scatterwalk.h>
  37. #include <crypto/des.h>
  38. #include <crypto/algapi.h>
  39. #include <crypto/engine.h>
  40. #include "omap-crypto.h"
  41. #define DST_MAXBURST 2
  42. #define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
  43. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  44. #define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  45. ((x ^ 0x01) * 0x04))
  46. #define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  47. #define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  48. #define DES_REG_CTRL_CBC BIT(4)
  49. #define DES_REG_CTRL_TDES BIT(3)
  50. #define DES_REG_CTRL_DIRECTION BIT(2)
  51. #define DES_REG_CTRL_INPUT_READY BIT(1)
  52. #define DES_REG_CTRL_OUTPUT_READY BIT(0)
  53. #define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  54. #define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  55. #define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  56. #define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
  57. #define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  58. #define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  59. #define DES_REG_IRQ_DATA_IN BIT(1)
  60. #define DES_REG_IRQ_DATA_OUT BIT(2)
  61. #define FLAGS_MODE_MASK 0x000f
  62. #define FLAGS_ENCRYPT BIT(0)
  63. #define FLAGS_CBC BIT(1)
  64. #define FLAGS_INIT BIT(4)
  65. #define FLAGS_BUSY BIT(6)
  66. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  67. #define FLAGS_IN_DATA_ST_SHIFT 8
  68. #define FLAGS_OUT_DATA_ST_SHIFT 10
  69. struct omap_des_ctx {
  70. struct crypto_engine_ctx enginectx;
  71. struct omap_des_dev *dd;
  72. int keylen;
  73. u32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
  74. unsigned long flags;
  75. };
  76. struct omap_des_reqctx {
  77. unsigned long mode;
  78. };
  79. #define OMAP_DES_QUEUE_LENGTH 1
  80. #define OMAP_DES_CACHE_SIZE 0
  81. struct omap_des_algs_info {
  82. struct crypto_alg *algs_list;
  83. unsigned int size;
  84. unsigned int registered;
  85. };
  86. struct omap_des_pdata {
  87. struct omap_des_algs_info *algs_info;
  88. unsigned int algs_info_size;
  89. void (*trigger)(struct omap_des_dev *dd, int length);
  90. u32 key_ofs;
  91. u32 iv_ofs;
  92. u32 ctrl_ofs;
  93. u32 data_ofs;
  94. u32 rev_ofs;
  95. u32 mask_ofs;
  96. u32 irq_enable_ofs;
  97. u32 irq_status_ofs;
  98. u32 dma_enable_in;
  99. u32 dma_enable_out;
  100. u32 dma_start;
  101. u32 major_mask;
  102. u32 major_shift;
  103. u32 minor_mask;
  104. u32 minor_shift;
  105. };
  106. struct omap_des_dev {
  107. struct list_head list;
  108. unsigned long phys_base;
  109. void __iomem *io_base;
  110. struct omap_des_ctx *ctx;
  111. struct device *dev;
  112. unsigned long flags;
  113. int err;
  114. struct tasklet_struct done_task;
  115. struct ablkcipher_request *req;
  116. struct crypto_engine *engine;
  117. /*
  118. * total is used by PIO mode for book keeping so introduce
  119. * variable total_save as need it to calc page_order
  120. */
  121. size_t total;
  122. size_t total_save;
  123. struct scatterlist *in_sg;
  124. struct scatterlist *out_sg;
  125. /* Buffers for copying for unaligned cases */
  126. struct scatterlist in_sgl;
  127. struct scatterlist out_sgl;
  128. struct scatterlist *orig_out;
  129. struct scatter_walk in_walk;
  130. struct scatter_walk out_walk;
  131. struct dma_chan *dma_lch_in;
  132. struct dma_chan *dma_lch_out;
  133. int in_sg_len;
  134. int out_sg_len;
  135. int pio_only;
  136. const struct omap_des_pdata *pdata;
  137. };
  138. /* keep registered devices data here */
  139. static LIST_HEAD(dev_list);
  140. static DEFINE_SPINLOCK(list_lock);
  141. #ifdef DEBUG
  142. #define omap_des_read(dd, offset) \
  143. ({ \
  144. int _read_ret; \
  145. _read_ret = __raw_readl(dd->io_base + offset); \
  146. pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
  147. offset, _read_ret); \
  148. _read_ret; \
  149. })
  150. #else
  151. static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
  152. {
  153. return __raw_readl(dd->io_base + offset);
  154. }
  155. #endif
  156. #ifdef DEBUG
  157. #define omap_des_write(dd, offset, value) \
  158. do { \
  159. pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
  160. offset, value); \
  161. __raw_writel(value, dd->io_base + offset); \
  162. } while (0)
  163. #else
  164. static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
  165. u32 value)
  166. {
  167. __raw_writel(value, dd->io_base + offset);
  168. }
  169. #endif
  170. static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
  171. u32 value, u32 mask)
  172. {
  173. u32 val;
  174. val = omap_des_read(dd, offset);
  175. val &= ~mask;
  176. val |= value;
  177. omap_des_write(dd, offset, val);
  178. }
  179. static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
  180. u32 *value, int count)
  181. {
  182. for (; count--; value++, offset += 4)
  183. omap_des_write(dd, offset, *value);
  184. }
  185. static int omap_des_hw_init(struct omap_des_dev *dd)
  186. {
  187. int err;
  188. /*
  189. * clocks are enabled when request starts and disabled when finished.
  190. * It may be long delays between requests.
  191. * Device might go to off mode to save power.
  192. */
  193. err = pm_runtime_get_sync(dd->dev);
  194. if (err < 0) {
  195. pm_runtime_put_noidle(dd->dev);
  196. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  197. return err;
  198. }
  199. if (!(dd->flags & FLAGS_INIT)) {
  200. dd->flags |= FLAGS_INIT;
  201. dd->err = 0;
  202. }
  203. return 0;
  204. }
  205. static int omap_des_write_ctrl(struct omap_des_dev *dd)
  206. {
  207. unsigned int key32;
  208. int i, err;
  209. u32 val = 0, mask = 0;
  210. err = omap_des_hw_init(dd);
  211. if (err)
  212. return err;
  213. key32 = dd->ctx->keylen / sizeof(u32);
  214. /* it seems a key should always be set even if it has not changed */
  215. for (i = 0; i < key32; i++) {
  216. omap_des_write(dd, DES_REG_KEY(dd, i),
  217. __le32_to_cpu(dd->ctx->key[i]));
  218. }
  219. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  220. omap_des_write_n(dd, DES_REG_IV(dd, 0), dd->req->info, 2);
  221. if (dd->flags & FLAGS_CBC)
  222. val |= DES_REG_CTRL_CBC;
  223. if (dd->flags & FLAGS_ENCRYPT)
  224. val |= DES_REG_CTRL_DIRECTION;
  225. if (key32 == 6)
  226. val |= DES_REG_CTRL_TDES;
  227. mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
  228. omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
  229. return 0;
  230. }
  231. static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
  232. {
  233. u32 mask, val;
  234. omap_des_write(dd, DES_REG_LENGTH_N(0), length);
  235. val = dd->pdata->dma_start;
  236. if (dd->dma_lch_out != NULL)
  237. val |= dd->pdata->dma_enable_out;
  238. if (dd->dma_lch_in != NULL)
  239. val |= dd->pdata->dma_enable_in;
  240. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  241. dd->pdata->dma_start;
  242. omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
  243. }
  244. static void omap_des_dma_stop(struct omap_des_dev *dd)
  245. {
  246. u32 mask;
  247. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  248. dd->pdata->dma_start;
  249. omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
  250. }
  251. static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
  252. {
  253. struct omap_des_dev *dd = NULL, *tmp;
  254. spin_lock_bh(&list_lock);
  255. if (!ctx->dd) {
  256. list_for_each_entry(tmp, &dev_list, list) {
  257. /* FIXME: take fist available des core */
  258. dd = tmp;
  259. break;
  260. }
  261. ctx->dd = dd;
  262. } else {
  263. /* already found before */
  264. dd = ctx->dd;
  265. }
  266. spin_unlock_bh(&list_lock);
  267. return dd;
  268. }
  269. static void omap_des_dma_out_callback(void *data)
  270. {
  271. struct omap_des_dev *dd = data;
  272. /* dma_lch_out - completed */
  273. tasklet_schedule(&dd->done_task);
  274. }
  275. static int omap_des_dma_init(struct omap_des_dev *dd)
  276. {
  277. int err;
  278. dd->dma_lch_out = NULL;
  279. dd->dma_lch_in = NULL;
  280. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  281. if (IS_ERR(dd->dma_lch_in)) {
  282. dev_err(dd->dev, "Unable to request in DMA channel\n");
  283. return PTR_ERR(dd->dma_lch_in);
  284. }
  285. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  286. if (IS_ERR(dd->dma_lch_out)) {
  287. dev_err(dd->dev, "Unable to request out DMA channel\n");
  288. err = PTR_ERR(dd->dma_lch_out);
  289. goto err_dma_out;
  290. }
  291. return 0;
  292. err_dma_out:
  293. dma_release_channel(dd->dma_lch_in);
  294. return err;
  295. }
  296. static void omap_des_dma_cleanup(struct omap_des_dev *dd)
  297. {
  298. if (dd->pio_only)
  299. return;
  300. dma_release_channel(dd->dma_lch_out);
  301. dma_release_channel(dd->dma_lch_in);
  302. }
  303. static int omap_des_crypt_dma(struct crypto_tfm *tfm,
  304. struct scatterlist *in_sg, struct scatterlist *out_sg,
  305. int in_sg_len, int out_sg_len)
  306. {
  307. struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
  308. struct omap_des_dev *dd = ctx->dd;
  309. struct dma_async_tx_descriptor *tx_in, *tx_out;
  310. struct dma_slave_config cfg;
  311. int ret;
  312. if (dd->pio_only) {
  313. scatterwalk_start(&dd->in_walk, dd->in_sg);
  314. scatterwalk_start(&dd->out_walk, dd->out_sg);
  315. /* Enable DATAIN interrupt and let it take
  316. care of the rest */
  317. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  318. return 0;
  319. }
  320. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  321. memset(&cfg, 0, sizeof(cfg));
  322. cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  323. cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  324. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  325. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  326. cfg.src_maxburst = DST_MAXBURST;
  327. cfg.dst_maxburst = DST_MAXBURST;
  328. /* IN */
  329. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  330. if (ret) {
  331. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  332. ret);
  333. return ret;
  334. }
  335. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  336. DMA_MEM_TO_DEV,
  337. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  338. if (!tx_in) {
  339. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  340. return -EINVAL;
  341. }
  342. /* No callback necessary */
  343. tx_in->callback_param = dd;
  344. /* OUT */
  345. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  346. if (ret) {
  347. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  348. ret);
  349. return ret;
  350. }
  351. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  352. DMA_DEV_TO_MEM,
  353. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  354. if (!tx_out) {
  355. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  356. return -EINVAL;
  357. }
  358. tx_out->callback = omap_des_dma_out_callback;
  359. tx_out->callback_param = dd;
  360. dmaengine_submit(tx_in);
  361. dmaengine_submit(tx_out);
  362. dma_async_issue_pending(dd->dma_lch_in);
  363. dma_async_issue_pending(dd->dma_lch_out);
  364. /* start DMA */
  365. dd->pdata->trigger(dd, dd->total);
  366. return 0;
  367. }
  368. static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
  369. {
  370. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  371. crypto_ablkcipher_reqtfm(dd->req));
  372. int err;
  373. pr_debug("total: %d\n", dd->total);
  374. if (!dd->pio_only) {
  375. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  376. DMA_TO_DEVICE);
  377. if (!err) {
  378. dev_err(dd->dev, "dma_map_sg() error\n");
  379. return -EINVAL;
  380. }
  381. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  382. DMA_FROM_DEVICE);
  383. if (!err) {
  384. dev_err(dd->dev, "dma_map_sg() error\n");
  385. return -EINVAL;
  386. }
  387. }
  388. err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  389. dd->out_sg_len);
  390. if (err && !dd->pio_only) {
  391. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  392. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  393. DMA_FROM_DEVICE);
  394. }
  395. return err;
  396. }
  397. static void omap_des_finish_req(struct omap_des_dev *dd, int err)
  398. {
  399. struct ablkcipher_request *req = dd->req;
  400. pr_debug("err: %d\n", err);
  401. crypto_finalize_ablkcipher_request(dd->engine, req, err);
  402. pm_runtime_mark_last_busy(dd->dev);
  403. pm_runtime_put_autosuspend(dd->dev);
  404. }
  405. static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
  406. {
  407. pr_debug("total: %d\n", dd->total);
  408. omap_des_dma_stop(dd);
  409. dmaengine_terminate_all(dd->dma_lch_in);
  410. dmaengine_terminate_all(dd->dma_lch_out);
  411. return 0;
  412. }
  413. static int omap_des_handle_queue(struct omap_des_dev *dd,
  414. struct ablkcipher_request *req)
  415. {
  416. if (req)
  417. return crypto_transfer_ablkcipher_request_to_engine(dd->engine, req);
  418. return 0;
  419. }
  420. static int omap_des_prepare_req(struct crypto_engine *engine,
  421. void *areq)
  422. {
  423. struct ablkcipher_request *req = container_of(areq, struct ablkcipher_request, base);
  424. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  425. crypto_ablkcipher_reqtfm(req));
  426. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  427. struct omap_des_reqctx *rctx;
  428. int ret;
  429. u16 flags;
  430. if (!dd)
  431. return -ENODEV;
  432. /* assign new request to device */
  433. dd->req = req;
  434. dd->total = req->nbytes;
  435. dd->total_save = req->nbytes;
  436. dd->in_sg = req->src;
  437. dd->out_sg = req->dst;
  438. dd->orig_out = req->dst;
  439. flags = OMAP_CRYPTO_COPY_DATA;
  440. if (req->src == req->dst)
  441. flags |= OMAP_CRYPTO_FORCE_COPY;
  442. ret = omap_crypto_align_sg(&dd->in_sg, dd->total, DES_BLOCK_SIZE,
  443. &dd->in_sgl, flags,
  444. FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
  445. if (ret)
  446. return ret;
  447. ret = omap_crypto_align_sg(&dd->out_sg, dd->total, DES_BLOCK_SIZE,
  448. &dd->out_sgl, 0,
  449. FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
  450. if (ret)
  451. return ret;
  452. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  453. if (dd->in_sg_len < 0)
  454. return dd->in_sg_len;
  455. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  456. if (dd->out_sg_len < 0)
  457. return dd->out_sg_len;
  458. rctx = ablkcipher_request_ctx(req);
  459. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  460. rctx->mode &= FLAGS_MODE_MASK;
  461. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  462. dd->ctx = ctx;
  463. ctx->dd = dd;
  464. return omap_des_write_ctrl(dd);
  465. }
  466. static int omap_des_crypt_req(struct crypto_engine *engine,
  467. void *areq)
  468. {
  469. struct ablkcipher_request *req = container_of(areq, struct ablkcipher_request, base);
  470. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  471. crypto_ablkcipher_reqtfm(req));
  472. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  473. if (!dd)
  474. return -ENODEV;
  475. return omap_des_crypt_dma_start(dd);
  476. }
  477. static void omap_des_done_task(unsigned long data)
  478. {
  479. struct omap_des_dev *dd = (struct omap_des_dev *)data;
  480. pr_debug("enter done_task\n");
  481. if (!dd->pio_only) {
  482. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  483. DMA_FROM_DEVICE);
  484. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  485. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  486. DMA_FROM_DEVICE);
  487. omap_des_crypt_dma_stop(dd);
  488. }
  489. omap_crypto_cleanup(&dd->in_sgl, NULL, 0, dd->total_save,
  490. FLAGS_IN_DATA_ST_SHIFT, dd->flags);
  491. omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
  492. FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
  493. omap_des_finish_req(dd, 0);
  494. pr_debug("exit\n");
  495. }
  496. static int omap_des_crypt(struct ablkcipher_request *req, unsigned long mode)
  497. {
  498. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  499. crypto_ablkcipher_reqtfm(req));
  500. struct omap_des_reqctx *rctx = ablkcipher_request_ctx(req);
  501. struct omap_des_dev *dd;
  502. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  503. !!(mode & FLAGS_ENCRYPT),
  504. !!(mode & FLAGS_CBC));
  505. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  506. pr_err("request size is not exact amount of DES blocks\n");
  507. return -EINVAL;
  508. }
  509. dd = omap_des_find_dev(ctx);
  510. if (!dd)
  511. return -ENODEV;
  512. rctx->mode = mode;
  513. return omap_des_handle_queue(dd, req);
  514. }
  515. /* ********************** ALG API ************************************ */
  516. static int omap_des_setkey(struct crypto_ablkcipher *cipher, const u8 *key,
  517. unsigned int keylen)
  518. {
  519. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  520. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
  521. if (keylen != DES_KEY_SIZE && keylen != (3*DES_KEY_SIZE))
  522. return -EINVAL;
  523. pr_debug("enter, keylen: %d\n", keylen);
  524. /* Do we need to test against weak key? */
  525. if (tfm->crt_flags & CRYPTO_TFM_REQ_WEAK_KEY) {
  526. u32 tmp[DES_EXPKEY_WORDS];
  527. int ret = des_ekey(tmp, key);
  528. if (!ret) {
  529. tfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
  530. return -EINVAL;
  531. }
  532. }
  533. memcpy(ctx->key, key, keylen);
  534. ctx->keylen = keylen;
  535. return 0;
  536. }
  537. static int omap_des_ecb_encrypt(struct ablkcipher_request *req)
  538. {
  539. return omap_des_crypt(req, FLAGS_ENCRYPT);
  540. }
  541. static int omap_des_ecb_decrypt(struct ablkcipher_request *req)
  542. {
  543. return omap_des_crypt(req, 0);
  544. }
  545. static int omap_des_cbc_encrypt(struct ablkcipher_request *req)
  546. {
  547. return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  548. }
  549. static int omap_des_cbc_decrypt(struct ablkcipher_request *req)
  550. {
  551. return omap_des_crypt(req, FLAGS_CBC);
  552. }
  553. static int omap_des_prepare_req(struct crypto_engine *engine,
  554. void *areq);
  555. static int omap_des_crypt_req(struct crypto_engine *engine,
  556. void *areq);
  557. static int omap_des_cra_init(struct crypto_tfm *tfm)
  558. {
  559. struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
  560. pr_debug("enter\n");
  561. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_des_reqctx);
  562. ctx->enginectx.op.prepare_request = omap_des_prepare_req;
  563. ctx->enginectx.op.unprepare_request = NULL;
  564. ctx->enginectx.op.do_one_request = omap_des_crypt_req;
  565. return 0;
  566. }
  567. static void omap_des_cra_exit(struct crypto_tfm *tfm)
  568. {
  569. pr_debug("enter\n");
  570. }
  571. /* ********************** ALGS ************************************ */
  572. static struct crypto_alg algs_ecb_cbc[] = {
  573. {
  574. .cra_name = "ecb(des)",
  575. .cra_driver_name = "ecb-des-omap",
  576. .cra_priority = 100,
  577. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  578. CRYPTO_ALG_KERN_DRIVER_ONLY |
  579. CRYPTO_ALG_ASYNC,
  580. .cra_blocksize = DES_BLOCK_SIZE,
  581. .cra_ctxsize = sizeof(struct omap_des_ctx),
  582. .cra_alignmask = 0,
  583. .cra_type = &crypto_ablkcipher_type,
  584. .cra_module = THIS_MODULE,
  585. .cra_init = omap_des_cra_init,
  586. .cra_exit = omap_des_cra_exit,
  587. .cra_u.ablkcipher = {
  588. .min_keysize = DES_KEY_SIZE,
  589. .max_keysize = DES_KEY_SIZE,
  590. .setkey = omap_des_setkey,
  591. .encrypt = omap_des_ecb_encrypt,
  592. .decrypt = omap_des_ecb_decrypt,
  593. }
  594. },
  595. {
  596. .cra_name = "cbc(des)",
  597. .cra_driver_name = "cbc-des-omap",
  598. .cra_priority = 100,
  599. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  600. CRYPTO_ALG_KERN_DRIVER_ONLY |
  601. CRYPTO_ALG_ASYNC,
  602. .cra_blocksize = DES_BLOCK_SIZE,
  603. .cra_ctxsize = sizeof(struct omap_des_ctx),
  604. .cra_alignmask = 0,
  605. .cra_type = &crypto_ablkcipher_type,
  606. .cra_module = THIS_MODULE,
  607. .cra_init = omap_des_cra_init,
  608. .cra_exit = omap_des_cra_exit,
  609. .cra_u.ablkcipher = {
  610. .min_keysize = DES_KEY_SIZE,
  611. .max_keysize = DES_KEY_SIZE,
  612. .ivsize = DES_BLOCK_SIZE,
  613. .setkey = omap_des_setkey,
  614. .encrypt = omap_des_cbc_encrypt,
  615. .decrypt = omap_des_cbc_decrypt,
  616. }
  617. },
  618. {
  619. .cra_name = "ecb(des3_ede)",
  620. .cra_driver_name = "ecb-des3-omap",
  621. .cra_priority = 100,
  622. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  623. CRYPTO_ALG_KERN_DRIVER_ONLY |
  624. CRYPTO_ALG_ASYNC,
  625. .cra_blocksize = DES_BLOCK_SIZE,
  626. .cra_ctxsize = sizeof(struct omap_des_ctx),
  627. .cra_alignmask = 0,
  628. .cra_type = &crypto_ablkcipher_type,
  629. .cra_module = THIS_MODULE,
  630. .cra_init = omap_des_cra_init,
  631. .cra_exit = omap_des_cra_exit,
  632. .cra_u.ablkcipher = {
  633. .min_keysize = 3*DES_KEY_SIZE,
  634. .max_keysize = 3*DES_KEY_SIZE,
  635. .setkey = omap_des_setkey,
  636. .encrypt = omap_des_ecb_encrypt,
  637. .decrypt = omap_des_ecb_decrypt,
  638. }
  639. },
  640. {
  641. .cra_name = "cbc(des3_ede)",
  642. .cra_driver_name = "cbc-des3-omap",
  643. .cra_priority = 100,
  644. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  645. CRYPTO_ALG_KERN_DRIVER_ONLY |
  646. CRYPTO_ALG_ASYNC,
  647. .cra_blocksize = DES_BLOCK_SIZE,
  648. .cra_ctxsize = sizeof(struct omap_des_ctx),
  649. .cra_alignmask = 0,
  650. .cra_type = &crypto_ablkcipher_type,
  651. .cra_module = THIS_MODULE,
  652. .cra_init = omap_des_cra_init,
  653. .cra_exit = omap_des_cra_exit,
  654. .cra_u.ablkcipher = {
  655. .min_keysize = 3*DES_KEY_SIZE,
  656. .max_keysize = 3*DES_KEY_SIZE,
  657. .ivsize = DES_BLOCK_SIZE,
  658. .setkey = omap_des_setkey,
  659. .encrypt = omap_des_cbc_encrypt,
  660. .decrypt = omap_des_cbc_decrypt,
  661. }
  662. }
  663. };
  664. static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
  665. {
  666. .algs_list = algs_ecb_cbc,
  667. .size = ARRAY_SIZE(algs_ecb_cbc),
  668. },
  669. };
  670. #ifdef CONFIG_OF
  671. static const struct omap_des_pdata omap_des_pdata_omap4 = {
  672. .algs_info = omap_des_algs_info_ecb_cbc,
  673. .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
  674. .trigger = omap_des_dma_trigger_omap4,
  675. .key_ofs = 0x14,
  676. .iv_ofs = 0x18,
  677. .ctrl_ofs = 0x20,
  678. .data_ofs = 0x28,
  679. .rev_ofs = 0x30,
  680. .mask_ofs = 0x34,
  681. .irq_status_ofs = 0x3c,
  682. .irq_enable_ofs = 0x40,
  683. .dma_enable_in = BIT(5),
  684. .dma_enable_out = BIT(6),
  685. .major_mask = 0x0700,
  686. .major_shift = 8,
  687. .minor_mask = 0x003f,
  688. .minor_shift = 0,
  689. };
  690. static irqreturn_t omap_des_irq(int irq, void *dev_id)
  691. {
  692. struct omap_des_dev *dd = dev_id;
  693. u32 status, i;
  694. u32 *src, *dst;
  695. status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
  696. if (status & DES_REG_IRQ_DATA_IN) {
  697. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  698. BUG_ON(!dd->in_sg);
  699. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  700. src = sg_virt(dd->in_sg) + _calc_walked(in);
  701. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  702. omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
  703. scatterwalk_advance(&dd->in_walk, 4);
  704. if (dd->in_sg->length == _calc_walked(in)) {
  705. dd->in_sg = sg_next(dd->in_sg);
  706. if (dd->in_sg) {
  707. scatterwalk_start(&dd->in_walk,
  708. dd->in_sg);
  709. src = sg_virt(dd->in_sg) +
  710. _calc_walked(in);
  711. }
  712. } else {
  713. src++;
  714. }
  715. }
  716. /* Clear IRQ status */
  717. status &= ~DES_REG_IRQ_DATA_IN;
  718. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  719. /* Enable DATA_OUT interrupt */
  720. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
  721. } else if (status & DES_REG_IRQ_DATA_OUT) {
  722. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  723. BUG_ON(!dd->out_sg);
  724. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  725. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  726. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  727. *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
  728. scatterwalk_advance(&dd->out_walk, 4);
  729. if (dd->out_sg->length == _calc_walked(out)) {
  730. dd->out_sg = sg_next(dd->out_sg);
  731. if (dd->out_sg) {
  732. scatterwalk_start(&dd->out_walk,
  733. dd->out_sg);
  734. dst = sg_virt(dd->out_sg) +
  735. _calc_walked(out);
  736. }
  737. } else {
  738. dst++;
  739. }
  740. }
  741. BUG_ON(dd->total < DES_BLOCK_SIZE);
  742. dd->total -= DES_BLOCK_SIZE;
  743. /* Clear IRQ status */
  744. status &= ~DES_REG_IRQ_DATA_OUT;
  745. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  746. if (!dd->total)
  747. /* All bytes read! */
  748. tasklet_schedule(&dd->done_task);
  749. else
  750. /* Enable DATA_IN interrupt for next block */
  751. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  752. }
  753. return IRQ_HANDLED;
  754. }
  755. static const struct of_device_id omap_des_of_match[] = {
  756. {
  757. .compatible = "ti,omap4-des",
  758. .data = &omap_des_pdata_omap4,
  759. },
  760. {},
  761. };
  762. MODULE_DEVICE_TABLE(of, omap_des_of_match);
  763. static int omap_des_get_of(struct omap_des_dev *dd,
  764. struct platform_device *pdev)
  765. {
  766. dd->pdata = of_device_get_match_data(&pdev->dev);
  767. if (!dd->pdata) {
  768. dev_err(&pdev->dev, "no compatible OF match\n");
  769. return -EINVAL;
  770. }
  771. return 0;
  772. }
  773. #else
  774. static int omap_des_get_of(struct omap_des_dev *dd,
  775. struct device *dev)
  776. {
  777. return -EINVAL;
  778. }
  779. #endif
  780. static int omap_des_get_pdev(struct omap_des_dev *dd,
  781. struct platform_device *pdev)
  782. {
  783. /* non-DT devices get pdata from pdev */
  784. dd->pdata = pdev->dev.platform_data;
  785. return 0;
  786. }
  787. static int omap_des_probe(struct platform_device *pdev)
  788. {
  789. struct device *dev = &pdev->dev;
  790. struct omap_des_dev *dd;
  791. struct crypto_alg *algp;
  792. struct resource *res;
  793. int err = -ENOMEM, i, j, irq = -1;
  794. u32 reg;
  795. dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
  796. if (dd == NULL) {
  797. dev_err(dev, "unable to alloc data struct.\n");
  798. goto err_data;
  799. }
  800. dd->dev = dev;
  801. platform_set_drvdata(pdev, dd);
  802. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  803. if (!res) {
  804. dev_err(dev, "no MEM resource info\n");
  805. goto err_res;
  806. }
  807. err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
  808. omap_des_get_pdev(dd, pdev);
  809. if (err)
  810. goto err_res;
  811. dd->io_base = devm_ioremap_resource(dev, res);
  812. if (IS_ERR(dd->io_base)) {
  813. err = PTR_ERR(dd->io_base);
  814. goto err_res;
  815. }
  816. dd->phys_base = res->start;
  817. pm_runtime_use_autosuspend(dev);
  818. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  819. pm_runtime_enable(dev);
  820. err = pm_runtime_get_sync(dev);
  821. if (err < 0) {
  822. pm_runtime_put_noidle(dev);
  823. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  824. goto err_get;
  825. }
  826. omap_des_dma_stop(dd);
  827. reg = omap_des_read(dd, DES_REG_REV(dd));
  828. pm_runtime_put_sync(dev);
  829. dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
  830. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  831. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  832. tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
  833. err = omap_des_dma_init(dd);
  834. if (err == -EPROBE_DEFER) {
  835. goto err_irq;
  836. } else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
  837. dd->pio_only = 1;
  838. irq = platform_get_irq(pdev, 0);
  839. if (irq < 0) {
  840. dev_err(dev, "can't get IRQ resource: %d\n", irq);
  841. err = irq;
  842. goto err_irq;
  843. }
  844. err = devm_request_irq(dev, irq, omap_des_irq, 0,
  845. dev_name(dev), dd);
  846. if (err) {
  847. dev_err(dev, "Unable to grab omap-des IRQ\n");
  848. goto err_irq;
  849. }
  850. }
  851. INIT_LIST_HEAD(&dd->list);
  852. spin_lock(&list_lock);
  853. list_add_tail(&dd->list, &dev_list);
  854. spin_unlock(&list_lock);
  855. /* Initialize des crypto engine */
  856. dd->engine = crypto_engine_alloc_init(dev, 1);
  857. if (!dd->engine) {
  858. err = -ENOMEM;
  859. goto err_engine;
  860. }
  861. err = crypto_engine_start(dd->engine);
  862. if (err)
  863. goto err_engine;
  864. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  865. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  866. algp = &dd->pdata->algs_info[i].algs_list[j];
  867. pr_debug("reg alg: %s\n", algp->cra_name);
  868. INIT_LIST_HEAD(&algp->cra_list);
  869. err = crypto_register_alg(algp);
  870. if (err)
  871. goto err_algs;
  872. dd->pdata->algs_info[i].registered++;
  873. }
  874. }
  875. return 0;
  876. err_algs:
  877. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  878. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  879. crypto_unregister_alg(
  880. &dd->pdata->algs_info[i].algs_list[j]);
  881. err_engine:
  882. if (dd->engine)
  883. crypto_engine_exit(dd->engine);
  884. omap_des_dma_cleanup(dd);
  885. err_irq:
  886. tasklet_kill(&dd->done_task);
  887. err_get:
  888. pm_runtime_disable(dev);
  889. err_res:
  890. dd = NULL;
  891. err_data:
  892. dev_err(dev, "initialization failed.\n");
  893. return err;
  894. }
  895. static int omap_des_remove(struct platform_device *pdev)
  896. {
  897. struct omap_des_dev *dd = platform_get_drvdata(pdev);
  898. int i, j;
  899. if (!dd)
  900. return -ENODEV;
  901. spin_lock(&list_lock);
  902. list_del(&dd->list);
  903. spin_unlock(&list_lock);
  904. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  905. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  906. crypto_unregister_alg(
  907. &dd->pdata->algs_info[i].algs_list[j]);
  908. tasklet_kill(&dd->done_task);
  909. omap_des_dma_cleanup(dd);
  910. pm_runtime_disable(dd->dev);
  911. dd = NULL;
  912. return 0;
  913. }
  914. #ifdef CONFIG_PM_SLEEP
  915. static int omap_des_suspend(struct device *dev)
  916. {
  917. pm_runtime_put_sync(dev);
  918. return 0;
  919. }
  920. static int omap_des_resume(struct device *dev)
  921. {
  922. int err;
  923. err = pm_runtime_get_sync(dev);
  924. if (err < 0) {
  925. pm_runtime_put_noidle(dev);
  926. dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
  927. return err;
  928. }
  929. return 0;
  930. }
  931. #endif
  932. static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
  933. static struct platform_driver omap_des_driver = {
  934. .probe = omap_des_probe,
  935. .remove = omap_des_remove,
  936. .driver = {
  937. .name = "omap-des",
  938. .pm = &omap_des_pm_ops,
  939. .of_match_table = of_match_ptr(omap_des_of_match),
  940. },
  941. };
  942. module_platform_driver(omap_des_driver);
  943. MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
  944. MODULE_LICENSE("GPL v2");
  945. MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");