irq-ls-scfg-msi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Freescale SCFG MSI(-X) support
  3. *
  4. * Copyright (C) 2016 Freescale Semiconductor.
  5. *
  6. * Author: Minghuan Lian <Minghuan.Lian@nxp.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/msi.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/irqchip/chained_irq.h>
  18. #include <linux/irqdomain.h>
  19. #include <linux/of_irq.h>
  20. #include <linux/of_pci.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/dma-iommu.h>
  24. #define MSI_IRQS_PER_MSIR 32
  25. #define MSI_MSIR_OFFSET 4
  26. #define MSI_LS1043V1_1_IRQS_PER_MSIR 8
  27. #define MSI_LS1043V1_1_MSIR_OFFSET 0x10
  28. struct ls_scfg_msi_cfg {
  29. u32 ibs_shift; /* Shift of interrupt bit select */
  30. u32 msir_irqs; /* The irq number per MSIR */
  31. u32 msir_base; /* The base address of MSIR */
  32. };
  33. struct ls_scfg_msir {
  34. struct ls_scfg_msi *msi_data;
  35. unsigned int index;
  36. unsigned int gic_irq;
  37. unsigned int bit_start;
  38. unsigned int bit_end;
  39. unsigned int srs; /* Shared interrupt register select */
  40. void __iomem *reg;
  41. };
  42. struct ls_scfg_msi {
  43. spinlock_t lock;
  44. struct platform_device *pdev;
  45. struct irq_domain *parent;
  46. struct irq_domain *msi_domain;
  47. void __iomem *regs;
  48. phys_addr_t msiir_addr;
  49. struct ls_scfg_msi_cfg *cfg;
  50. u32 msir_num;
  51. struct ls_scfg_msir *msir;
  52. u32 irqs_num;
  53. unsigned long *used;
  54. };
  55. static struct irq_chip ls_scfg_msi_irq_chip = {
  56. .name = "MSI",
  57. .irq_mask = pci_msi_mask_irq,
  58. .irq_unmask = pci_msi_unmask_irq,
  59. };
  60. static struct msi_domain_info ls_scfg_msi_domain_info = {
  61. .flags = (MSI_FLAG_USE_DEF_DOM_OPS |
  62. MSI_FLAG_USE_DEF_CHIP_OPS |
  63. MSI_FLAG_PCI_MSIX),
  64. .chip = &ls_scfg_msi_irq_chip,
  65. };
  66. static int msi_affinity_flag = 1;
  67. static int __init early_parse_ls_scfg_msi(char *p)
  68. {
  69. if (p && strncmp(p, "no-affinity", 11) == 0)
  70. msi_affinity_flag = 0;
  71. else
  72. msi_affinity_flag = 1;
  73. return 0;
  74. }
  75. early_param("lsmsi", early_parse_ls_scfg_msi);
  76. static void ls_scfg_msi_compose_msg(struct irq_data *data, struct msi_msg *msg)
  77. {
  78. struct ls_scfg_msi *msi_data = irq_data_get_irq_chip_data(data);
  79. msg->address_hi = upper_32_bits(msi_data->msiir_addr);
  80. msg->address_lo = lower_32_bits(msi_data->msiir_addr);
  81. msg->data = data->hwirq;
  82. if (msi_affinity_flag) {
  83. const struct cpumask *mask;
  84. mask = irq_data_get_effective_affinity_mask(data);
  85. msg->data |= cpumask_first(mask);
  86. }
  87. iommu_dma_map_msi_msg(data->irq, msg);
  88. }
  89. static int ls_scfg_msi_set_affinity(struct irq_data *irq_data,
  90. const struct cpumask *mask, bool force)
  91. {
  92. struct ls_scfg_msi *msi_data = irq_data_get_irq_chip_data(irq_data);
  93. u32 cpu;
  94. if (!msi_affinity_flag)
  95. return -EINVAL;
  96. if (!force)
  97. cpu = cpumask_any_and(mask, cpu_online_mask);
  98. else
  99. cpu = cpumask_first(mask);
  100. if (cpu >= msi_data->msir_num)
  101. return -EINVAL;
  102. if (msi_data->msir[cpu].gic_irq <= 0) {
  103. pr_warn("cannot bind the irq to cpu%d\n", cpu);
  104. return -EINVAL;
  105. }
  106. irq_data_update_effective_affinity(irq_data, cpumask_of(cpu));
  107. return IRQ_SET_MASK_OK;
  108. }
  109. static struct irq_chip ls_scfg_msi_parent_chip = {
  110. .name = "SCFG",
  111. .irq_compose_msi_msg = ls_scfg_msi_compose_msg,
  112. .irq_set_affinity = ls_scfg_msi_set_affinity,
  113. };
  114. static int ls_scfg_msi_domain_irq_alloc(struct irq_domain *domain,
  115. unsigned int virq,
  116. unsigned int nr_irqs,
  117. void *args)
  118. {
  119. struct ls_scfg_msi *msi_data = domain->host_data;
  120. int pos, err = 0;
  121. WARN_ON(nr_irqs != 1);
  122. spin_lock(&msi_data->lock);
  123. pos = find_first_zero_bit(msi_data->used, msi_data->irqs_num);
  124. if (pos < msi_data->irqs_num)
  125. __set_bit(pos, msi_data->used);
  126. else
  127. err = -ENOSPC;
  128. spin_unlock(&msi_data->lock);
  129. if (err)
  130. return err;
  131. irq_domain_set_info(domain, virq, pos,
  132. &ls_scfg_msi_parent_chip, msi_data,
  133. handle_simple_irq, NULL, NULL);
  134. return 0;
  135. }
  136. static void ls_scfg_msi_domain_irq_free(struct irq_domain *domain,
  137. unsigned int virq, unsigned int nr_irqs)
  138. {
  139. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  140. struct ls_scfg_msi *msi_data = irq_data_get_irq_chip_data(d);
  141. int pos;
  142. pos = d->hwirq;
  143. if (pos < 0 || pos >= msi_data->irqs_num) {
  144. pr_err("failed to teardown msi. Invalid hwirq %d\n", pos);
  145. return;
  146. }
  147. spin_lock(&msi_data->lock);
  148. __clear_bit(pos, msi_data->used);
  149. spin_unlock(&msi_data->lock);
  150. }
  151. static const struct irq_domain_ops ls_scfg_msi_domain_ops = {
  152. .alloc = ls_scfg_msi_domain_irq_alloc,
  153. .free = ls_scfg_msi_domain_irq_free,
  154. };
  155. static void ls_scfg_msi_irq_handler(struct irq_desc *desc)
  156. {
  157. struct ls_scfg_msir *msir = irq_desc_get_handler_data(desc);
  158. struct ls_scfg_msi *msi_data = msir->msi_data;
  159. unsigned long val;
  160. int pos, size, virq, hwirq;
  161. chained_irq_enter(irq_desc_get_chip(desc), desc);
  162. val = ioread32be(msir->reg);
  163. pos = msir->bit_start;
  164. size = msir->bit_end + 1;
  165. for_each_set_bit_from(pos, &val, size) {
  166. hwirq = ((msir->bit_end - pos) << msi_data->cfg->ibs_shift) |
  167. msir->srs;
  168. virq = irq_find_mapping(msi_data->parent, hwirq);
  169. if (virq)
  170. generic_handle_irq(virq);
  171. }
  172. chained_irq_exit(irq_desc_get_chip(desc), desc);
  173. }
  174. static int ls_scfg_msi_domains_init(struct ls_scfg_msi *msi_data)
  175. {
  176. /* Initialize MSI domain parent */
  177. msi_data->parent = irq_domain_add_linear(NULL,
  178. msi_data->irqs_num,
  179. &ls_scfg_msi_domain_ops,
  180. msi_data);
  181. if (!msi_data->parent) {
  182. dev_err(&msi_data->pdev->dev, "failed to create IRQ domain\n");
  183. return -ENOMEM;
  184. }
  185. msi_data->msi_domain = pci_msi_create_irq_domain(
  186. of_node_to_fwnode(msi_data->pdev->dev.of_node),
  187. &ls_scfg_msi_domain_info,
  188. msi_data->parent);
  189. if (!msi_data->msi_domain) {
  190. dev_err(&msi_data->pdev->dev, "failed to create MSI domain\n");
  191. irq_domain_remove(msi_data->parent);
  192. return -ENOMEM;
  193. }
  194. return 0;
  195. }
  196. static int ls_scfg_msi_setup_hwirq(struct ls_scfg_msi *msi_data, int index)
  197. {
  198. struct ls_scfg_msir *msir;
  199. int virq, i, hwirq;
  200. virq = platform_get_irq(msi_data->pdev, index);
  201. if (virq <= 0)
  202. return -ENODEV;
  203. msir = &msi_data->msir[index];
  204. msir->index = index;
  205. msir->msi_data = msi_data;
  206. msir->gic_irq = virq;
  207. msir->reg = msi_data->regs + msi_data->cfg->msir_base + 4 * index;
  208. if (msi_data->cfg->msir_irqs == MSI_LS1043V1_1_IRQS_PER_MSIR) {
  209. msir->bit_start = 32 - ((msir->index + 1) *
  210. MSI_LS1043V1_1_IRQS_PER_MSIR);
  211. msir->bit_end = msir->bit_start +
  212. MSI_LS1043V1_1_IRQS_PER_MSIR - 1;
  213. } else {
  214. msir->bit_start = 0;
  215. msir->bit_end = msi_data->cfg->msir_irqs - 1;
  216. }
  217. irq_set_chained_handler_and_data(msir->gic_irq,
  218. ls_scfg_msi_irq_handler,
  219. msir);
  220. if (msi_affinity_flag) {
  221. /* Associate MSIR interrupt to the cpu */
  222. irq_set_affinity(msir->gic_irq, get_cpu_mask(index));
  223. msir->srs = 0; /* This value is determined by the CPU */
  224. } else
  225. msir->srs = index;
  226. /* Release the hwirqs corresponding to this MSIR */
  227. if (!msi_affinity_flag || msir->index == 0) {
  228. for (i = 0; i < msi_data->cfg->msir_irqs; i++) {
  229. hwirq = i << msi_data->cfg->ibs_shift | msir->index;
  230. bitmap_clear(msi_data->used, hwirq, 1);
  231. }
  232. }
  233. return 0;
  234. }
  235. static int ls_scfg_msi_teardown_hwirq(struct ls_scfg_msir *msir)
  236. {
  237. struct ls_scfg_msi *msi_data = msir->msi_data;
  238. int i, hwirq;
  239. if (msir->gic_irq > 0)
  240. irq_set_chained_handler_and_data(msir->gic_irq, NULL, NULL);
  241. for (i = 0; i < msi_data->cfg->msir_irqs; i++) {
  242. hwirq = i << msi_data->cfg->ibs_shift | msir->index;
  243. bitmap_set(msi_data->used, hwirq, 1);
  244. }
  245. return 0;
  246. }
  247. static struct ls_scfg_msi_cfg ls1021_msi_cfg = {
  248. .ibs_shift = 3,
  249. .msir_irqs = MSI_IRQS_PER_MSIR,
  250. .msir_base = MSI_MSIR_OFFSET,
  251. };
  252. static struct ls_scfg_msi_cfg ls1046_msi_cfg = {
  253. .ibs_shift = 2,
  254. .msir_irqs = MSI_IRQS_PER_MSIR,
  255. .msir_base = MSI_MSIR_OFFSET,
  256. };
  257. static struct ls_scfg_msi_cfg ls1043_v1_1_msi_cfg = {
  258. .ibs_shift = 2,
  259. .msir_irqs = MSI_LS1043V1_1_IRQS_PER_MSIR,
  260. .msir_base = MSI_LS1043V1_1_MSIR_OFFSET,
  261. };
  262. static const struct of_device_id ls_scfg_msi_id[] = {
  263. /* The following two misspelled compatibles are obsolete */
  264. { .compatible = "fsl,1s1021a-msi", .data = &ls1021_msi_cfg},
  265. { .compatible = "fsl,1s1043a-msi", .data = &ls1021_msi_cfg},
  266. { .compatible = "fsl,ls1012a-msi", .data = &ls1021_msi_cfg },
  267. { .compatible = "fsl,ls1021a-msi", .data = &ls1021_msi_cfg },
  268. { .compatible = "fsl,ls1043a-msi", .data = &ls1021_msi_cfg },
  269. { .compatible = "fsl,ls1043a-v1.1-msi", .data = &ls1043_v1_1_msi_cfg },
  270. { .compatible = "fsl,ls1046a-msi", .data = &ls1046_msi_cfg },
  271. {},
  272. };
  273. MODULE_DEVICE_TABLE(of, ls_scfg_msi_id);
  274. static int ls_scfg_msi_probe(struct platform_device *pdev)
  275. {
  276. const struct of_device_id *match;
  277. struct ls_scfg_msi *msi_data;
  278. struct resource *res;
  279. int i, ret;
  280. match = of_match_device(ls_scfg_msi_id, &pdev->dev);
  281. if (!match)
  282. return -ENODEV;
  283. msi_data = devm_kzalloc(&pdev->dev, sizeof(*msi_data), GFP_KERNEL);
  284. if (!msi_data)
  285. return -ENOMEM;
  286. msi_data->cfg = (struct ls_scfg_msi_cfg *) match->data;
  287. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  288. msi_data->regs = devm_ioremap_resource(&pdev->dev, res);
  289. if (IS_ERR(msi_data->regs)) {
  290. dev_err(&pdev->dev, "failed to initialize 'regs'\n");
  291. return PTR_ERR(msi_data->regs);
  292. }
  293. msi_data->msiir_addr = res->start;
  294. msi_data->pdev = pdev;
  295. spin_lock_init(&msi_data->lock);
  296. msi_data->irqs_num = MSI_IRQS_PER_MSIR *
  297. (1 << msi_data->cfg->ibs_shift);
  298. msi_data->used = devm_kcalloc(&pdev->dev,
  299. BITS_TO_LONGS(msi_data->irqs_num),
  300. sizeof(*msi_data->used),
  301. GFP_KERNEL);
  302. if (!msi_data->used)
  303. return -ENOMEM;
  304. /*
  305. * Reserve all the hwirqs
  306. * The available hwirqs will be released in ls1_msi_setup_hwirq()
  307. */
  308. bitmap_set(msi_data->used, 0, msi_data->irqs_num);
  309. msi_data->msir_num = of_irq_count(pdev->dev.of_node);
  310. if (msi_affinity_flag) {
  311. u32 cpu_num;
  312. cpu_num = num_possible_cpus();
  313. if (msi_data->msir_num >= cpu_num)
  314. msi_data->msir_num = cpu_num;
  315. else
  316. msi_affinity_flag = 0;
  317. }
  318. msi_data->msir = devm_kcalloc(&pdev->dev, msi_data->msir_num,
  319. sizeof(*msi_data->msir),
  320. GFP_KERNEL);
  321. if (!msi_data->msir)
  322. return -ENOMEM;
  323. for (i = 0; i < msi_data->msir_num; i++)
  324. ls_scfg_msi_setup_hwirq(msi_data, i);
  325. ret = ls_scfg_msi_domains_init(msi_data);
  326. if (ret)
  327. return ret;
  328. platform_set_drvdata(pdev, msi_data);
  329. return 0;
  330. }
  331. static int ls_scfg_msi_remove(struct platform_device *pdev)
  332. {
  333. struct ls_scfg_msi *msi_data = platform_get_drvdata(pdev);
  334. int i;
  335. for (i = 0; i < msi_data->msir_num; i++)
  336. ls_scfg_msi_teardown_hwirq(&msi_data->msir[i]);
  337. irq_domain_remove(msi_data->msi_domain);
  338. irq_domain_remove(msi_data->parent);
  339. platform_set_drvdata(pdev, NULL);
  340. return 0;
  341. }
  342. static struct platform_driver ls_scfg_msi_driver = {
  343. .driver = {
  344. .name = "ls-scfg-msi",
  345. .of_match_table = ls_scfg_msi_id,
  346. },
  347. .probe = ls_scfg_msi_probe,
  348. .remove = ls_scfg_msi_remove,
  349. };
  350. module_platform_driver(ls_scfg_msi_driver);
  351. MODULE_AUTHOR("Minghuan Lian <Minghuan.Lian@nxp.com>");
  352. MODULE_DESCRIPTION("Freescale Layerscape SCFG MSI controller driver");
  353. MODULE_LICENSE("GPL v2");