flexcan.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // flexcan.c - FLEXCAN CAN controller driver
  4. //
  5. // Copyright (c) 2005-2006 Varma Electronics Oy
  6. // Copyright (c) 2009 Sascha Hauer, Pengutronix
  7. // Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
  8. // Copyright (c) 2014 David Jander, Protonic Holland
  9. //
  10. // Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  11. #include <linux/netdevice.h>
  12. #include <linux/can.h>
  13. #include <linux/can/dev.h>
  14. #include <linux/can/error.h>
  15. #include <linux/can/led.h>
  16. #include <linux/can/rx-offload.h>
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/io.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regulator/consumer.h>
  26. #define DRV_NAME "flexcan"
  27. /* 8 for RX fifo and 2 error handling */
  28. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  29. /* FLEXCAN module configuration register (CANMCR) bits */
  30. #define FLEXCAN_MCR_MDIS BIT(31)
  31. #define FLEXCAN_MCR_FRZ BIT(30)
  32. #define FLEXCAN_MCR_FEN BIT(29)
  33. #define FLEXCAN_MCR_HALT BIT(28)
  34. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  35. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  36. #define FLEXCAN_MCR_SOFTRST BIT(25)
  37. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  38. #define FLEXCAN_MCR_SUPV BIT(23)
  39. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  40. #define FLEXCAN_MCR_WRN_EN BIT(21)
  41. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  42. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  43. #define FLEXCAN_MCR_DOZE BIT(18)
  44. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  45. #define FLEXCAN_MCR_IRMQ BIT(16)
  46. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  47. #define FLEXCAN_MCR_AEN BIT(12)
  48. /* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
  49. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
  50. #define FLEXCAN_MCR_IDAM_A (0x0 << 8)
  51. #define FLEXCAN_MCR_IDAM_B (0x1 << 8)
  52. #define FLEXCAN_MCR_IDAM_C (0x2 << 8)
  53. #define FLEXCAN_MCR_IDAM_D (0x3 << 8)
  54. /* FLEXCAN control register (CANCTRL) bits */
  55. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  56. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  57. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  58. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  59. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  60. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  61. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  62. #define FLEXCAN_CTRL_LPB BIT(12)
  63. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  64. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  65. #define FLEXCAN_CTRL_SMP BIT(7)
  66. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  67. #define FLEXCAN_CTRL_TSYN BIT(5)
  68. #define FLEXCAN_CTRL_LBUF BIT(4)
  69. #define FLEXCAN_CTRL_LOM BIT(3)
  70. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  71. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  72. #define FLEXCAN_CTRL_ERR_STATE \
  73. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  74. FLEXCAN_CTRL_BOFF_MSK)
  75. #define FLEXCAN_CTRL_ERR_ALL \
  76. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  77. /* FLEXCAN control register 2 (CTRL2) bits */
  78. #define FLEXCAN_CTRL2_ECRWRE BIT(29)
  79. #define FLEXCAN_CTRL2_WRMFRZ BIT(28)
  80. #define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
  81. #define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
  82. #define FLEXCAN_CTRL2_MRP BIT(18)
  83. #define FLEXCAN_CTRL2_RRS BIT(17)
  84. #define FLEXCAN_CTRL2_EACEN BIT(16)
  85. /* FLEXCAN memory error control register (MECR) bits */
  86. #define FLEXCAN_MECR_ECRWRDIS BIT(31)
  87. #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
  88. #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
  89. #define FLEXCAN_MECR_CEI_MSK BIT(16)
  90. #define FLEXCAN_MECR_HAERRIE BIT(15)
  91. #define FLEXCAN_MECR_FAERRIE BIT(14)
  92. #define FLEXCAN_MECR_EXTERRIE BIT(13)
  93. #define FLEXCAN_MECR_RERRDIS BIT(9)
  94. #define FLEXCAN_MECR_ECCDIS BIT(8)
  95. #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
  96. /* FLEXCAN error and status register (ESR) bits */
  97. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  98. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  99. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  100. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  101. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  102. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  103. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  104. #define FLEXCAN_ESR_STF_ERR BIT(10)
  105. #define FLEXCAN_ESR_TX_WRN BIT(9)
  106. #define FLEXCAN_ESR_RX_WRN BIT(8)
  107. #define FLEXCAN_ESR_IDLE BIT(7)
  108. #define FLEXCAN_ESR_TXRX BIT(6)
  109. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  110. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  111. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  112. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  113. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  114. #define FLEXCAN_ESR_ERR_INT BIT(1)
  115. #define FLEXCAN_ESR_WAK_INT BIT(0)
  116. #define FLEXCAN_ESR_ERR_BUS \
  117. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  118. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  119. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  120. #define FLEXCAN_ESR_ERR_STATE \
  121. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  122. #define FLEXCAN_ESR_ERR_ALL \
  123. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  124. #define FLEXCAN_ESR_ALL_INT \
  125. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  126. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  127. /* FLEXCAN interrupt flag register (IFLAG) bits */
  128. /* Errata ERR005829 step7: Reserve first valid MB */
  129. #define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
  130. #define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
  131. #define FLEXCAN_TX_MB 63
  132. #define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP + 1)
  133. #define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST (FLEXCAN_TX_MB - 1)
  134. #define FLEXCAN_IFLAG_MB(x) BIT((x) & 0x1f)
  135. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  136. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  137. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  138. /* FLEXCAN message buffers */
  139. #define FLEXCAN_MB_CODE_MASK (0xf << 24)
  140. #define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
  141. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  142. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  143. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  144. #define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
  145. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  146. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  147. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  148. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  149. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  150. #define FLEXCAN_MB_CNT_SRR BIT(22)
  151. #define FLEXCAN_MB_CNT_IDE BIT(21)
  152. #define FLEXCAN_MB_CNT_RTR BIT(20)
  153. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  154. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  155. #define FLEXCAN_TIMEOUT_US (250)
  156. /* FLEXCAN hardware feature flags
  157. *
  158. * Below is some version info we got:
  159. * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
  160. * Filter? connected? Passive detection ception in MB
  161. * MX25 FlexCAN2 03.00.00.00 no no no no no
  162. * MX28 FlexCAN2 03.00.04.00 yes yes no no no
  163. * MX35 FlexCAN2 03.00.00.00 no no no no no
  164. * MX53 FlexCAN2 03.00.00.00 yes no no no no
  165. * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
  166. * VF610 FlexCAN3 ? no yes no yes yes?
  167. * LS1021A FlexCAN2 03.00.04.00 no yes no no yes
  168. *
  169. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  170. */
  171. #define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
  172. #define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
  173. #define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
  174. #define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
  175. #define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
  176. #define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
  177. #define FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN BIT(7) /* default to BE register access */
  178. /* Structure of the message buffer */
  179. struct flexcan_mb {
  180. u32 can_ctrl;
  181. u32 can_id;
  182. u32 data[2];
  183. };
  184. /* Structure of the hardware registers */
  185. struct flexcan_regs {
  186. u32 mcr; /* 0x00 */
  187. u32 ctrl; /* 0x04 */
  188. u32 timer; /* 0x08 */
  189. u32 _reserved1; /* 0x0c */
  190. u32 rxgmask; /* 0x10 */
  191. u32 rx14mask; /* 0x14 */
  192. u32 rx15mask; /* 0x18 */
  193. u32 ecr; /* 0x1c */
  194. u32 esr; /* 0x20 */
  195. u32 imask2; /* 0x24 */
  196. u32 imask1; /* 0x28 */
  197. u32 iflag2; /* 0x2c */
  198. u32 iflag1; /* 0x30 */
  199. union { /* 0x34 */
  200. u32 gfwr_mx28; /* MX28, MX53 */
  201. u32 ctrl2; /* MX6, VF610 */
  202. };
  203. u32 esr2; /* 0x38 */
  204. u32 imeur; /* 0x3c */
  205. u32 lrfr; /* 0x40 */
  206. u32 crcr; /* 0x44 */
  207. u32 rxfgmask; /* 0x48 */
  208. u32 rxfir; /* 0x4c */
  209. u32 _reserved3[12]; /* 0x50 */
  210. struct flexcan_mb mb[64]; /* 0x80 */
  211. /* FIFO-mode:
  212. * MB
  213. * 0x080...0x08f 0 RX message buffer
  214. * 0x090...0x0df 1-5 reserverd
  215. * 0x0e0...0x0ff 6-7 8 entry ID table
  216. * (mx25, mx28, mx35, mx53)
  217. * 0x0e0...0x2df 6-7..37 8..128 entry ID table
  218. * size conf'ed via ctrl2::RFFN
  219. * (mx6, vf610)
  220. */
  221. u32 _reserved4[256]; /* 0x480 */
  222. u32 rximr[64]; /* 0x880 */
  223. u32 _reserved5[24]; /* 0x980 */
  224. u32 gfwr_mx6; /* 0x9e0 - MX6 */
  225. u32 _reserved6[63]; /* 0x9e4 */
  226. u32 mecr; /* 0xae0 */
  227. u32 erriar; /* 0xae4 */
  228. u32 erridpr; /* 0xae8 */
  229. u32 errippr; /* 0xaec */
  230. u32 rerrar; /* 0xaf0 */
  231. u32 rerrdr; /* 0xaf4 */
  232. u32 rerrsynr; /* 0xaf8 */
  233. u32 errsr; /* 0xafc */
  234. };
  235. struct flexcan_devtype_data {
  236. u32 quirks; /* quirks needed for different IP cores */
  237. };
  238. struct flexcan_priv {
  239. struct can_priv can;
  240. struct can_rx_offload offload;
  241. struct flexcan_regs __iomem *regs;
  242. struct flexcan_mb __iomem *tx_mb_reserved;
  243. u32 reg_ctrl_default;
  244. u32 reg_imask1_default;
  245. u32 reg_imask2_default;
  246. struct clk *clk_ipg;
  247. struct clk *clk_per;
  248. const struct flexcan_devtype_data *devtype_data;
  249. struct regulator *reg_xceiver;
  250. /* Read and Write APIs */
  251. u32 (*read)(void __iomem *addr);
  252. void (*write)(u32 val, void __iomem *addr);
  253. };
  254. static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
  255. .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
  256. FLEXCAN_QUIRK_BROKEN_PERR_STATE |
  257. FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN,
  258. };
  259. static const struct flexcan_devtype_data fsl_imx25_devtype_data = {
  260. .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
  261. FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  262. };
  263. static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
  264. .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  265. };
  266. static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  267. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  268. FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  269. };
  270. static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
  271. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  272. FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
  273. FLEXCAN_QUIRK_BROKEN_PERR_STATE,
  274. };
  275. static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
  276. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
  277. FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
  278. };
  279. static const struct can_bittiming_const flexcan_bittiming_const = {
  280. .name = DRV_NAME,
  281. .tseg1_min = 4,
  282. .tseg1_max = 16,
  283. .tseg2_min = 2,
  284. .tseg2_max = 8,
  285. .sjw_max = 4,
  286. .brp_min = 1,
  287. .brp_max = 256,
  288. .brp_inc = 1,
  289. };
  290. /* FlexCAN module is essentially modelled as a little-endian IP in most
  291. * SoCs, i.e the registers as well as the message buffer areas are
  292. * implemented in a little-endian fashion.
  293. *
  294. * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
  295. * module in a big-endian fashion (i.e the registers as well as the
  296. * message buffer areas are implemented in a big-endian way).
  297. *
  298. * In addition, the FlexCAN module can be found on SoCs having ARM or
  299. * PPC cores. So, we need to abstract off the register read/write
  300. * functions, ensuring that these cater to all the combinations of module
  301. * endianness and underlying CPU endianness.
  302. */
  303. static inline u32 flexcan_read_be(void __iomem *addr)
  304. {
  305. return ioread32be(addr);
  306. }
  307. static inline void flexcan_write_be(u32 val, void __iomem *addr)
  308. {
  309. iowrite32be(val, addr);
  310. }
  311. static inline u32 flexcan_read_le(void __iomem *addr)
  312. {
  313. return ioread32(addr);
  314. }
  315. static inline void flexcan_write_le(u32 val, void __iomem *addr)
  316. {
  317. iowrite32(val, addr);
  318. }
  319. static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
  320. {
  321. struct flexcan_regs __iomem *regs = priv->regs;
  322. u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
  323. priv->write(reg_ctrl, &regs->ctrl);
  324. }
  325. static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
  326. {
  327. struct flexcan_regs __iomem *regs = priv->regs;
  328. u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
  329. priv->write(reg_ctrl, &regs->ctrl);
  330. }
  331. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  332. {
  333. if (!priv->reg_xceiver)
  334. return 0;
  335. return regulator_enable(priv->reg_xceiver);
  336. }
  337. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  338. {
  339. if (!priv->reg_xceiver)
  340. return 0;
  341. return regulator_disable(priv->reg_xceiver);
  342. }
  343. static int flexcan_chip_enable(struct flexcan_priv *priv)
  344. {
  345. struct flexcan_regs __iomem *regs = priv->regs;
  346. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  347. u32 reg;
  348. reg = priv->read(&regs->mcr);
  349. reg &= ~FLEXCAN_MCR_MDIS;
  350. priv->write(reg, &regs->mcr);
  351. while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  352. udelay(10);
  353. if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  354. return -ETIMEDOUT;
  355. return 0;
  356. }
  357. static int flexcan_chip_disable(struct flexcan_priv *priv)
  358. {
  359. struct flexcan_regs __iomem *regs = priv->regs;
  360. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  361. u32 reg;
  362. reg = priv->read(&regs->mcr);
  363. reg |= FLEXCAN_MCR_MDIS;
  364. priv->write(reg, &regs->mcr);
  365. while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  366. udelay(10);
  367. if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  368. return -ETIMEDOUT;
  369. return 0;
  370. }
  371. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  372. {
  373. struct flexcan_regs __iomem *regs = priv->regs;
  374. unsigned int timeout;
  375. u32 bitrate = priv->can.bittiming.bitrate;
  376. u32 reg;
  377. if (bitrate)
  378. timeout = 1000 * 1000 * 10 / bitrate;
  379. else
  380. timeout = FLEXCAN_TIMEOUT_US / 10;
  381. reg = priv->read(&regs->mcr);
  382. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT;
  383. priv->write(reg, &regs->mcr);
  384. while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  385. udelay(100);
  386. if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  387. return -ETIMEDOUT;
  388. return 0;
  389. }
  390. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  391. {
  392. struct flexcan_regs __iomem *regs = priv->regs;
  393. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  394. u32 reg;
  395. reg = priv->read(&regs->mcr);
  396. reg &= ~FLEXCAN_MCR_HALT;
  397. priv->write(reg, &regs->mcr);
  398. while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  399. udelay(10);
  400. if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  401. return -ETIMEDOUT;
  402. return 0;
  403. }
  404. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  405. {
  406. struct flexcan_regs __iomem *regs = priv->regs;
  407. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  408. priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  409. while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  410. udelay(10);
  411. if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  412. return -ETIMEDOUT;
  413. return 0;
  414. }
  415. static int __flexcan_get_berr_counter(const struct net_device *dev,
  416. struct can_berr_counter *bec)
  417. {
  418. const struct flexcan_priv *priv = netdev_priv(dev);
  419. struct flexcan_regs __iomem *regs = priv->regs;
  420. u32 reg = priv->read(&regs->ecr);
  421. bec->txerr = (reg >> 0) & 0xff;
  422. bec->rxerr = (reg >> 8) & 0xff;
  423. return 0;
  424. }
  425. static int flexcan_get_berr_counter(const struct net_device *dev,
  426. struct can_berr_counter *bec)
  427. {
  428. const struct flexcan_priv *priv = netdev_priv(dev);
  429. int err;
  430. err = clk_prepare_enable(priv->clk_ipg);
  431. if (err)
  432. return err;
  433. err = clk_prepare_enable(priv->clk_per);
  434. if (err)
  435. goto out_disable_ipg;
  436. err = __flexcan_get_berr_counter(dev, bec);
  437. clk_disable_unprepare(priv->clk_per);
  438. out_disable_ipg:
  439. clk_disable_unprepare(priv->clk_ipg);
  440. return err;
  441. }
  442. static netdev_tx_t flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  443. {
  444. const struct flexcan_priv *priv = netdev_priv(dev);
  445. struct flexcan_regs __iomem *regs = priv->regs;
  446. struct can_frame *cf = (struct can_frame *)skb->data;
  447. u32 can_id;
  448. u32 data;
  449. u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
  450. if (can_dropped_invalid_skb(dev, skb))
  451. return NETDEV_TX_OK;
  452. netif_stop_queue(dev);
  453. if (cf->can_id & CAN_EFF_FLAG) {
  454. can_id = cf->can_id & CAN_EFF_MASK;
  455. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  456. } else {
  457. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  458. }
  459. if (cf->can_id & CAN_RTR_FLAG)
  460. ctrl |= FLEXCAN_MB_CNT_RTR;
  461. if (cf->can_dlc > 0) {
  462. data = be32_to_cpup((__be32 *)&cf->data[0]);
  463. priv->write(data, &regs->mb[FLEXCAN_TX_MB].data[0]);
  464. }
  465. if (cf->can_dlc > 4) {
  466. data = be32_to_cpup((__be32 *)&cf->data[4]);
  467. priv->write(data, &regs->mb[FLEXCAN_TX_MB].data[1]);
  468. }
  469. can_put_echo_skb(skb, dev, 0);
  470. priv->write(can_id, &regs->mb[FLEXCAN_TX_MB].can_id);
  471. priv->write(ctrl, &regs->mb[FLEXCAN_TX_MB].can_ctrl);
  472. /* Errata ERR005829 step8:
  473. * Write twice INACTIVE(0x8) code to first MB.
  474. */
  475. priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  476. &priv->tx_mb_reserved->can_ctrl);
  477. priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  478. &priv->tx_mb_reserved->can_ctrl);
  479. return NETDEV_TX_OK;
  480. }
  481. static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
  482. {
  483. struct flexcan_priv *priv = netdev_priv(dev);
  484. struct flexcan_regs __iomem *regs = priv->regs;
  485. struct sk_buff *skb;
  486. struct can_frame *cf;
  487. bool rx_errors = false, tx_errors = false;
  488. u32 timestamp;
  489. int err;
  490. timestamp = priv->read(&regs->timer) << 16;
  491. skb = alloc_can_err_skb(dev, &cf);
  492. if (unlikely(!skb))
  493. return;
  494. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  495. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  496. netdev_dbg(dev, "BIT1_ERR irq\n");
  497. cf->data[2] |= CAN_ERR_PROT_BIT1;
  498. tx_errors = true;
  499. }
  500. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  501. netdev_dbg(dev, "BIT0_ERR irq\n");
  502. cf->data[2] |= CAN_ERR_PROT_BIT0;
  503. tx_errors = true;
  504. }
  505. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  506. netdev_dbg(dev, "ACK_ERR irq\n");
  507. cf->can_id |= CAN_ERR_ACK;
  508. cf->data[3] = CAN_ERR_PROT_LOC_ACK;
  509. tx_errors = true;
  510. }
  511. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  512. netdev_dbg(dev, "CRC_ERR irq\n");
  513. cf->data[2] |= CAN_ERR_PROT_BIT;
  514. cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
  515. rx_errors = true;
  516. }
  517. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  518. netdev_dbg(dev, "FRM_ERR irq\n");
  519. cf->data[2] |= CAN_ERR_PROT_FORM;
  520. rx_errors = true;
  521. }
  522. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  523. netdev_dbg(dev, "STF_ERR irq\n");
  524. cf->data[2] |= CAN_ERR_PROT_STUFF;
  525. rx_errors = true;
  526. }
  527. priv->can.can_stats.bus_error++;
  528. if (rx_errors)
  529. dev->stats.rx_errors++;
  530. if (tx_errors)
  531. dev->stats.tx_errors++;
  532. err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
  533. if (err)
  534. dev->stats.rx_fifo_errors++;
  535. }
  536. static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
  537. {
  538. struct flexcan_priv *priv = netdev_priv(dev);
  539. struct flexcan_regs __iomem *regs = priv->regs;
  540. struct sk_buff *skb;
  541. struct can_frame *cf;
  542. enum can_state new_state, rx_state, tx_state;
  543. int flt;
  544. struct can_berr_counter bec;
  545. u32 timestamp;
  546. int err;
  547. timestamp = priv->read(&regs->timer) << 16;
  548. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  549. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  550. tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
  551. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  552. rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
  553. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  554. new_state = max(tx_state, rx_state);
  555. } else {
  556. __flexcan_get_berr_counter(dev, &bec);
  557. new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
  558. CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
  559. rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
  560. tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
  561. }
  562. /* state hasn't changed */
  563. if (likely(new_state == priv->can.state))
  564. return;
  565. skb = alloc_can_err_skb(dev, &cf);
  566. if (unlikely(!skb))
  567. return;
  568. can_change_state(dev, cf, tx_state, rx_state);
  569. if (unlikely(new_state == CAN_STATE_BUS_OFF))
  570. can_bus_off(dev);
  571. err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
  572. if (err)
  573. dev->stats.rx_fifo_errors++;
  574. }
  575. static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
  576. {
  577. return container_of(offload, struct flexcan_priv, offload);
  578. }
  579. static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
  580. struct can_frame *cf,
  581. u32 *timestamp, unsigned int n)
  582. {
  583. struct flexcan_priv *priv = rx_offload_to_priv(offload);
  584. struct flexcan_regs __iomem *regs = priv->regs;
  585. struct flexcan_mb __iomem *mb = &regs->mb[n];
  586. u32 reg_ctrl, reg_id, reg_iflag1;
  587. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  588. u32 code;
  589. do {
  590. reg_ctrl = priv->read(&mb->can_ctrl);
  591. } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
  592. /* is this MB empty? */
  593. code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
  594. if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
  595. (code != FLEXCAN_MB_CODE_RX_OVERRUN))
  596. return 0;
  597. if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
  598. /* This MB was overrun, we lost data */
  599. offload->dev->stats.rx_over_errors++;
  600. offload->dev->stats.rx_errors++;
  601. }
  602. } else {
  603. reg_iflag1 = priv->read(&regs->iflag1);
  604. if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
  605. return 0;
  606. reg_ctrl = priv->read(&mb->can_ctrl);
  607. }
  608. /* increase timstamp to full 32 bit */
  609. *timestamp = reg_ctrl << 16;
  610. reg_id = priv->read(&mb->can_id);
  611. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  612. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  613. else
  614. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  615. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  616. cf->can_id |= CAN_RTR_FLAG;
  617. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  618. *(__be32 *)(cf->data + 0) = cpu_to_be32(priv->read(&mb->data[0]));
  619. *(__be32 *)(cf->data + 4) = cpu_to_be32(priv->read(&mb->data[1]));
  620. /* mark as read */
  621. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  622. /* Clear IRQ */
  623. if (n < 32)
  624. priv->write(BIT(n), &regs->iflag1);
  625. else
  626. priv->write(BIT(n - 32), &regs->iflag2);
  627. } else {
  628. priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  629. }
  630. /* Read the Free Running Timer. It is optional but recommended
  631. * to unlock Mailbox as soon as possible and make it available
  632. * for reception.
  633. */
  634. priv->read(&regs->timer);
  635. return 1;
  636. }
  637. static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
  638. {
  639. struct flexcan_regs __iomem *regs = priv->regs;
  640. u32 iflag1, iflag2;
  641. iflag2 = priv->read(&regs->iflag2) & priv->reg_imask2_default &
  642. ~FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB);
  643. iflag1 = priv->read(&regs->iflag1) & priv->reg_imask1_default;
  644. return (u64)iflag2 << 32 | iflag1;
  645. }
  646. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  647. {
  648. struct net_device *dev = dev_id;
  649. struct net_device_stats *stats = &dev->stats;
  650. struct flexcan_priv *priv = netdev_priv(dev);
  651. struct flexcan_regs __iomem *regs = priv->regs;
  652. irqreturn_t handled = IRQ_NONE;
  653. u32 reg_iflag2, reg_esr;
  654. enum can_state last_state = priv->can.state;
  655. /* reception interrupt */
  656. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  657. u64 reg_iflag;
  658. int ret;
  659. while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
  660. handled = IRQ_HANDLED;
  661. ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
  662. reg_iflag);
  663. if (!ret)
  664. break;
  665. }
  666. } else {
  667. u32 reg_iflag1;
  668. reg_iflag1 = priv->read(&regs->iflag1);
  669. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
  670. handled = IRQ_HANDLED;
  671. can_rx_offload_irq_offload_fifo(&priv->offload);
  672. }
  673. /* FIFO overflow interrupt */
  674. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  675. handled = IRQ_HANDLED;
  676. priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
  677. &regs->iflag1);
  678. dev->stats.rx_over_errors++;
  679. dev->stats.rx_errors++;
  680. }
  681. }
  682. reg_iflag2 = priv->read(&regs->iflag2);
  683. /* transmission complete interrupt */
  684. if (reg_iflag2 & FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB)) {
  685. u32 reg_ctrl = priv->read(&regs->mb[FLEXCAN_TX_MB].can_ctrl);
  686. handled = IRQ_HANDLED;
  687. stats->tx_bytes += can_rx_offload_get_echo_skb(&priv->offload,
  688. 0, reg_ctrl << 16);
  689. stats->tx_packets++;
  690. can_led_event(dev, CAN_LED_EVENT_TX);
  691. /* after sending a RTR frame MB is in RX mode */
  692. priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  693. &regs->mb[FLEXCAN_TX_MB].can_ctrl);
  694. priv->write(FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB), &regs->iflag2);
  695. netif_wake_queue(dev);
  696. }
  697. reg_esr = priv->read(&regs->esr);
  698. /* ACK all bus error and state change IRQ sources */
  699. if (reg_esr & FLEXCAN_ESR_ALL_INT) {
  700. handled = IRQ_HANDLED;
  701. priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  702. }
  703. /* state change interrupt or broken error state quirk fix is enabled */
  704. if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  705. (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
  706. FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
  707. flexcan_irq_state(dev, reg_esr);
  708. /* bus error IRQ - handle if bus error reporting is activated */
  709. if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
  710. (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
  711. flexcan_irq_bus_err(dev, reg_esr);
  712. /* availability of error interrupt among state transitions in case
  713. * bus error reporting is de-activated and
  714. * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
  715. * +--------------------------------------------------------------+
  716. * | +----------------------------------------------+ [stopped / |
  717. * | | | sleeping] -+
  718. * +-+-> active <-> warning <-> passive -> bus off -+
  719. * ___________^^^^^^^^^^^^_______________________________
  720. * disabled(1) enabled disabled
  721. *
  722. * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
  723. */
  724. if ((last_state != priv->can.state) &&
  725. (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
  726. !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
  727. switch (priv->can.state) {
  728. case CAN_STATE_ERROR_ACTIVE:
  729. if (priv->devtype_data->quirks &
  730. FLEXCAN_QUIRK_BROKEN_WERR_STATE)
  731. flexcan_error_irq_enable(priv);
  732. else
  733. flexcan_error_irq_disable(priv);
  734. break;
  735. case CAN_STATE_ERROR_WARNING:
  736. flexcan_error_irq_enable(priv);
  737. break;
  738. case CAN_STATE_ERROR_PASSIVE:
  739. case CAN_STATE_BUS_OFF:
  740. flexcan_error_irq_disable(priv);
  741. break;
  742. default:
  743. break;
  744. }
  745. }
  746. return handled;
  747. }
  748. static void flexcan_set_bittiming(struct net_device *dev)
  749. {
  750. const struct flexcan_priv *priv = netdev_priv(dev);
  751. const struct can_bittiming *bt = &priv->can.bittiming;
  752. struct flexcan_regs __iomem *regs = priv->regs;
  753. u32 reg;
  754. reg = priv->read(&regs->ctrl);
  755. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  756. FLEXCAN_CTRL_RJW(0x3) |
  757. FLEXCAN_CTRL_PSEG1(0x7) |
  758. FLEXCAN_CTRL_PSEG2(0x7) |
  759. FLEXCAN_CTRL_PROPSEG(0x7) |
  760. FLEXCAN_CTRL_LPB |
  761. FLEXCAN_CTRL_SMP |
  762. FLEXCAN_CTRL_LOM);
  763. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  764. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  765. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  766. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  767. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  768. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  769. reg |= FLEXCAN_CTRL_LPB;
  770. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  771. reg |= FLEXCAN_CTRL_LOM;
  772. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  773. reg |= FLEXCAN_CTRL_SMP;
  774. netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
  775. priv->write(reg, &regs->ctrl);
  776. /* print chip status */
  777. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  778. priv->read(&regs->mcr), priv->read(&regs->ctrl));
  779. }
  780. /* flexcan_chip_start
  781. *
  782. * this functions is entered with clocks enabled
  783. *
  784. */
  785. static int flexcan_chip_start(struct net_device *dev)
  786. {
  787. struct flexcan_priv *priv = netdev_priv(dev);
  788. struct flexcan_regs __iomem *regs = priv->regs;
  789. u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
  790. int err, i;
  791. /* enable module */
  792. err = flexcan_chip_enable(priv);
  793. if (err)
  794. return err;
  795. /* soft reset */
  796. err = flexcan_chip_softreset(priv);
  797. if (err)
  798. goto out_chip_disable;
  799. flexcan_set_bittiming(dev);
  800. /* MCR
  801. *
  802. * enable freeze
  803. * enable fifo
  804. * halt now
  805. * only supervisor access
  806. * enable warning int
  807. * disable local echo
  808. * enable individual RX masking
  809. * choose format C
  810. * set max mailbox number
  811. */
  812. reg_mcr = priv->read(&regs->mcr);
  813. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  814. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
  815. FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
  816. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(FLEXCAN_TX_MB);
  817. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
  818. reg_mcr &= ~FLEXCAN_MCR_FEN;
  819. else
  820. reg_mcr |= FLEXCAN_MCR_FEN;
  821. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  822. priv->write(reg_mcr, &regs->mcr);
  823. /* CTRL
  824. *
  825. * disable timer sync feature
  826. *
  827. * disable auto busoff recovery
  828. * transmit lowest buffer first
  829. *
  830. * enable tx and rx warning interrupt
  831. * enable bus off interrupt
  832. * (== FLEXCAN_CTRL_ERR_STATE)
  833. */
  834. reg_ctrl = priv->read(&regs->ctrl);
  835. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  836. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  837. FLEXCAN_CTRL_ERR_STATE;
  838. /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  839. * on most Flexcan cores, too. Otherwise we don't get
  840. * any error warning or passive interrupts.
  841. */
  842. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
  843. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  844. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  845. else
  846. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  847. /* save for later use */
  848. priv->reg_ctrl_default = reg_ctrl;
  849. /* leave interrupts disabled for now */
  850. reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
  851. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  852. priv->write(reg_ctrl, &regs->ctrl);
  853. if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
  854. reg_ctrl2 = priv->read(&regs->ctrl2);
  855. reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
  856. priv->write(reg_ctrl2, &regs->ctrl2);
  857. }
  858. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  859. for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++) {
  860. priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
  861. &regs->mb[i].can_ctrl);
  862. }
  863. } else {
  864. /* clear and invalidate unused mailboxes first */
  865. for (i = FLEXCAN_TX_MB_RESERVED_OFF_FIFO; i < ARRAY_SIZE(regs->mb); i++) {
  866. priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
  867. &regs->mb[i].can_ctrl);
  868. }
  869. }
  870. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  871. priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  872. &priv->tx_mb_reserved->can_ctrl);
  873. /* mark TX mailbox as INACTIVE */
  874. priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  875. &regs->mb[FLEXCAN_TX_MB].can_ctrl);
  876. /* acceptance mask/acceptance code (accept everything) */
  877. priv->write(0x0, &regs->rxgmask);
  878. priv->write(0x0, &regs->rx14mask);
  879. priv->write(0x0, &regs->rx15mask);
  880. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
  881. priv->write(0x0, &regs->rxfgmask);
  882. /* clear acceptance filters */
  883. for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
  884. priv->write(0, &regs->rximr[i]);
  885. /* On Vybrid, disable memory error detection interrupts
  886. * and freeze mode.
  887. * This also works around errata e5295 which generates
  888. * false positive memory errors and put the device in
  889. * freeze mode.
  890. */
  891. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
  892. /* Follow the protocol as described in "Detection
  893. * and Correction of Memory Errors" to write to
  894. * MECR register
  895. */
  896. reg_ctrl2 = priv->read(&regs->ctrl2);
  897. reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
  898. priv->write(reg_ctrl2, &regs->ctrl2);
  899. reg_mecr = priv->read(&regs->mecr);
  900. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  901. priv->write(reg_mecr, &regs->mecr);
  902. reg_mecr |= FLEXCAN_MECR_ECCDIS;
  903. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  904. FLEXCAN_MECR_FANCEI_MSK);
  905. priv->write(reg_mecr, &regs->mecr);
  906. }
  907. err = flexcan_transceiver_enable(priv);
  908. if (err)
  909. goto out_chip_disable;
  910. /* synchronize with the can bus */
  911. err = flexcan_chip_unfreeze(priv);
  912. if (err)
  913. goto out_transceiver_disable;
  914. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  915. /* enable interrupts atomically */
  916. disable_irq(dev->irq);
  917. priv->write(priv->reg_ctrl_default, &regs->ctrl);
  918. priv->write(priv->reg_imask1_default, &regs->imask1);
  919. priv->write(priv->reg_imask2_default, &regs->imask2);
  920. enable_irq(dev->irq);
  921. /* print chip status */
  922. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  923. priv->read(&regs->mcr), priv->read(&regs->ctrl));
  924. return 0;
  925. out_transceiver_disable:
  926. flexcan_transceiver_disable(priv);
  927. out_chip_disable:
  928. flexcan_chip_disable(priv);
  929. return err;
  930. }
  931. /* __flexcan_chip_stop
  932. *
  933. * this function is entered with clocks enabled
  934. */
  935. static int __flexcan_chip_stop(struct net_device *dev, bool disable_on_error)
  936. {
  937. struct flexcan_priv *priv = netdev_priv(dev);
  938. struct flexcan_regs __iomem *regs = priv->regs;
  939. int err;
  940. /* freeze + disable module */
  941. err = flexcan_chip_freeze(priv);
  942. if (err && !disable_on_error)
  943. return err;
  944. err = flexcan_chip_disable(priv);
  945. if (err && !disable_on_error)
  946. goto out_chip_unfreeze;
  947. /* Disable all interrupts */
  948. priv->write(0, &regs->imask2);
  949. priv->write(0, &regs->imask1);
  950. priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  951. &regs->ctrl);
  952. flexcan_transceiver_disable(priv);
  953. priv->can.state = CAN_STATE_STOPPED;
  954. return 0;
  955. out_chip_unfreeze:
  956. flexcan_chip_unfreeze(priv);
  957. return err;
  958. }
  959. static inline int flexcan_chip_stop_disable_on_error(struct net_device *dev)
  960. {
  961. return __flexcan_chip_stop(dev, true);
  962. }
  963. static inline int flexcan_chip_stop(struct net_device *dev)
  964. {
  965. return __flexcan_chip_stop(dev, false);
  966. }
  967. static int flexcan_open(struct net_device *dev)
  968. {
  969. struct flexcan_priv *priv = netdev_priv(dev);
  970. int err;
  971. err = clk_prepare_enable(priv->clk_ipg);
  972. if (err)
  973. return err;
  974. err = clk_prepare_enable(priv->clk_per);
  975. if (err)
  976. goto out_disable_ipg;
  977. err = open_candev(dev);
  978. if (err)
  979. goto out_disable_per;
  980. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  981. if (err)
  982. goto out_close;
  983. /* start chip and queuing */
  984. err = flexcan_chip_start(dev);
  985. if (err)
  986. goto out_free_irq;
  987. can_led_event(dev, CAN_LED_EVENT_OPEN);
  988. can_rx_offload_enable(&priv->offload);
  989. netif_start_queue(dev);
  990. return 0;
  991. out_free_irq:
  992. free_irq(dev->irq, dev);
  993. out_close:
  994. close_candev(dev);
  995. out_disable_per:
  996. clk_disable_unprepare(priv->clk_per);
  997. out_disable_ipg:
  998. clk_disable_unprepare(priv->clk_ipg);
  999. return err;
  1000. }
  1001. static int flexcan_close(struct net_device *dev)
  1002. {
  1003. struct flexcan_priv *priv = netdev_priv(dev);
  1004. netif_stop_queue(dev);
  1005. can_rx_offload_disable(&priv->offload);
  1006. flexcan_chip_stop_disable_on_error(dev);
  1007. free_irq(dev->irq, dev);
  1008. clk_disable_unprepare(priv->clk_per);
  1009. clk_disable_unprepare(priv->clk_ipg);
  1010. close_candev(dev);
  1011. can_led_event(dev, CAN_LED_EVENT_STOP);
  1012. return 0;
  1013. }
  1014. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  1015. {
  1016. int err;
  1017. switch (mode) {
  1018. case CAN_MODE_START:
  1019. err = flexcan_chip_start(dev);
  1020. if (err)
  1021. return err;
  1022. netif_wake_queue(dev);
  1023. break;
  1024. default:
  1025. return -EOPNOTSUPP;
  1026. }
  1027. return 0;
  1028. }
  1029. static const struct net_device_ops flexcan_netdev_ops = {
  1030. .ndo_open = flexcan_open,
  1031. .ndo_stop = flexcan_close,
  1032. .ndo_start_xmit = flexcan_start_xmit,
  1033. .ndo_change_mtu = can_change_mtu,
  1034. };
  1035. static int register_flexcandev(struct net_device *dev)
  1036. {
  1037. struct flexcan_priv *priv = netdev_priv(dev);
  1038. struct flexcan_regs __iomem *regs = priv->regs;
  1039. u32 reg, err;
  1040. err = clk_prepare_enable(priv->clk_ipg);
  1041. if (err)
  1042. return err;
  1043. err = clk_prepare_enable(priv->clk_per);
  1044. if (err)
  1045. goto out_disable_ipg;
  1046. /* select "bus clock", chip must be disabled */
  1047. err = flexcan_chip_disable(priv);
  1048. if (err)
  1049. goto out_disable_per;
  1050. reg = priv->read(&regs->ctrl);
  1051. reg |= FLEXCAN_CTRL_CLK_SRC;
  1052. priv->write(reg, &regs->ctrl);
  1053. err = flexcan_chip_enable(priv);
  1054. if (err)
  1055. goto out_chip_disable;
  1056. /* set freeze, halt */
  1057. err = flexcan_chip_freeze(priv);
  1058. if (err)
  1059. goto out_chip_disable;
  1060. /* activate FIFO, restrict register access */
  1061. reg = priv->read(&regs->mcr);
  1062. reg |= FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  1063. priv->write(reg, &regs->mcr);
  1064. /* Currently we only support newer versions of this core
  1065. * featuring a RX hardware FIFO (although this driver doesn't
  1066. * make use of it on some cores). Older cores, found on some
  1067. * Coldfire derivates are not tested.
  1068. */
  1069. reg = priv->read(&regs->mcr);
  1070. if (!(reg & FLEXCAN_MCR_FEN)) {
  1071. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  1072. err = -ENODEV;
  1073. goto out_chip_disable;
  1074. }
  1075. err = register_candev(dev);
  1076. /* disable core and turn off clocks */
  1077. out_chip_disable:
  1078. flexcan_chip_disable(priv);
  1079. out_disable_per:
  1080. clk_disable_unprepare(priv->clk_per);
  1081. out_disable_ipg:
  1082. clk_disable_unprepare(priv->clk_ipg);
  1083. return err;
  1084. }
  1085. static void unregister_flexcandev(struct net_device *dev)
  1086. {
  1087. unregister_candev(dev);
  1088. }
  1089. static const struct of_device_id flexcan_of_match[] = {
  1090. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  1091. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  1092. { .compatible = "fsl,imx53-flexcan", .data = &fsl_imx25_devtype_data, },
  1093. { .compatible = "fsl,imx35-flexcan", .data = &fsl_imx25_devtype_data, },
  1094. { .compatible = "fsl,imx25-flexcan", .data = &fsl_imx25_devtype_data, },
  1095. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  1096. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  1097. { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
  1098. { /* sentinel */ },
  1099. };
  1100. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  1101. static const struct platform_device_id flexcan_id_table[] = {
  1102. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  1103. { /* sentinel */ },
  1104. };
  1105. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  1106. static int flexcan_probe(struct platform_device *pdev)
  1107. {
  1108. const struct of_device_id *of_id;
  1109. const struct flexcan_devtype_data *devtype_data;
  1110. struct net_device *dev;
  1111. struct flexcan_priv *priv;
  1112. struct regulator *reg_xceiver;
  1113. struct resource *mem;
  1114. struct clk *clk_ipg = NULL, *clk_per = NULL;
  1115. struct flexcan_regs __iomem *regs;
  1116. int err, irq;
  1117. u32 clock_freq = 0;
  1118. reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1119. if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
  1120. return -EPROBE_DEFER;
  1121. else if (IS_ERR(reg_xceiver))
  1122. reg_xceiver = NULL;
  1123. if (pdev->dev.of_node)
  1124. of_property_read_u32(pdev->dev.of_node,
  1125. "clock-frequency", &clock_freq);
  1126. if (!clock_freq) {
  1127. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  1128. if (IS_ERR(clk_ipg)) {
  1129. dev_err(&pdev->dev, "no ipg clock defined\n");
  1130. return PTR_ERR(clk_ipg);
  1131. }
  1132. clk_per = devm_clk_get(&pdev->dev, "per");
  1133. if (IS_ERR(clk_per)) {
  1134. dev_err(&pdev->dev, "no per clock defined\n");
  1135. return PTR_ERR(clk_per);
  1136. }
  1137. clock_freq = clk_get_rate(clk_per);
  1138. }
  1139. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1140. irq = platform_get_irq(pdev, 0);
  1141. if (irq <= 0)
  1142. return -ENODEV;
  1143. regs = devm_ioremap_resource(&pdev->dev, mem);
  1144. if (IS_ERR(regs))
  1145. return PTR_ERR(regs);
  1146. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  1147. if (of_id) {
  1148. devtype_data = of_id->data;
  1149. } else if (platform_get_device_id(pdev)->driver_data) {
  1150. devtype_data = (struct flexcan_devtype_data *)
  1151. platform_get_device_id(pdev)->driver_data;
  1152. } else {
  1153. return -ENODEV;
  1154. }
  1155. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  1156. if (!dev)
  1157. return -ENOMEM;
  1158. platform_set_drvdata(pdev, dev);
  1159. SET_NETDEV_DEV(dev, &pdev->dev);
  1160. dev->netdev_ops = &flexcan_netdev_ops;
  1161. dev->irq = irq;
  1162. dev->flags |= IFF_ECHO;
  1163. priv = netdev_priv(dev);
  1164. if (of_property_read_bool(pdev->dev.of_node, "big-endian") ||
  1165. devtype_data->quirks & FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN) {
  1166. priv->read = flexcan_read_be;
  1167. priv->write = flexcan_write_be;
  1168. } else {
  1169. priv->read = flexcan_read_le;
  1170. priv->write = flexcan_write_le;
  1171. }
  1172. priv->can.clock.freq = clock_freq;
  1173. priv->can.bittiming_const = &flexcan_bittiming_const;
  1174. priv->can.do_set_mode = flexcan_set_mode;
  1175. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  1176. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  1177. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  1178. CAN_CTRLMODE_BERR_REPORTING;
  1179. priv->regs = regs;
  1180. priv->clk_ipg = clk_ipg;
  1181. priv->clk_per = clk_per;
  1182. priv->devtype_data = devtype_data;
  1183. priv->reg_xceiver = reg_xceiver;
  1184. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
  1185. priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
  1186. else
  1187. priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
  1188. priv->reg_imask1_default = 0;
  1189. priv->reg_imask2_default = FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB);
  1190. priv->offload.mailbox_read = flexcan_mailbox_read;
  1191. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
  1192. u64 imask;
  1193. priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
  1194. priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
  1195. imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
  1196. priv->reg_imask1_default |= imask;
  1197. priv->reg_imask2_default |= imask >> 32;
  1198. err = can_rx_offload_add_timestamp(dev, &priv->offload);
  1199. } else {
  1200. priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
  1201. FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
  1202. err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
  1203. }
  1204. if (err)
  1205. goto failed_offload;
  1206. err = register_flexcandev(dev);
  1207. if (err) {
  1208. dev_err(&pdev->dev, "registering netdev failed\n");
  1209. goto failed_register;
  1210. }
  1211. devm_can_led_init(dev);
  1212. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1213. priv->regs, dev->irq);
  1214. return 0;
  1215. failed_offload:
  1216. failed_register:
  1217. free_candev(dev);
  1218. return err;
  1219. }
  1220. static int flexcan_remove(struct platform_device *pdev)
  1221. {
  1222. struct net_device *dev = platform_get_drvdata(pdev);
  1223. struct flexcan_priv *priv = netdev_priv(dev);
  1224. unregister_flexcandev(dev);
  1225. can_rx_offload_del(&priv->offload);
  1226. free_candev(dev);
  1227. return 0;
  1228. }
  1229. static int __maybe_unused flexcan_suspend(struct device *device)
  1230. {
  1231. struct net_device *dev = dev_get_drvdata(device);
  1232. struct flexcan_priv *priv = netdev_priv(dev);
  1233. int err;
  1234. if (netif_running(dev)) {
  1235. err = flexcan_chip_disable(priv);
  1236. if (err)
  1237. return err;
  1238. netif_stop_queue(dev);
  1239. netif_device_detach(dev);
  1240. }
  1241. priv->can.state = CAN_STATE_SLEEPING;
  1242. return 0;
  1243. }
  1244. static int __maybe_unused flexcan_resume(struct device *device)
  1245. {
  1246. struct net_device *dev = dev_get_drvdata(device);
  1247. struct flexcan_priv *priv = netdev_priv(dev);
  1248. int err;
  1249. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1250. if (netif_running(dev)) {
  1251. netif_device_attach(dev);
  1252. netif_start_queue(dev);
  1253. err = flexcan_chip_enable(priv);
  1254. if (err)
  1255. return err;
  1256. }
  1257. return 0;
  1258. }
  1259. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1260. static struct platform_driver flexcan_driver = {
  1261. .driver = {
  1262. .name = DRV_NAME,
  1263. .pm = &flexcan_pm_ops,
  1264. .of_match_table = flexcan_of_match,
  1265. },
  1266. .probe = flexcan_probe,
  1267. .remove = flexcan_remove,
  1268. .id_table = flexcan_id_table,
  1269. };
  1270. module_platform_driver(flexcan_driver);
  1271. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1272. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1273. MODULE_LICENSE("GPL v2");
  1274. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");