pcie-armada8k.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCIe host controller driver for Marvell Armada-8K SoCs
  4. *
  5. * Armada-8K PCIe Glue Layer Source Code
  6. *
  7. * Copyright (C) 2016 Marvell Technology Group Ltd.
  8. *
  9. * Author: Yehuda Yitshak <yehuday@marvell.com>
  10. * Author: Shadi Ammouri <shadi@marvell.com>
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/of.h>
  18. #include <linux/pci.h>
  19. #include <linux/phy/phy.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/resource.h>
  22. #include <linux/of_pci.h>
  23. #include <linux/of_irq.h>
  24. #include "pcie-designware.h"
  25. struct armada8k_pcie {
  26. struct dw_pcie *pci;
  27. struct clk *clk;
  28. struct clk *clk_reg;
  29. };
  30. #define PCIE_VENDOR_REGS_OFFSET 0x8000
  31. #define PCIE_GLOBAL_CONTROL_REG (PCIE_VENDOR_REGS_OFFSET + 0x0)
  32. #define PCIE_APP_LTSSM_EN BIT(2)
  33. #define PCIE_DEVICE_TYPE_SHIFT 4
  34. #define PCIE_DEVICE_TYPE_MASK 0xF
  35. #define PCIE_DEVICE_TYPE_RC 0x4 /* Root complex */
  36. #define PCIE_GLOBAL_STATUS_REG (PCIE_VENDOR_REGS_OFFSET + 0x8)
  37. #define PCIE_GLB_STS_RDLH_LINK_UP BIT(1)
  38. #define PCIE_GLB_STS_PHY_LINK_UP BIT(9)
  39. #define PCIE_GLOBAL_INT_CAUSE1_REG (PCIE_VENDOR_REGS_OFFSET + 0x1C)
  40. #define PCIE_GLOBAL_INT_MASK1_REG (PCIE_VENDOR_REGS_OFFSET + 0x20)
  41. #define PCIE_INT_A_ASSERT_MASK BIT(9)
  42. #define PCIE_INT_B_ASSERT_MASK BIT(10)
  43. #define PCIE_INT_C_ASSERT_MASK BIT(11)
  44. #define PCIE_INT_D_ASSERT_MASK BIT(12)
  45. #define PCIE_ARCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x50)
  46. #define PCIE_AWCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x54)
  47. #define PCIE_ARUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x5C)
  48. #define PCIE_AWUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x60)
  49. /*
  50. * AR/AW Cache defauls: Normal memory, Write-Back, Read / Write
  51. * allocate
  52. */
  53. #define ARCACHE_DEFAULT_VALUE 0x3511
  54. #define AWCACHE_DEFAULT_VALUE 0x5311
  55. #define DOMAIN_OUTER_SHAREABLE 0x2
  56. #define AX_USER_DOMAIN_MASK 0x3
  57. #define AX_USER_DOMAIN_SHIFT 4
  58. #define to_armada8k_pcie(x) dev_get_drvdata((x)->dev)
  59. static int armada8k_pcie_link_up(struct dw_pcie *pci)
  60. {
  61. u32 reg;
  62. u32 mask = PCIE_GLB_STS_RDLH_LINK_UP | PCIE_GLB_STS_PHY_LINK_UP;
  63. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_STATUS_REG);
  64. if ((reg & mask) == mask)
  65. return 1;
  66. dev_dbg(pci->dev, "No link detected (Global-Status: 0x%08x).\n", reg);
  67. return 0;
  68. }
  69. static void armada8k_pcie_establish_link(struct armada8k_pcie *pcie)
  70. {
  71. struct dw_pcie *pci = pcie->pci;
  72. u32 reg;
  73. if (!dw_pcie_link_up(pci)) {
  74. /* Disable LTSSM state machine to enable configuration */
  75. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
  76. reg &= ~(PCIE_APP_LTSSM_EN);
  77. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
  78. }
  79. /* Set the device to root complex mode */
  80. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
  81. reg &= ~(PCIE_DEVICE_TYPE_MASK << PCIE_DEVICE_TYPE_SHIFT);
  82. reg |= PCIE_DEVICE_TYPE_RC << PCIE_DEVICE_TYPE_SHIFT;
  83. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
  84. /* Set the PCIe master AxCache attributes */
  85. dw_pcie_writel_dbi(pci, PCIE_ARCACHE_TRC_REG, ARCACHE_DEFAULT_VALUE);
  86. dw_pcie_writel_dbi(pci, PCIE_AWCACHE_TRC_REG, AWCACHE_DEFAULT_VALUE);
  87. /* Set the PCIe master AxDomain attributes */
  88. reg = dw_pcie_readl_dbi(pci, PCIE_ARUSER_REG);
  89. reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
  90. reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
  91. dw_pcie_writel_dbi(pci, PCIE_ARUSER_REG, reg);
  92. reg = dw_pcie_readl_dbi(pci, PCIE_AWUSER_REG);
  93. reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
  94. reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
  95. dw_pcie_writel_dbi(pci, PCIE_AWUSER_REG, reg);
  96. /* Enable INT A-D interrupts */
  97. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG);
  98. reg |= PCIE_INT_A_ASSERT_MASK | PCIE_INT_B_ASSERT_MASK |
  99. PCIE_INT_C_ASSERT_MASK | PCIE_INT_D_ASSERT_MASK;
  100. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG, reg);
  101. if (!dw_pcie_link_up(pci)) {
  102. /* Configuration done. Start LTSSM */
  103. reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
  104. reg |= PCIE_APP_LTSSM_EN;
  105. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
  106. }
  107. /* Wait until the link becomes active again */
  108. if (dw_pcie_wait_for_link(pci))
  109. dev_err(pci->dev, "Link not up after reconfiguration\n");
  110. }
  111. static int armada8k_pcie_host_init(struct pcie_port *pp)
  112. {
  113. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  114. struct armada8k_pcie *pcie = to_armada8k_pcie(pci);
  115. dw_pcie_setup_rc(pp);
  116. armada8k_pcie_establish_link(pcie);
  117. return 0;
  118. }
  119. static irqreturn_t armada8k_pcie_irq_handler(int irq, void *arg)
  120. {
  121. struct armada8k_pcie *pcie = arg;
  122. struct dw_pcie *pci = pcie->pci;
  123. u32 val;
  124. /*
  125. * Interrupts are directly handled by the device driver of the
  126. * PCI device. However, they are also latched into the PCIe
  127. * controller, so we simply discard them.
  128. */
  129. val = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG);
  130. dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG, val);
  131. return IRQ_HANDLED;
  132. }
  133. static const struct dw_pcie_host_ops armada8k_pcie_host_ops = {
  134. .host_init = armada8k_pcie_host_init,
  135. };
  136. static int armada8k_add_pcie_port(struct armada8k_pcie *pcie,
  137. struct platform_device *pdev)
  138. {
  139. struct dw_pcie *pci = pcie->pci;
  140. struct pcie_port *pp = &pci->pp;
  141. struct device *dev = &pdev->dev;
  142. int ret;
  143. pp->ops = &armada8k_pcie_host_ops;
  144. pp->irq = platform_get_irq(pdev, 0);
  145. if (pp->irq < 0) {
  146. dev_err(dev, "failed to get irq for port\n");
  147. return pp->irq;
  148. }
  149. ret = devm_request_irq(dev, pp->irq, armada8k_pcie_irq_handler,
  150. IRQF_SHARED, "armada8k-pcie", pcie);
  151. if (ret) {
  152. dev_err(dev, "failed to request irq %d\n", pp->irq);
  153. return ret;
  154. }
  155. ret = dw_pcie_host_init(pp);
  156. if (ret) {
  157. dev_err(dev, "failed to initialize host: %d\n", ret);
  158. return ret;
  159. }
  160. return 0;
  161. }
  162. static const struct dw_pcie_ops dw_pcie_ops = {
  163. .link_up = armada8k_pcie_link_up,
  164. };
  165. static int armada8k_pcie_probe(struct platform_device *pdev)
  166. {
  167. struct dw_pcie *pci;
  168. struct armada8k_pcie *pcie;
  169. struct device *dev = &pdev->dev;
  170. struct resource *base;
  171. int ret;
  172. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  173. if (!pcie)
  174. return -ENOMEM;
  175. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  176. if (!pci)
  177. return -ENOMEM;
  178. pci->dev = dev;
  179. pci->ops = &dw_pcie_ops;
  180. pcie->pci = pci;
  181. pcie->clk = devm_clk_get(dev, NULL);
  182. if (IS_ERR(pcie->clk))
  183. return PTR_ERR(pcie->clk);
  184. ret = clk_prepare_enable(pcie->clk);
  185. if (ret)
  186. return ret;
  187. pcie->clk_reg = devm_clk_get(dev, "reg");
  188. if (pcie->clk_reg == ERR_PTR(-EPROBE_DEFER)) {
  189. ret = -EPROBE_DEFER;
  190. goto fail;
  191. }
  192. if (!IS_ERR(pcie->clk_reg)) {
  193. ret = clk_prepare_enable(pcie->clk_reg);
  194. if (ret)
  195. goto fail_clkreg;
  196. }
  197. /* Get the dw-pcie unit configuration/control registers base. */
  198. base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ctrl");
  199. pci->dbi_base = devm_pci_remap_cfg_resource(dev, base);
  200. if (IS_ERR(pci->dbi_base)) {
  201. dev_err(dev, "couldn't remap regs base %p\n", base);
  202. ret = PTR_ERR(pci->dbi_base);
  203. goto fail_clkreg;
  204. }
  205. platform_set_drvdata(pdev, pcie);
  206. ret = armada8k_add_pcie_port(pcie, pdev);
  207. if (ret)
  208. goto fail_clkreg;
  209. return 0;
  210. fail_clkreg:
  211. clk_disable_unprepare(pcie->clk_reg);
  212. fail:
  213. clk_disable_unprepare(pcie->clk);
  214. return ret;
  215. }
  216. static const struct of_device_id armada8k_pcie_of_match[] = {
  217. { .compatible = "marvell,armada8k-pcie", },
  218. {},
  219. };
  220. static struct platform_driver armada8k_pcie_driver = {
  221. .probe = armada8k_pcie_probe,
  222. .driver = {
  223. .name = "armada8k-pcie",
  224. .of_match_table = of_match_ptr(armada8k_pcie_of_match),
  225. .suppress_bind_attrs = true,
  226. },
  227. };
  228. builtin_platform_driver(armada8k_pcie_driver);