pcie-designware-ep.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * Synopsys DesignWare PCIe Endpoint controller driver
  4. *
  5. * Copyright (C) 2017 Texas Instruments
  6. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  7. */
  8. #include <linux/of.h>
  9. #include "pcie-designware.h"
  10. #include <linux/pci-epc.h>
  11. #include <linux/pci-epf.h>
  12. void dw_pcie_ep_linkup(struct dw_pcie_ep *ep)
  13. {
  14. struct pci_epc *epc = ep->epc;
  15. pci_epc_linkup(epc);
  16. }
  17. static void __dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar,
  18. int flags)
  19. {
  20. u32 reg;
  21. reg = PCI_BASE_ADDRESS_0 + (4 * bar);
  22. dw_pcie_dbi_ro_wr_en(pci);
  23. dw_pcie_writel_dbi2(pci, reg, 0x0);
  24. dw_pcie_writel_dbi(pci, reg, 0x0);
  25. if (flags & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  26. dw_pcie_writel_dbi2(pci, reg + 4, 0x0);
  27. dw_pcie_writel_dbi(pci, reg + 4, 0x0);
  28. }
  29. dw_pcie_dbi_ro_wr_dis(pci);
  30. }
  31. void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar)
  32. {
  33. __dw_pcie_ep_reset_bar(pci, bar, 0);
  34. }
  35. static u8 __dw_pcie_ep_find_next_cap(struct dw_pcie *pci, u8 cap_ptr,
  36. u8 cap)
  37. {
  38. u8 cap_id, next_cap_ptr;
  39. u16 reg;
  40. if (!cap_ptr)
  41. return 0;
  42. reg = dw_pcie_readw_dbi(pci, cap_ptr);
  43. cap_id = (reg & 0x00ff);
  44. if (cap_id > PCI_CAP_ID_MAX)
  45. return 0;
  46. if (cap_id == cap)
  47. return cap_ptr;
  48. next_cap_ptr = (reg & 0xff00) >> 8;
  49. return __dw_pcie_ep_find_next_cap(pci, next_cap_ptr, cap);
  50. }
  51. static u8 dw_pcie_ep_find_capability(struct dw_pcie *pci, u8 cap)
  52. {
  53. u8 next_cap_ptr;
  54. u16 reg;
  55. reg = dw_pcie_readw_dbi(pci, PCI_CAPABILITY_LIST);
  56. next_cap_ptr = (reg & 0x00ff);
  57. return __dw_pcie_ep_find_next_cap(pci, next_cap_ptr, cap);
  58. }
  59. static int dw_pcie_ep_write_header(struct pci_epc *epc, u8 func_no,
  60. struct pci_epf_header *hdr)
  61. {
  62. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  63. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  64. dw_pcie_dbi_ro_wr_en(pci);
  65. dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, hdr->vendorid);
  66. dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, hdr->deviceid);
  67. dw_pcie_writeb_dbi(pci, PCI_REVISION_ID, hdr->revid);
  68. dw_pcie_writeb_dbi(pci, PCI_CLASS_PROG, hdr->progif_code);
  69. dw_pcie_writew_dbi(pci, PCI_CLASS_DEVICE,
  70. hdr->subclass_code | hdr->baseclass_code << 8);
  71. dw_pcie_writeb_dbi(pci, PCI_CACHE_LINE_SIZE,
  72. hdr->cache_line_size);
  73. dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_VENDOR_ID,
  74. hdr->subsys_vendor_id);
  75. dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_ID, hdr->subsys_id);
  76. dw_pcie_writeb_dbi(pci, PCI_INTERRUPT_PIN,
  77. hdr->interrupt_pin);
  78. dw_pcie_dbi_ro_wr_dis(pci);
  79. return 0;
  80. }
  81. static int dw_pcie_ep_inbound_atu(struct dw_pcie_ep *ep, enum pci_barno bar,
  82. dma_addr_t cpu_addr,
  83. enum dw_pcie_as_type as_type)
  84. {
  85. int ret;
  86. u32 free_win;
  87. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  88. free_win = find_first_zero_bit(ep->ib_window_map, ep->num_ib_windows);
  89. if (free_win >= ep->num_ib_windows) {
  90. dev_err(pci->dev, "No free inbound window\n");
  91. return -EINVAL;
  92. }
  93. ret = dw_pcie_prog_inbound_atu(pci, free_win, bar, cpu_addr,
  94. as_type);
  95. if (ret < 0) {
  96. dev_err(pci->dev, "Failed to program IB window\n");
  97. return ret;
  98. }
  99. ep->bar_to_atu[bar] = free_win;
  100. set_bit(free_win, ep->ib_window_map);
  101. return 0;
  102. }
  103. static int dw_pcie_ep_outbound_atu(struct dw_pcie_ep *ep, phys_addr_t phys_addr,
  104. u64 pci_addr, size_t size)
  105. {
  106. u32 free_win;
  107. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  108. free_win = find_first_zero_bit(ep->ob_window_map, ep->num_ob_windows);
  109. if (free_win >= ep->num_ob_windows) {
  110. dev_err(pci->dev, "No free outbound window\n");
  111. return -EINVAL;
  112. }
  113. dw_pcie_prog_outbound_atu(pci, free_win, PCIE_ATU_TYPE_MEM,
  114. phys_addr, pci_addr, size);
  115. set_bit(free_win, ep->ob_window_map);
  116. ep->outbound_addr[free_win] = phys_addr;
  117. return 0;
  118. }
  119. static void dw_pcie_ep_clear_bar(struct pci_epc *epc, u8 func_no,
  120. struct pci_epf_bar *epf_bar)
  121. {
  122. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  123. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  124. enum pci_barno bar = epf_bar->barno;
  125. u32 atu_index = ep->bar_to_atu[bar];
  126. __dw_pcie_ep_reset_bar(pci, bar, epf_bar->flags);
  127. dw_pcie_disable_atu(pci, atu_index, DW_PCIE_REGION_INBOUND);
  128. clear_bit(atu_index, ep->ib_window_map);
  129. }
  130. static int dw_pcie_ep_set_bar(struct pci_epc *epc, u8 func_no,
  131. struct pci_epf_bar *epf_bar)
  132. {
  133. int ret;
  134. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  135. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  136. enum pci_barno bar = epf_bar->barno;
  137. size_t size = epf_bar->size;
  138. int flags = epf_bar->flags;
  139. enum dw_pcie_as_type as_type;
  140. u32 reg = PCI_BASE_ADDRESS_0 + (4 * bar);
  141. if (!(flags & PCI_BASE_ADDRESS_SPACE))
  142. as_type = DW_PCIE_AS_MEM;
  143. else
  144. as_type = DW_PCIE_AS_IO;
  145. ret = dw_pcie_ep_inbound_atu(ep, bar, epf_bar->phys_addr, as_type);
  146. if (ret)
  147. return ret;
  148. dw_pcie_dbi_ro_wr_en(pci);
  149. dw_pcie_writel_dbi2(pci, reg, lower_32_bits(size - 1));
  150. dw_pcie_writel_dbi(pci, reg, flags);
  151. if (flags & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  152. dw_pcie_writel_dbi2(pci, reg + 4, upper_32_bits(size - 1));
  153. dw_pcie_writel_dbi(pci, reg + 4, 0);
  154. }
  155. dw_pcie_dbi_ro_wr_dis(pci);
  156. return 0;
  157. }
  158. static int dw_pcie_find_index(struct dw_pcie_ep *ep, phys_addr_t addr,
  159. u32 *atu_index)
  160. {
  161. u32 index;
  162. for (index = 0; index < ep->num_ob_windows; index++) {
  163. if (ep->outbound_addr[index] != addr)
  164. continue;
  165. *atu_index = index;
  166. return 0;
  167. }
  168. return -EINVAL;
  169. }
  170. static void dw_pcie_ep_unmap_addr(struct pci_epc *epc, u8 func_no,
  171. phys_addr_t addr)
  172. {
  173. int ret;
  174. u32 atu_index;
  175. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  176. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  177. ret = dw_pcie_find_index(ep, addr, &atu_index);
  178. if (ret < 0)
  179. return;
  180. dw_pcie_disable_atu(pci, atu_index, DW_PCIE_REGION_OUTBOUND);
  181. clear_bit(atu_index, ep->ob_window_map);
  182. }
  183. static int dw_pcie_ep_map_addr(struct pci_epc *epc, u8 func_no,
  184. phys_addr_t addr,
  185. u64 pci_addr, size_t size)
  186. {
  187. int ret;
  188. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  189. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  190. ret = dw_pcie_ep_outbound_atu(ep, addr, pci_addr, size);
  191. if (ret) {
  192. dev_err(pci->dev, "Failed to enable address\n");
  193. return ret;
  194. }
  195. return 0;
  196. }
  197. static int dw_pcie_ep_get_msi(struct pci_epc *epc, u8 func_no)
  198. {
  199. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  200. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  201. u32 val, reg;
  202. if (!ep->msi_cap)
  203. return -EINVAL;
  204. reg = ep->msi_cap + PCI_MSI_FLAGS;
  205. val = dw_pcie_readw_dbi(pci, reg);
  206. if (!(val & PCI_MSI_FLAGS_ENABLE))
  207. return -EINVAL;
  208. val = (val & PCI_MSI_FLAGS_QSIZE) >> 4;
  209. return val;
  210. }
  211. static int dw_pcie_ep_set_msi(struct pci_epc *epc, u8 func_no, u8 interrupts)
  212. {
  213. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  214. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  215. u32 val, reg;
  216. if (!ep->msi_cap)
  217. return -EINVAL;
  218. reg = ep->msi_cap + PCI_MSI_FLAGS;
  219. val = dw_pcie_readw_dbi(pci, reg);
  220. val &= ~PCI_MSI_FLAGS_QMASK;
  221. val |= (interrupts << 1) & PCI_MSI_FLAGS_QMASK;
  222. dw_pcie_dbi_ro_wr_en(pci);
  223. dw_pcie_writew_dbi(pci, reg, val);
  224. dw_pcie_dbi_ro_wr_dis(pci);
  225. return 0;
  226. }
  227. static int dw_pcie_ep_get_msix(struct pci_epc *epc, u8 func_no)
  228. {
  229. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  230. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  231. u32 val, reg;
  232. if (!ep->msix_cap)
  233. return -EINVAL;
  234. reg = ep->msix_cap + PCI_MSIX_FLAGS;
  235. val = dw_pcie_readw_dbi(pci, reg);
  236. if (!(val & PCI_MSIX_FLAGS_ENABLE))
  237. return -EINVAL;
  238. val &= PCI_MSIX_FLAGS_QSIZE;
  239. return val;
  240. }
  241. static int dw_pcie_ep_set_msix(struct pci_epc *epc, u8 func_no, u16 interrupts)
  242. {
  243. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  244. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  245. u32 val, reg;
  246. if (!ep->msix_cap)
  247. return -EINVAL;
  248. reg = ep->msix_cap + PCI_MSIX_FLAGS;
  249. val = dw_pcie_readw_dbi(pci, reg);
  250. val &= ~PCI_MSIX_FLAGS_QSIZE;
  251. val |= interrupts;
  252. dw_pcie_dbi_ro_wr_en(pci);
  253. dw_pcie_writew_dbi(pci, reg, val);
  254. dw_pcie_dbi_ro_wr_dis(pci);
  255. return 0;
  256. }
  257. static int dw_pcie_ep_raise_irq(struct pci_epc *epc, u8 func_no,
  258. enum pci_epc_irq_type type, u16 interrupt_num)
  259. {
  260. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  261. if (!ep->ops->raise_irq)
  262. return -EINVAL;
  263. return ep->ops->raise_irq(ep, func_no, type, interrupt_num);
  264. }
  265. static void dw_pcie_ep_stop(struct pci_epc *epc)
  266. {
  267. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  268. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  269. if (!pci->ops->stop_link)
  270. return;
  271. pci->ops->stop_link(pci);
  272. }
  273. static int dw_pcie_ep_start(struct pci_epc *epc)
  274. {
  275. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  276. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  277. if (!pci->ops->start_link)
  278. return -EINVAL;
  279. return pci->ops->start_link(pci);
  280. }
  281. static const struct pci_epc_ops epc_ops = {
  282. .write_header = dw_pcie_ep_write_header,
  283. .set_bar = dw_pcie_ep_set_bar,
  284. .clear_bar = dw_pcie_ep_clear_bar,
  285. .map_addr = dw_pcie_ep_map_addr,
  286. .unmap_addr = dw_pcie_ep_unmap_addr,
  287. .set_msi = dw_pcie_ep_set_msi,
  288. .get_msi = dw_pcie_ep_get_msi,
  289. .set_msix = dw_pcie_ep_set_msix,
  290. .get_msix = dw_pcie_ep_get_msix,
  291. .raise_irq = dw_pcie_ep_raise_irq,
  292. .start = dw_pcie_ep_start,
  293. .stop = dw_pcie_ep_stop,
  294. };
  295. int dw_pcie_ep_raise_legacy_irq(struct dw_pcie_ep *ep, u8 func_no)
  296. {
  297. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  298. struct device *dev = pci->dev;
  299. dev_err(dev, "EP cannot trigger legacy IRQs\n");
  300. return -EINVAL;
  301. }
  302. int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no,
  303. u8 interrupt_num)
  304. {
  305. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  306. struct pci_epc *epc = ep->epc;
  307. unsigned int aligned_offset;
  308. u16 msg_ctrl, msg_data;
  309. u32 msg_addr_lower, msg_addr_upper, reg;
  310. u64 msg_addr;
  311. bool has_upper;
  312. int ret;
  313. if (!ep->msi_cap)
  314. return -EINVAL;
  315. /* Raise MSI per the PCI Local Bus Specification Revision 3.0, 6.8.1. */
  316. reg = ep->msi_cap + PCI_MSI_FLAGS;
  317. msg_ctrl = dw_pcie_readw_dbi(pci, reg);
  318. has_upper = !!(msg_ctrl & PCI_MSI_FLAGS_64BIT);
  319. reg = ep->msi_cap + PCI_MSI_ADDRESS_LO;
  320. msg_addr_lower = dw_pcie_readl_dbi(pci, reg);
  321. if (has_upper) {
  322. reg = ep->msi_cap + PCI_MSI_ADDRESS_HI;
  323. msg_addr_upper = dw_pcie_readl_dbi(pci, reg);
  324. reg = ep->msi_cap + PCI_MSI_DATA_64;
  325. msg_data = dw_pcie_readw_dbi(pci, reg);
  326. } else {
  327. msg_addr_upper = 0;
  328. reg = ep->msi_cap + PCI_MSI_DATA_32;
  329. msg_data = dw_pcie_readw_dbi(pci, reg);
  330. }
  331. aligned_offset = msg_addr_lower & (epc->mem->page_size - 1);
  332. msg_addr = ((u64)msg_addr_upper) << 32 |
  333. (msg_addr_lower & ~aligned_offset);
  334. ret = dw_pcie_ep_map_addr(epc, func_no, ep->msi_mem_phys, msg_addr,
  335. epc->mem->page_size);
  336. if (ret)
  337. return ret;
  338. writel(msg_data | (interrupt_num - 1), ep->msi_mem + aligned_offset);
  339. dw_pcie_ep_unmap_addr(epc, func_no, ep->msi_mem_phys);
  340. return 0;
  341. }
  342. int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no,
  343. u16 interrupt_num)
  344. {
  345. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  346. struct pci_epc *epc = ep->epc;
  347. u16 tbl_offset, bir;
  348. u32 bar_addr_upper, bar_addr_lower;
  349. u32 msg_addr_upper, msg_addr_lower;
  350. u32 reg, msg_data, vec_ctrl;
  351. u64 tbl_addr, msg_addr, reg_u64;
  352. void __iomem *msix_tbl;
  353. int ret;
  354. reg = ep->msix_cap + PCI_MSIX_TABLE;
  355. tbl_offset = dw_pcie_readl_dbi(pci, reg);
  356. bir = (tbl_offset & PCI_MSIX_TABLE_BIR);
  357. tbl_offset &= PCI_MSIX_TABLE_OFFSET;
  358. reg = PCI_BASE_ADDRESS_0 + (4 * bir);
  359. bar_addr_upper = 0;
  360. bar_addr_lower = dw_pcie_readl_dbi(pci, reg);
  361. reg_u64 = (bar_addr_lower & PCI_BASE_ADDRESS_MEM_TYPE_MASK);
  362. if (reg_u64 == PCI_BASE_ADDRESS_MEM_TYPE_64)
  363. bar_addr_upper = dw_pcie_readl_dbi(pci, reg + 4);
  364. tbl_addr = ((u64) bar_addr_upper) << 32 | bar_addr_lower;
  365. tbl_addr += (tbl_offset + ((interrupt_num - 1) * PCI_MSIX_ENTRY_SIZE));
  366. tbl_addr &= PCI_BASE_ADDRESS_MEM_MASK;
  367. msix_tbl = ioremap_nocache(ep->phys_base + tbl_addr,
  368. PCI_MSIX_ENTRY_SIZE);
  369. if (!msix_tbl)
  370. return -EINVAL;
  371. msg_addr_lower = readl(msix_tbl + PCI_MSIX_ENTRY_LOWER_ADDR);
  372. msg_addr_upper = readl(msix_tbl + PCI_MSIX_ENTRY_UPPER_ADDR);
  373. msg_addr = ((u64) msg_addr_upper) << 32 | msg_addr_lower;
  374. msg_data = readl(msix_tbl + PCI_MSIX_ENTRY_DATA);
  375. vec_ctrl = readl(msix_tbl + PCI_MSIX_ENTRY_VECTOR_CTRL);
  376. iounmap(msix_tbl);
  377. if (vec_ctrl & PCI_MSIX_ENTRY_CTRL_MASKBIT)
  378. return -EPERM;
  379. ret = dw_pcie_ep_map_addr(epc, func_no, ep->msi_mem_phys, msg_addr,
  380. epc->mem->page_size);
  381. if (ret)
  382. return ret;
  383. writel(msg_data, ep->msi_mem);
  384. dw_pcie_ep_unmap_addr(epc, func_no, ep->msi_mem_phys);
  385. return 0;
  386. }
  387. void dw_pcie_ep_exit(struct dw_pcie_ep *ep)
  388. {
  389. struct pci_epc *epc = ep->epc;
  390. pci_epc_mem_free_addr(epc, ep->msi_mem_phys, ep->msi_mem,
  391. epc->mem->page_size);
  392. pci_epc_mem_exit(epc);
  393. }
  394. int dw_pcie_ep_init(struct dw_pcie_ep *ep)
  395. {
  396. int ret;
  397. void *addr;
  398. struct pci_epc *epc;
  399. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  400. struct device *dev = pci->dev;
  401. struct device_node *np = dev->of_node;
  402. if (!pci->dbi_base || !pci->dbi_base2) {
  403. dev_err(dev, "dbi_base/dbi_base2 is not populated\n");
  404. return -EINVAL;
  405. }
  406. ret = of_property_read_u32(np, "num-ib-windows", &ep->num_ib_windows);
  407. if (ret < 0) {
  408. dev_err(dev, "Unable to read *num-ib-windows* property\n");
  409. return ret;
  410. }
  411. if (ep->num_ib_windows > MAX_IATU_IN) {
  412. dev_err(dev, "Invalid *num-ib-windows*\n");
  413. return -EINVAL;
  414. }
  415. ret = of_property_read_u32(np, "num-ob-windows", &ep->num_ob_windows);
  416. if (ret < 0) {
  417. dev_err(dev, "Unable to read *num-ob-windows* property\n");
  418. return ret;
  419. }
  420. if (ep->num_ob_windows > MAX_IATU_OUT) {
  421. dev_err(dev, "Invalid *num-ob-windows*\n");
  422. return -EINVAL;
  423. }
  424. ep->ib_window_map = devm_kcalloc(dev,
  425. BITS_TO_LONGS(ep->num_ib_windows),
  426. sizeof(long),
  427. GFP_KERNEL);
  428. if (!ep->ib_window_map)
  429. return -ENOMEM;
  430. ep->ob_window_map = devm_kcalloc(dev,
  431. BITS_TO_LONGS(ep->num_ob_windows),
  432. sizeof(long),
  433. GFP_KERNEL);
  434. if (!ep->ob_window_map)
  435. return -ENOMEM;
  436. addr = devm_kcalloc(dev, ep->num_ob_windows, sizeof(phys_addr_t),
  437. GFP_KERNEL);
  438. if (!addr)
  439. return -ENOMEM;
  440. ep->outbound_addr = addr;
  441. epc = devm_pci_epc_create(dev, &epc_ops);
  442. if (IS_ERR(epc)) {
  443. dev_err(dev, "Failed to create epc device\n");
  444. return PTR_ERR(epc);
  445. }
  446. ep->epc = epc;
  447. epc_set_drvdata(epc, ep);
  448. if (ep->ops->ep_init)
  449. ep->ops->ep_init(ep);
  450. ret = of_property_read_u8(np, "max-functions", &epc->max_functions);
  451. if (ret < 0)
  452. epc->max_functions = 1;
  453. ret = __pci_epc_mem_init(epc, ep->phys_base, ep->addr_size,
  454. ep->page_size);
  455. if (ret < 0) {
  456. dev_err(dev, "Failed to initialize address space\n");
  457. return ret;
  458. }
  459. ep->msi_mem = pci_epc_mem_alloc_addr(epc, &ep->msi_mem_phys,
  460. epc->mem->page_size);
  461. if (!ep->msi_mem) {
  462. dev_err(dev, "Failed to reserve memory for MSI/MSI-X\n");
  463. return -ENOMEM;
  464. }
  465. ep->msi_cap = dw_pcie_ep_find_capability(pci, PCI_CAP_ID_MSI);
  466. ep->msix_cap = dw_pcie_ep_find_capability(pci, PCI_CAP_ID_MSIX);
  467. dw_pcie_setup(pci);
  468. return 0;
  469. }