pcie-designware.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Synopsys DesignWare PCIe host controller driver
  4. *
  5. * Copyright (C) 2013 Samsung Electronics Co., Ltd.
  6. * http://www.samsung.com
  7. *
  8. * Author: Jingoo Han <jg1.han@samsung.com>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/of.h>
  12. #include <linux/types.h>
  13. #include "pcie-designware.h"
  14. /* PCIe Port Logic registers */
  15. #define PLR_OFFSET 0x700
  16. #define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
  17. #define PCIE_PHY_DEBUG_R1_LINK_UP (0x1 << 4)
  18. #define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (0x1 << 29)
  19. int dw_pcie_read(void __iomem *addr, int size, u32 *val)
  20. {
  21. if ((uintptr_t)addr & (size - 1)) {
  22. *val = 0;
  23. return PCIBIOS_BAD_REGISTER_NUMBER;
  24. }
  25. if (size == 4) {
  26. *val = readl(addr);
  27. } else if (size == 2) {
  28. *val = readw(addr);
  29. } else if (size == 1) {
  30. *val = readb(addr);
  31. } else {
  32. *val = 0;
  33. return PCIBIOS_BAD_REGISTER_NUMBER;
  34. }
  35. return PCIBIOS_SUCCESSFUL;
  36. }
  37. int dw_pcie_write(void __iomem *addr, int size, u32 val)
  38. {
  39. if ((uintptr_t)addr & (size - 1))
  40. return PCIBIOS_BAD_REGISTER_NUMBER;
  41. if (size == 4)
  42. writel(val, addr);
  43. else if (size == 2)
  44. writew(val, addr);
  45. else if (size == 1)
  46. writeb(val, addr);
  47. else
  48. return PCIBIOS_BAD_REGISTER_NUMBER;
  49. return PCIBIOS_SUCCESSFUL;
  50. }
  51. u32 __dw_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base, u32 reg,
  52. size_t size)
  53. {
  54. int ret;
  55. u32 val;
  56. if (pci->ops->read_dbi)
  57. return pci->ops->read_dbi(pci, base, reg, size);
  58. ret = dw_pcie_read(base + reg, size, &val);
  59. if (ret)
  60. dev_err(pci->dev, "Read DBI address failed\n");
  61. return val;
  62. }
  63. void __dw_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base, u32 reg,
  64. size_t size, u32 val)
  65. {
  66. int ret;
  67. if (pci->ops->write_dbi) {
  68. pci->ops->write_dbi(pci, base, reg, size, val);
  69. return;
  70. }
  71. ret = dw_pcie_write(base + reg, size, val);
  72. if (ret)
  73. dev_err(pci->dev, "Write DBI address failed\n");
  74. }
  75. static u32 dw_pcie_readl_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg)
  76. {
  77. u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
  78. return dw_pcie_readl_dbi(pci, offset + reg);
  79. }
  80. static void dw_pcie_writel_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg,
  81. u32 val)
  82. {
  83. u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
  84. dw_pcie_writel_dbi(pci, offset + reg, val);
  85. }
  86. static void dw_pcie_prog_outbound_atu_unroll(struct dw_pcie *pci, int index,
  87. int type, u64 cpu_addr,
  88. u64 pci_addr, u32 size)
  89. {
  90. u32 retries, val;
  91. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_BASE,
  92. lower_32_bits(cpu_addr));
  93. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_BASE,
  94. upper_32_bits(cpu_addr));
  95. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LIMIT,
  96. lower_32_bits(cpu_addr + size - 1));
  97. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
  98. lower_32_bits(pci_addr));
  99. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
  100. upper_32_bits(pci_addr));
  101. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1,
  102. type);
  103. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
  104. PCIE_ATU_ENABLE);
  105. /*
  106. * Make sure ATU enable takes effect before any subsequent config
  107. * and I/O accesses.
  108. */
  109. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  110. val = dw_pcie_readl_ob_unroll(pci, index,
  111. PCIE_ATU_UNR_REGION_CTRL2);
  112. if (val & PCIE_ATU_ENABLE)
  113. return;
  114. mdelay(LINK_WAIT_IATU);
  115. }
  116. dev_err(pci->dev, "Outbound iATU is not being enabled\n");
  117. }
  118. void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
  119. u64 cpu_addr, u64 pci_addr, u32 size)
  120. {
  121. u32 retries, val;
  122. if (pci->ops->cpu_addr_fixup)
  123. cpu_addr = pci->ops->cpu_addr_fixup(pci, cpu_addr);
  124. if (pci->iatu_unroll_enabled) {
  125. dw_pcie_prog_outbound_atu_unroll(pci, index, type, cpu_addr,
  126. pci_addr, size);
  127. return;
  128. }
  129. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT,
  130. PCIE_ATU_REGION_OUTBOUND | index);
  131. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_BASE,
  132. lower_32_bits(cpu_addr));
  133. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_BASE,
  134. upper_32_bits(cpu_addr));
  135. dw_pcie_writel_dbi(pci, PCIE_ATU_LIMIT,
  136. lower_32_bits(cpu_addr + size - 1));
  137. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET,
  138. lower_32_bits(pci_addr));
  139. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET,
  140. upper_32_bits(pci_addr));
  141. dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
  142. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
  143. /*
  144. * Make sure ATU enable takes effect before any subsequent config
  145. * and I/O accesses.
  146. */
  147. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  148. val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
  149. if (val & PCIE_ATU_ENABLE)
  150. return;
  151. mdelay(LINK_WAIT_IATU);
  152. }
  153. dev_err(pci->dev, "Outbound iATU is not being enabled\n");
  154. }
  155. static u32 dw_pcie_readl_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg)
  156. {
  157. u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
  158. return dw_pcie_readl_dbi(pci, offset + reg);
  159. }
  160. static void dw_pcie_writel_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg,
  161. u32 val)
  162. {
  163. u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
  164. dw_pcie_writel_dbi(pci, offset + reg, val);
  165. }
  166. static int dw_pcie_prog_inbound_atu_unroll(struct dw_pcie *pci, int index,
  167. int bar, u64 cpu_addr,
  168. enum dw_pcie_as_type as_type)
  169. {
  170. int type;
  171. u32 retries, val;
  172. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
  173. lower_32_bits(cpu_addr));
  174. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
  175. upper_32_bits(cpu_addr));
  176. switch (as_type) {
  177. case DW_PCIE_AS_MEM:
  178. type = PCIE_ATU_TYPE_MEM;
  179. break;
  180. case DW_PCIE_AS_IO:
  181. type = PCIE_ATU_TYPE_IO;
  182. break;
  183. default:
  184. return -EINVAL;
  185. }
  186. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1, type);
  187. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
  188. PCIE_ATU_ENABLE |
  189. PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
  190. /*
  191. * Make sure ATU enable takes effect before any subsequent config
  192. * and I/O accesses.
  193. */
  194. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  195. val = dw_pcie_readl_ib_unroll(pci, index,
  196. PCIE_ATU_UNR_REGION_CTRL2);
  197. if (val & PCIE_ATU_ENABLE)
  198. return 0;
  199. mdelay(LINK_WAIT_IATU);
  200. }
  201. dev_err(pci->dev, "Inbound iATU is not being enabled\n");
  202. return -EBUSY;
  203. }
  204. int dw_pcie_prog_inbound_atu(struct dw_pcie *pci, int index, int bar,
  205. u64 cpu_addr, enum dw_pcie_as_type as_type)
  206. {
  207. int type;
  208. u32 retries, val;
  209. if (pci->iatu_unroll_enabled)
  210. return dw_pcie_prog_inbound_atu_unroll(pci, index, bar,
  211. cpu_addr, as_type);
  212. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, PCIE_ATU_REGION_INBOUND |
  213. index);
  214. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET, lower_32_bits(cpu_addr));
  215. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET, upper_32_bits(cpu_addr));
  216. switch (as_type) {
  217. case DW_PCIE_AS_MEM:
  218. type = PCIE_ATU_TYPE_MEM;
  219. break;
  220. case DW_PCIE_AS_IO:
  221. type = PCIE_ATU_TYPE_IO;
  222. break;
  223. default:
  224. return -EINVAL;
  225. }
  226. dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
  227. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE
  228. | PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
  229. /*
  230. * Make sure ATU enable takes effect before any subsequent config
  231. * and I/O accesses.
  232. */
  233. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  234. val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
  235. if (val & PCIE_ATU_ENABLE)
  236. return 0;
  237. mdelay(LINK_WAIT_IATU);
  238. }
  239. dev_err(pci->dev, "Inbound iATU is not being enabled\n");
  240. return -EBUSY;
  241. }
  242. void dw_pcie_disable_atu(struct dw_pcie *pci, int index,
  243. enum dw_pcie_region_type type)
  244. {
  245. int region;
  246. switch (type) {
  247. case DW_PCIE_REGION_INBOUND:
  248. region = PCIE_ATU_REGION_INBOUND;
  249. break;
  250. case DW_PCIE_REGION_OUTBOUND:
  251. region = PCIE_ATU_REGION_OUTBOUND;
  252. break;
  253. default:
  254. return;
  255. }
  256. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, region | index);
  257. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, ~PCIE_ATU_ENABLE);
  258. }
  259. int dw_pcie_wait_for_link(struct dw_pcie *pci)
  260. {
  261. int retries;
  262. /* Check if the link is up or not */
  263. for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
  264. if (dw_pcie_link_up(pci)) {
  265. dev_info(pci->dev, "Link up\n");
  266. return 0;
  267. }
  268. usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
  269. }
  270. dev_err(pci->dev, "Phy link never came up\n");
  271. return -ETIMEDOUT;
  272. }
  273. int dw_pcie_link_up(struct dw_pcie *pci)
  274. {
  275. u32 val;
  276. if (pci->ops->link_up)
  277. return pci->ops->link_up(pci);
  278. val = readl(pci->dbi_base + PCIE_PHY_DEBUG_R1);
  279. return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
  280. (!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
  281. }
  282. void dw_pcie_setup(struct dw_pcie *pci)
  283. {
  284. int ret;
  285. u32 val;
  286. u32 lanes;
  287. struct device *dev = pci->dev;
  288. struct device_node *np = dev->of_node;
  289. ret = of_property_read_u32(np, "num-lanes", &lanes);
  290. if (ret)
  291. lanes = 0;
  292. /* Set the number of lanes */
  293. val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
  294. val &= ~PORT_LINK_MODE_MASK;
  295. switch (lanes) {
  296. case 1:
  297. val |= PORT_LINK_MODE_1_LANES;
  298. break;
  299. case 2:
  300. val |= PORT_LINK_MODE_2_LANES;
  301. break;
  302. case 4:
  303. val |= PORT_LINK_MODE_4_LANES;
  304. break;
  305. case 8:
  306. val |= PORT_LINK_MODE_8_LANES;
  307. break;
  308. default:
  309. dev_err(pci->dev, "num-lanes %u: invalid value\n", lanes);
  310. return;
  311. }
  312. dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
  313. /* Set link width speed control register */
  314. val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
  315. val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
  316. switch (lanes) {
  317. case 1:
  318. val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
  319. break;
  320. case 2:
  321. val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
  322. break;
  323. case 4:
  324. val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
  325. break;
  326. case 8:
  327. val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
  328. break;
  329. }
  330. dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
  331. }