pinctrl-s3c64xx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // S3C64xx specific support for pinctrl-samsung driver.
  4. //
  5. // Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
  6. //
  7. // Based on pinctrl-exynos.c, please see the file for original copyrights.
  8. //
  9. // This file contains the Samsung S3C64xx specific information required by the
  10. // the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  11. // external gpio and wakeup interrupt support.
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/irq.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/io.h>
  19. #include <linux/irqchip/chained_irq.h>
  20. #include <linux/slab.h>
  21. #include <linux/err.h>
  22. #include "pinctrl-samsung.h"
  23. #define NUM_EINT0 28
  24. #define NUM_EINT0_IRQ 4
  25. #define EINT_MAX_PER_REG 16
  26. #define EINT_MAX_PER_GROUP 16
  27. /* External GPIO and wakeup interrupt related definitions */
  28. #define SVC_GROUP_SHIFT 4
  29. #define SVC_GROUP_MASK 0xf
  30. #define SVC_NUM_MASK 0xf
  31. #define SVC_GROUP(x) ((x >> SVC_GROUP_SHIFT) & \
  32. SVC_GROUP_MASK)
  33. #define EINT12CON_REG 0x200
  34. #define EINT12MASK_REG 0x240
  35. #define EINT12PEND_REG 0x260
  36. #define EINT_OFFS(i) ((i) % (2 * EINT_MAX_PER_GROUP))
  37. #define EINT_GROUP(i) ((i) / EINT_MAX_PER_GROUP)
  38. #define EINT_REG(g) (4 * ((g) / 2))
  39. #define EINTCON_REG(i) (EINT12CON_REG + EINT_REG(EINT_GROUP(i)))
  40. #define EINTMASK_REG(i) (EINT12MASK_REG + EINT_REG(EINT_GROUP(i)))
  41. #define EINTPEND_REG(i) (EINT12PEND_REG + EINT_REG(EINT_GROUP(i)))
  42. #define SERVICE_REG 0x284
  43. #define SERVICEPEND_REG 0x288
  44. #define EINT0CON0_REG 0x900
  45. #define EINT0MASK_REG 0x920
  46. #define EINT0PEND_REG 0x924
  47. /* S3C64xx specific external interrupt trigger types */
  48. #define EINT_LEVEL_LOW 0
  49. #define EINT_LEVEL_HIGH 1
  50. #define EINT_EDGE_FALLING 2
  51. #define EINT_EDGE_RISING 4
  52. #define EINT_EDGE_BOTH 6
  53. #define EINT_CON_MASK 0xF
  54. #define EINT_CON_LEN 4
  55. static const struct samsung_pin_bank_type bank_type_4bit_off = {
  56. .fld_width = { 4, 1, 2, 0, 2, 2, },
  57. .reg_offset = { 0x00, 0x04, 0x08, 0, 0x0c, 0x10, },
  58. };
  59. static const struct samsung_pin_bank_type bank_type_4bit_alive = {
  60. .fld_width = { 4, 1, 2, },
  61. .reg_offset = { 0x00, 0x04, 0x08, },
  62. };
  63. static const struct samsung_pin_bank_type bank_type_4bit2_off = {
  64. .fld_width = { 4, 1, 2, 0, 2, 2, },
  65. .reg_offset = { 0x00, 0x08, 0x0c, 0, 0x10, 0x14, },
  66. };
  67. static const struct samsung_pin_bank_type bank_type_4bit2_alive = {
  68. .fld_width = { 4, 1, 2, },
  69. .reg_offset = { 0x00, 0x08, 0x0c, },
  70. };
  71. static const struct samsung_pin_bank_type bank_type_2bit_off = {
  72. .fld_width = { 2, 1, 2, 0, 2, 2, },
  73. .reg_offset = { 0x00, 0x04, 0x08, 0, 0x0c, 0x10, },
  74. };
  75. static const struct samsung_pin_bank_type bank_type_2bit_alive = {
  76. .fld_width = { 2, 1, 2, },
  77. .reg_offset = { 0x00, 0x04, 0x08, },
  78. };
  79. #define PIN_BANK_4BIT(pins, reg, id) \
  80. { \
  81. .type = &bank_type_4bit_off, \
  82. .pctl_offset = reg, \
  83. .nr_pins = pins, \
  84. .eint_type = EINT_TYPE_NONE, \
  85. .name = id \
  86. }
  87. #define PIN_BANK_4BIT_EINTG(pins, reg, id, eoffs) \
  88. { \
  89. .type = &bank_type_4bit_off, \
  90. .pctl_offset = reg, \
  91. .nr_pins = pins, \
  92. .eint_type = EINT_TYPE_GPIO, \
  93. .eint_func = 7, \
  94. .eint_mask = (1 << (pins)) - 1, \
  95. .eint_offset = eoffs, \
  96. .name = id \
  97. }
  98. #define PIN_BANK_4BIT_EINTW(pins, reg, id, eoffs, emask) \
  99. { \
  100. .type = &bank_type_4bit_alive,\
  101. .pctl_offset = reg, \
  102. .nr_pins = pins, \
  103. .eint_type = EINT_TYPE_WKUP, \
  104. .eint_func = 3, \
  105. .eint_mask = emask, \
  106. .eint_offset = eoffs, \
  107. .name = id \
  108. }
  109. #define PIN_BANK_4BIT2_EINTG(pins, reg, id, eoffs) \
  110. { \
  111. .type = &bank_type_4bit2_off, \
  112. .pctl_offset = reg, \
  113. .nr_pins = pins, \
  114. .eint_type = EINT_TYPE_GPIO, \
  115. .eint_func = 7, \
  116. .eint_mask = (1 << (pins)) - 1, \
  117. .eint_offset = eoffs, \
  118. .name = id \
  119. }
  120. #define PIN_BANK_4BIT2_EINTW(pins, reg, id, eoffs, emask) \
  121. { \
  122. .type = &bank_type_4bit2_alive,\
  123. .pctl_offset = reg, \
  124. .nr_pins = pins, \
  125. .eint_type = EINT_TYPE_WKUP, \
  126. .eint_func = 3, \
  127. .eint_mask = emask, \
  128. .eint_offset = eoffs, \
  129. .name = id \
  130. }
  131. #define PIN_BANK_4BIT2_ALIVE(pins, reg, id) \
  132. { \
  133. .type = &bank_type_4bit2_alive,\
  134. .pctl_offset = reg, \
  135. .nr_pins = pins, \
  136. .eint_type = EINT_TYPE_NONE, \
  137. .name = id \
  138. }
  139. #define PIN_BANK_2BIT(pins, reg, id) \
  140. { \
  141. .type = &bank_type_2bit_off, \
  142. .pctl_offset = reg, \
  143. .nr_pins = pins, \
  144. .eint_type = EINT_TYPE_NONE, \
  145. .name = id \
  146. }
  147. #define PIN_BANK_2BIT_EINTG(pins, reg, id, eoffs, emask) \
  148. { \
  149. .type = &bank_type_2bit_off, \
  150. .pctl_offset = reg, \
  151. .nr_pins = pins, \
  152. .eint_type = EINT_TYPE_GPIO, \
  153. .eint_func = 3, \
  154. .eint_mask = emask, \
  155. .eint_offset = eoffs, \
  156. .name = id \
  157. }
  158. #define PIN_BANK_2BIT_EINTW(pins, reg, id, eoffs) \
  159. { \
  160. .type = &bank_type_2bit_alive,\
  161. .pctl_offset = reg, \
  162. .nr_pins = pins, \
  163. .eint_type = EINT_TYPE_WKUP, \
  164. .eint_func = 2, \
  165. .eint_mask = (1 << (pins)) - 1, \
  166. .eint_offset = eoffs, \
  167. .name = id \
  168. }
  169. /**
  170. * struct s3c64xx_eint0_data: EINT0 common data
  171. * @drvdata: pin controller driver data
  172. * @domains: IRQ domains of particular EINT0 interrupts
  173. * @pins: pin offsets inside of banks of particular EINT0 interrupts
  174. */
  175. struct s3c64xx_eint0_data {
  176. struct samsung_pinctrl_drv_data *drvdata;
  177. struct irq_domain *domains[NUM_EINT0];
  178. u8 pins[NUM_EINT0];
  179. };
  180. /**
  181. * struct s3c64xx_eint0_domain_data: EINT0 per-domain data
  182. * @bank: pin bank related to the domain
  183. * @eints: EINT0 interrupts related to the domain
  184. */
  185. struct s3c64xx_eint0_domain_data {
  186. struct samsung_pin_bank *bank;
  187. u8 eints[];
  188. };
  189. /**
  190. * struct s3c64xx_eint_gpio_data: GPIO EINT data
  191. * @drvdata: pin controller driver data
  192. * @domains: array of domains related to EINT interrupt groups
  193. */
  194. struct s3c64xx_eint_gpio_data {
  195. struct samsung_pinctrl_drv_data *drvdata;
  196. struct irq_domain *domains[];
  197. };
  198. /*
  199. * Common functions for S3C64xx EINT configuration
  200. */
  201. static int s3c64xx_irq_get_trigger(unsigned int type)
  202. {
  203. int trigger;
  204. switch (type) {
  205. case IRQ_TYPE_EDGE_RISING:
  206. trigger = EINT_EDGE_RISING;
  207. break;
  208. case IRQ_TYPE_EDGE_FALLING:
  209. trigger = EINT_EDGE_FALLING;
  210. break;
  211. case IRQ_TYPE_EDGE_BOTH:
  212. trigger = EINT_EDGE_BOTH;
  213. break;
  214. case IRQ_TYPE_LEVEL_HIGH:
  215. trigger = EINT_LEVEL_HIGH;
  216. break;
  217. case IRQ_TYPE_LEVEL_LOW:
  218. trigger = EINT_LEVEL_LOW;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. return trigger;
  224. }
  225. static void s3c64xx_irq_set_handler(struct irq_data *d, unsigned int type)
  226. {
  227. /* Edge- and level-triggered interrupts need different handlers */
  228. if (type & IRQ_TYPE_EDGE_BOTH)
  229. irq_set_handler_locked(d, handle_edge_irq);
  230. else
  231. irq_set_handler_locked(d, handle_level_irq);
  232. }
  233. static void s3c64xx_irq_set_function(struct samsung_pinctrl_drv_data *d,
  234. struct samsung_pin_bank *bank, int pin)
  235. {
  236. const struct samsung_pin_bank_type *bank_type = bank->type;
  237. unsigned long flags;
  238. void __iomem *reg;
  239. u8 shift;
  240. u32 mask;
  241. u32 val;
  242. /* Make sure that pin is configured as interrupt */
  243. reg = d->virt_base + bank->pctl_offset;
  244. shift = pin;
  245. if (bank_type->fld_width[PINCFG_TYPE_FUNC] * shift >= 32) {
  246. /* 4-bit bank type with 2 con regs */
  247. reg += 4;
  248. shift -= 8;
  249. }
  250. shift = shift * bank_type->fld_width[PINCFG_TYPE_FUNC];
  251. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  252. spin_lock_irqsave(&bank->slock, flags);
  253. val = readl(reg);
  254. val &= ~(mask << shift);
  255. val |= bank->eint_func << shift;
  256. writel(val, reg);
  257. spin_unlock_irqrestore(&bank->slock, flags);
  258. }
  259. /*
  260. * Functions for EINT GPIO configuration (EINT groups 1-9)
  261. */
  262. static inline void s3c64xx_gpio_irq_set_mask(struct irq_data *irqd, bool mask)
  263. {
  264. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  265. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  266. unsigned char index = EINT_OFFS(bank->eint_offset) + irqd->hwirq;
  267. void __iomem *reg = d->virt_base + EINTMASK_REG(bank->eint_offset);
  268. u32 val;
  269. val = readl(reg);
  270. if (mask)
  271. val |= 1 << index;
  272. else
  273. val &= ~(1 << index);
  274. writel(val, reg);
  275. }
  276. static void s3c64xx_gpio_irq_unmask(struct irq_data *irqd)
  277. {
  278. s3c64xx_gpio_irq_set_mask(irqd, false);
  279. }
  280. static void s3c64xx_gpio_irq_mask(struct irq_data *irqd)
  281. {
  282. s3c64xx_gpio_irq_set_mask(irqd, true);
  283. }
  284. static void s3c64xx_gpio_irq_ack(struct irq_data *irqd)
  285. {
  286. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  287. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  288. unsigned char index = EINT_OFFS(bank->eint_offset) + irqd->hwirq;
  289. void __iomem *reg = d->virt_base + EINTPEND_REG(bank->eint_offset);
  290. writel(1 << index, reg);
  291. }
  292. static int s3c64xx_gpio_irq_set_type(struct irq_data *irqd, unsigned int type)
  293. {
  294. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  295. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  296. void __iomem *reg;
  297. int trigger;
  298. u8 shift;
  299. u32 val;
  300. trigger = s3c64xx_irq_get_trigger(type);
  301. if (trigger < 0) {
  302. pr_err("unsupported external interrupt type\n");
  303. return -EINVAL;
  304. }
  305. s3c64xx_irq_set_handler(irqd, type);
  306. /* Set up interrupt trigger */
  307. reg = d->virt_base + EINTCON_REG(bank->eint_offset);
  308. shift = EINT_OFFS(bank->eint_offset) + irqd->hwirq;
  309. shift = 4 * (shift / 4); /* 4 EINTs per trigger selector */
  310. val = readl(reg);
  311. val &= ~(EINT_CON_MASK << shift);
  312. val |= trigger << shift;
  313. writel(val, reg);
  314. s3c64xx_irq_set_function(d, bank, irqd->hwirq);
  315. return 0;
  316. }
  317. /*
  318. * irq_chip for gpio interrupts.
  319. */
  320. static struct irq_chip s3c64xx_gpio_irq_chip = {
  321. .name = "GPIO",
  322. .irq_unmask = s3c64xx_gpio_irq_unmask,
  323. .irq_mask = s3c64xx_gpio_irq_mask,
  324. .irq_ack = s3c64xx_gpio_irq_ack,
  325. .irq_set_type = s3c64xx_gpio_irq_set_type,
  326. };
  327. static int s3c64xx_gpio_irq_map(struct irq_domain *h, unsigned int virq,
  328. irq_hw_number_t hw)
  329. {
  330. struct samsung_pin_bank *bank = h->host_data;
  331. if (!(bank->eint_mask & (1 << hw)))
  332. return -EINVAL;
  333. irq_set_chip_and_handler(virq,
  334. &s3c64xx_gpio_irq_chip, handle_level_irq);
  335. irq_set_chip_data(virq, bank);
  336. return 0;
  337. }
  338. /*
  339. * irq domain callbacks for external gpio interrupt controller.
  340. */
  341. static const struct irq_domain_ops s3c64xx_gpio_irqd_ops = {
  342. .map = s3c64xx_gpio_irq_map,
  343. .xlate = irq_domain_xlate_twocell,
  344. };
  345. static void s3c64xx_eint_gpio_irq(struct irq_desc *desc)
  346. {
  347. struct irq_chip *chip = irq_desc_get_chip(desc);
  348. struct s3c64xx_eint_gpio_data *data = irq_desc_get_handler_data(desc);
  349. struct samsung_pinctrl_drv_data *drvdata = data->drvdata;
  350. chained_irq_enter(chip, desc);
  351. do {
  352. unsigned int svc;
  353. unsigned int group;
  354. unsigned int pin;
  355. unsigned int virq;
  356. svc = readl(drvdata->virt_base + SERVICE_REG);
  357. group = SVC_GROUP(svc);
  358. pin = svc & SVC_NUM_MASK;
  359. if (!group)
  360. break;
  361. /* Group 1 is used for two pin banks */
  362. if (group == 1) {
  363. if (pin < 8)
  364. group = 0;
  365. else
  366. pin -= 8;
  367. }
  368. virq = irq_linear_revmap(data->domains[group], pin);
  369. /*
  370. * Something must be really wrong if an unmapped EINT
  371. * was unmasked...
  372. */
  373. BUG_ON(!virq);
  374. generic_handle_irq(virq);
  375. } while (1);
  376. chained_irq_exit(chip, desc);
  377. }
  378. /**
  379. * s3c64xx_eint_gpio_init() - setup handling of external gpio interrupts.
  380. * @d: driver data of samsung pinctrl driver.
  381. */
  382. static int s3c64xx_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
  383. {
  384. struct s3c64xx_eint_gpio_data *data;
  385. struct samsung_pin_bank *bank;
  386. struct device *dev = d->dev;
  387. unsigned int nr_domains;
  388. unsigned int i;
  389. if (!d->irq) {
  390. dev_err(dev, "irq number not available\n");
  391. return -EINVAL;
  392. }
  393. nr_domains = 0;
  394. bank = d->pin_banks;
  395. for (i = 0; i < d->nr_banks; ++i, ++bank) {
  396. unsigned int nr_eints;
  397. unsigned int mask;
  398. if (bank->eint_type != EINT_TYPE_GPIO)
  399. continue;
  400. mask = bank->eint_mask;
  401. nr_eints = fls(mask);
  402. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  403. nr_eints, &s3c64xx_gpio_irqd_ops, bank);
  404. if (!bank->irq_domain) {
  405. dev_err(dev, "gpio irq domain add failed\n");
  406. return -ENXIO;
  407. }
  408. ++nr_domains;
  409. }
  410. data = devm_kzalloc(dev, struct_size(data, domains, nr_domains),
  411. GFP_KERNEL);
  412. if (!data)
  413. return -ENOMEM;
  414. data->drvdata = d;
  415. bank = d->pin_banks;
  416. nr_domains = 0;
  417. for (i = 0; i < d->nr_banks; ++i, ++bank) {
  418. if (bank->eint_type != EINT_TYPE_GPIO)
  419. continue;
  420. data->domains[nr_domains++] = bank->irq_domain;
  421. }
  422. irq_set_chained_handler_and_data(d->irq, s3c64xx_eint_gpio_irq, data);
  423. return 0;
  424. }
  425. /*
  426. * Functions for configuration of EINT0 wake-up interrupts
  427. */
  428. static inline void s3c64xx_eint0_irq_set_mask(struct irq_data *irqd, bool mask)
  429. {
  430. struct s3c64xx_eint0_domain_data *ddata =
  431. irq_data_get_irq_chip_data(irqd);
  432. struct samsung_pinctrl_drv_data *d = ddata->bank->drvdata;
  433. u32 val;
  434. val = readl(d->virt_base + EINT0MASK_REG);
  435. if (mask)
  436. val |= 1 << ddata->eints[irqd->hwirq];
  437. else
  438. val &= ~(1 << ddata->eints[irqd->hwirq]);
  439. writel(val, d->virt_base + EINT0MASK_REG);
  440. }
  441. static void s3c64xx_eint0_irq_unmask(struct irq_data *irqd)
  442. {
  443. s3c64xx_eint0_irq_set_mask(irqd, false);
  444. }
  445. static void s3c64xx_eint0_irq_mask(struct irq_data *irqd)
  446. {
  447. s3c64xx_eint0_irq_set_mask(irqd, true);
  448. }
  449. static void s3c64xx_eint0_irq_ack(struct irq_data *irqd)
  450. {
  451. struct s3c64xx_eint0_domain_data *ddata =
  452. irq_data_get_irq_chip_data(irqd);
  453. struct samsung_pinctrl_drv_data *d = ddata->bank->drvdata;
  454. writel(1 << ddata->eints[irqd->hwirq],
  455. d->virt_base + EINT0PEND_REG);
  456. }
  457. static int s3c64xx_eint0_irq_set_type(struct irq_data *irqd, unsigned int type)
  458. {
  459. struct s3c64xx_eint0_domain_data *ddata =
  460. irq_data_get_irq_chip_data(irqd);
  461. struct samsung_pin_bank *bank = ddata->bank;
  462. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  463. void __iomem *reg;
  464. int trigger;
  465. u8 shift;
  466. u32 val;
  467. trigger = s3c64xx_irq_get_trigger(type);
  468. if (trigger < 0) {
  469. pr_err("unsupported external interrupt type\n");
  470. return -EINVAL;
  471. }
  472. s3c64xx_irq_set_handler(irqd, type);
  473. /* Set up interrupt trigger */
  474. reg = d->virt_base + EINT0CON0_REG;
  475. shift = ddata->eints[irqd->hwirq];
  476. if (shift >= EINT_MAX_PER_REG) {
  477. reg += 4;
  478. shift -= EINT_MAX_PER_REG;
  479. }
  480. shift = EINT_CON_LEN * (shift / 2);
  481. val = readl(reg);
  482. val &= ~(EINT_CON_MASK << shift);
  483. val |= trigger << shift;
  484. writel(val, reg);
  485. s3c64xx_irq_set_function(d, bank, irqd->hwirq);
  486. return 0;
  487. }
  488. /*
  489. * irq_chip for wakeup interrupts
  490. */
  491. static struct irq_chip s3c64xx_eint0_irq_chip = {
  492. .name = "EINT0",
  493. .irq_unmask = s3c64xx_eint0_irq_unmask,
  494. .irq_mask = s3c64xx_eint0_irq_mask,
  495. .irq_ack = s3c64xx_eint0_irq_ack,
  496. .irq_set_type = s3c64xx_eint0_irq_set_type,
  497. };
  498. static inline void s3c64xx_irq_demux_eint(struct irq_desc *desc, u32 range)
  499. {
  500. struct irq_chip *chip = irq_desc_get_chip(desc);
  501. struct s3c64xx_eint0_data *data = irq_desc_get_handler_data(desc);
  502. struct samsung_pinctrl_drv_data *drvdata = data->drvdata;
  503. unsigned int pend, mask;
  504. chained_irq_enter(chip, desc);
  505. pend = readl(drvdata->virt_base + EINT0PEND_REG);
  506. mask = readl(drvdata->virt_base + EINT0MASK_REG);
  507. pend = pend & range & ~mask;
  508. pend &= range;
  509. while (pend) {
  510. unsigned int virq, irq;
  511. irq = fls(pend) - 1;
  512. pend &= ~(1 << irq);
  513. virq = irq_linear_revmap(data->domains[irq], data->pins[irq]);
  514. /*
  515. * Something must be really wrong if an unmapped EINT
  516. * was unmasked...
  517. */
  518. BUG_ON(!virq);
  519. generic_handle_irq(virq);
  520. }
  521. chained_irq_exit(chip, desc);
  522. }
  523. static void s3c64xx_demux_eint0_3(struct irq_desc *desc)
  524. {
  525. s3c64xx_irq_demux_eint(desc, 0xf);
  526. }
  527. static void s3c64xx_demux_eint4_11(struct irq_desc *desc)
  528. {
  529. s3c64xx_irq_demux_eint(desc, 0xff0);
  530. }
  531. static void s3c64xx_demux_eint12_19(struct irq_desc *desc)
  532. {
  533. s3c64xx_irq_demux_eint(desc, 0xff000);
  534. }
  535. static void s3c64xx_demux_eint20_27(struct irq_desc *desc)
  536. {
  537. s3c64xx_irq_demux_eint(desc, 0xff00000);
  538. }
  539. static irq_flow_handler_t s3c64xx_eint0_handlers[NUM_EINT0_IRQ] = {
  540. s3c64xx_demux_eint0_3,
  541. s3c64xx_demux_eint4_11,
  542. s3c64xx_demux_eint12_19,
  543. s3c64xx_demux_eint20_27,
  544. };
  545. static int s3c64xx_eint0_irq_map(struct irq_domain *h, unsigned int virq,
  546. irq_hw_number_t hw)
  547. {
  548. struct s3c64xx_eint0_domain_data *ddata = h->host_data;
  549. struct samsung_pin_bank *bank = ddata->bank;
  550. if (!(bank->eint_mask & (1 << hw)))
  551. return -EINVAL;
  552. irq_set_chip_and_handler(virq,
  553. &s3c64xx_eint0_irq_chip, handle_level_irq);
  554. irq_set_chip_data(virq, ddata);
  555. return 0;
  556. }
  557. /*
  558. * irq domain callbacks for external wakeup interrupt controller.
  559. */
  560. static const struct irq_domain_ops s3c64xx_eint0_irqd_ops = {
  561. .map = s3c64xx_eint0_irq_map,
  562. .xlate = irq_domain_xlate_twocell,
  563. };
  564. /* list of external wakeup controllers supported */
  565. static const struct of_device_id s3c64xx_eint0_irq_ids[] = {
  566. { .compatible = "samsung,s3c64xx-wakeup-eint", },
  567. { }
  568. };
  569. /**
  570. * s3c64xx_eint_eint0_init() - setup handling of external wakeup interrupts.
  571. * @d: driver data of samsung pinctrl driver.
  572. */
  573. static int s3c64xx_eint_eint0_init(struct samsung_pinctrl_drv_data *d)
  574. {
  575. struct device *dev = d->dev;
  576. struct device_node *eint0_np = NULL;
  577. struct device_node *np;
  578. struct samsung_pin_bank *bank;
  579. struct s3c64xx_eint0_data *data;
  580. unsigned int i;
  581. for_each_child_of_node(dev->of_node, np) {
  582. if (of_match_node(s3c64xx_eint0_irq_ids, np)) {
  583. eint0_np = np;
  584. break;
  585. }
  586. }
  587. if (!eint0_np)
  588. return -ENODEV;
  589. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  590. if (!data) {
  591. of_node_put(eint0_np);
  592. return -ENOMEM;
  593. }
  594. data->drvdata = d;
  595. for (i = 0; i < NUM_EINT0_IRQ; ++i) {
  596. unsigned int irq;
  597. irq = irq_of_parse_and_map(eint0_np, i);
  598. if (!irq) {
  599. dev_err(dev, "failed to get wakeup EINT IRQ %d\n", i);
  600. of_node_put(eint0_np);
  601. return -ENXIO;
  602. }
  603. irq_set_chained_handler_and_data(irq,
  604. s3c64xx_eint0_handlers[i],
  605. data);
  606. }
  607. of_node_put(eint0_np);
  608. bank = d->pin_banks;
  609. for (i = 0; i < d->nr_banks; ++i, ++bank) {
  610. struct s3c64xx_eint0_domain_data *ddata;
  611. unsigned int nr_eints;
  612. unsigned int mask;
  613. unsigned int irq;
  614. unsigned int pin;
  615. if (bank->eint_type != EINT_TYPE_WKUP)
  616. continue;
  617. mask = bank->eint_mask;
  618. nr_eints = fls(mask);
  619. ddata = devm_kzalloc(dev,
  620. sizeof(*ddata) + nr_eints, GFP_KERNEL);
  621. if (!ddata)
  622. return -ENOMEM;
  623. ddata->bank = bank;
  624. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  625. nr_eints, &s3c64xx_eint0_irqd_ops, ddata);
  626. if (!bank->irq_domain) {
  627. dev_err(dev, "wkup irq domain add failed\n");
  628. return -ENXIO;
  629. }
  630. irq = bank->eint_offset;
  631. mask = bank->eint_mask;
  632. for (pin = 0; mask; ++pin, mask >>= 1) {
  633. if (!(mask & 1))
  634. continue;
  635. data->domains[irq] = bank->irq_domain;
  636. data->pins[irq] = pin;
  637. ddata->eints[pin] = irq;
  638. ++irq;
  639. }
  640. }
  641. return 0;
  642. }
  643. /* pin banks of s3c64xx pin-controller 0 */
  644. static const struct samsung_pin_bank_data s3c64xx_pin_banks0[] __initconst = {
  645. PIN_BANK_4BIT_EINTG(8, 0x000, "gpa", 0),
  646. PIN_BANK_4BIT_EINTG(7, 0x020, "gpb", 8),
  647. PIN_BANK_4BIT_EINTG(8, 0x040, "gpc", 16),
  648. PIN_BANK_4BIT_EINTG(5, 0x060, "gpd", 32),
  649. PIN_BANK_4BIT(5, 0x080, "gpe"),
  650. PIN_BANK_2BIT_EINTG(16, 0x0a0, "gpf", 48, 0x3fff),
  651. PIN_BANK_4BIT_EINTG(7, 0x0c0, "gpg", 64),
  652. PIN_BANK_4BIT2_EINTG(10, 0x0e0, "gph", 80),
  653. PIN_BANK_2BIT(16, 0x100, "gpi"),
  654. PIN_BANK_2BIT(12, 0x120, "gpj"),
  655. PIN_BANK_4BIT2_ALIVE(16, 0x800, "gpk"),
  656. PIN_BANK_4BIT2_EINTW(15, 0x810, "gpl", 16, 0x7f00),
  657. PIN_BANK_4BIT_EINTW(6, 0x820, "gpm", 23, 0x1f),
  658. PIN_BANK_2BIT_EINTW(16, 0x830, "gpn", 0),
  659. PIN_BANK_2BIT_EINTG(16, 0x140, "gpo", 96, 0xffff),
  660. PIN_BANK_2BIT_EINTG(15, 0x160, "gpp", 112, 0x7fff),
  661. PIN_BANK_2BIT_EINTG(9, 0x180, "gpq", 128, 0x1ff),
  662. };
  663. /*
  664. * Samsung pinctrl driver data for S3C64xx SoC. S3C64xx SoC includes
  665. * one gpio/pin-mux/pinconfig controller.
  666. */
  667. static const struct samsung_pin_ctrl s3c64xx_pin_ctrl[] __initconst = {
  668. {
  669. /* pin-controller instance 1 data */
  670. .pin_banks = s3c64xx_pin_banks0,
  671. .nr_banks = ARRAY_SIZE(s3c64xx_pin_banks0),
  672. .eint_gpio_init = s3c64xx_eint_gpio_init,
  673. .eint_wkup_init = s3c64xx_eint_eint0_init,
  674. },
  675. };
  676. const struct samsung_pinctrl_of_match_data s3c64xx_of_data __initconst = {
  677. .ctrl = s3c64xx_pin_ctrl,
  678. .num_ctrl = ARRAY_SIZE(s3c64xx_pin_ctrl),
  679. };