pfc-r8a7791.c 198 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679
  1. /*
  2. * r8a7791/r8a7743 processor support - PFC hardware block.
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2014-2017 Cogent Embedded, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2
  9. * as published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include "sh_pfc.h"
  13. /*
  14. * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
  15. * which case they support both 3.3V and 1.8V signalling.
  16. */
  17. #define CPU_ALL_PORT(fn, sfx) \
  18. PORT_GP_32(0, fn, sfx), \
  19. PORT_GP_26(1, fn, sfx), \
  20. PORT_GP_32(2, fn, sfx), \
  21. PORT_GP_32(3, fn, sfx), \
  22. PORT_GP_32(4, fn, sfx), \
  23. PORT_GP_32(5, fn, sfx), \
  24. PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  25. PORT_GP_1(6, 24, fn, sfx), \
  26. PORT_GP_1(6, 25, fn, sfx), \
  27. PORT_GP_1(6, 26, fn, sfx), \
  28. PORT_GP_1(6, 27, fn, sfx), \
  29. PORT_GP_1(6, 28, fn, sfx), \
  30. PORT_GP_1(6, 29, fn, sfx), \
  31. PORT_GP_1(6, 30, fn, sfx), \
  32. PORT_GP_1(6, 31, fn, sfx), \
  33. PORT_GP_26(7, fn, sfx)
  34. enum {
  35. PINMUX_RESERVED = 0,
  36. PINMUX_DATA_BEGIN,
  37. GP_ALL(DATA),
  38. PINMUX_DATA_END,
  39. PINMUX_FUNCTION_BEGIN,
  40. GP_ALL(FN),
  41. /* GPSR0 */
  42. FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
  43. FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
  44. FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
  45. FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
  46. FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
  47. FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
  48. /* GPSR1 */
  49. FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
  50. FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
  51. FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
  52. FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
  53. FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
  54. FN_IP3_21_20,
  55. /* GPSR2 */
  56. FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
  57. FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
  58. FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
  59. FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
  60. FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
  61. FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
  62. FN_IP6_5_3, FN_IP6_7_6,
  63. /* GPSR3 */
  64. FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
  65. FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
  66. FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
  67. FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
  68. FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
  69. FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
  70. FN_IP9_18_17,
  71. /* GPSR4 */
  72. FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
  73. FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
  74. FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
  75. FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
  76. FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
  77. FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
  78. FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  79. FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
  80. /* GPSR5 */
  81. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
  82. FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
  83. FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
  84. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
  85. FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
  86. FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
  87. FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
  88. /* GPSR6 */
  89. FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
  90. FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
  91. FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
  92. FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
  93. FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
  94. FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
  95. FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
  96. FN_USB1_OVC, FN_DU0_DOTCLKIN,
  97. /* GPSR7 */
  98. FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
  99. FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
  100. FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
  101. FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
  102. FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
  103. FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
  104. /* IPSR0 */
  105. FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
  106. FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
  107. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
  108. FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
  109. FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
  110. FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
  111. /* IPSR1 */
  112. FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL,
  113. FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA,
  114. FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
  115. FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
  116. FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
  117. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  118. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  119. FN_A15, FN_BPFCLK_C,
  120. FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
  121. FN_A17, FN_DACK2_B, FN_I2C0_SDA_C,
  122. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
  123. /* IPSR2 */
  124. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
  125. FN_A20, FN_SPCLK,
  126. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
  127. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  128. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  129. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  130. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  131. FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL,
  132. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA,
  133. FN_EX_CS1_N, FN_MSIOF2_SCK,
  134. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
  135. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
  136. /* IPSR3 */
  137. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
  138. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  139. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
  140. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  141. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
  142. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  143. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
  144. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  145. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
  146. FN_DREQ0, FN_PWM3, FN_TPU_TO3,
  147. FN_DACK0, FN_DRACK0, FN_REMOCON,
  148. FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  149. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  150. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  151. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  152. /* IPSR4 */
  153. FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
  154. FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B, FN_MSIOF2_SYNC_C,
  155. FN_GLO_I0_D,
  156. FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
  157. FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
  158. FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  159. FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
  160. FN_GLO_Q1_D, FN_HCTS1_N_E,
  161. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  162. FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
  163. FN_SSI_SCK4, FN_GLO_SS_D,
  164. FN_SSI_WS4, FN_GLO_RFON_D,
  165. FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
  166. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  167. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  168. /* IPSR5 */
  169. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  170. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  171. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  172. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  173. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  174. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  175. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  176. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  177. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
  178. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  179. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
  180. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
  181. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
  182. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  183. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  184. /* IPSR6 */
  185. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  186. FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
  187. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  188. FN_SCIFA2_RXD, FN_FMIN_E,
  189. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  190. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
  191. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
  192. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
  193. FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  194. FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
  195. FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
  196. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
  197. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
  198. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  199. /* IPSR7 */
  200. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  201. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  202. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  203. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  204. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  205. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  206. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
  207. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
  208. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
  209. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
  210. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
  211. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
  212. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  213. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  214. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  215. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  216. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  217. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  218. /* IPSR8 */
  219. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
  220. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  221. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  222. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  223. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  224. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  225. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  226. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  227. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  228. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  229. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  230. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  231. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  232. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  233. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
  234. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  235. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  236. /* IPSR9 */
  237. FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
  238. FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
  239. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  240. FN_DU1_DOTCLKOUT0, FN_QCLK,
  241. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  242. FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
  243. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  244. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  245. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  246. FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
  247. FN_DU1_DISP, FN_QPOLA,
  248. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
  249. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  250. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  251. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  252. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  253. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
  254. FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
  255. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
  256. /* IPSR10 */
  257. FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
  258. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
  259. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
  260. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
  261. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
  262. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
  263. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  264. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  265. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  266. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
  267. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
  268. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
  269. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  270. FN_TS_SDATA0_C, FN_ATACS11_N,
  271. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
  272. FN_TS_SCK0_C, FN_ATAG1_N,
  273. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  274. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  275. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
  276. /* IPSR11 */
  277. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_I2C1_SDA_D,
  278. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
  279. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  280. FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
  281. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
  282. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
  283. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
  284. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
  285. FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
  286. FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
  287. FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
  288. FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
  289. FN_VI1_DATA7, FN_AVB_MDC,
  290. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C,
  291. FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C,
  292. /* IPSR12 */
  293. FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL,
  294. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
  295. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  296. FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
  297. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
  298. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  299. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  300. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  301. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  302. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  303. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
  304. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
  305. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
  306. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  307. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  308. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  309. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  310. /* IPSR13 */
  311. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  312. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  313. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  314. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  315. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  316. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  317. FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
  318. FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
  319. FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
  320. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  321. FN_SCIFA5_TXD_B, FN_TX3_C,
  322. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  323. FN_SCIFA5_RXD_B, FN_RX3_C,
  324. FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
  325. FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
  326. FN_SD1_DATA3, FN_IERX_B,
  327. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
  328. /* IPSR14 */
  329. FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C,
  330. FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
  331. FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
  332. FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
  333. FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  334. FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  335. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
  336. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
  337. FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
  338. FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  339. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  340. FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B,
  341. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  342. FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B,
  343. /* IPSR15 */
  344. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
  345. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
  346. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
  347. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  348. FN_PWM5_B, FN_SCIFA3_TXD_C,
  349. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  350. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  351. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  352. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  353. FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
  354. FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
  355. FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
  356. FN_TCLK2, FN_VI1_DATA3_C,
  357. FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
  358. FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
  359. /* IPSR16 */
  360. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  361. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
  362. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
  363. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  364. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  365. /* MOD_SEL */
  366. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  367. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  368. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  369. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  370. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  371. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  372. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  373. FN_SEL_QSP_0, FN_SEL_QSP_1,
  374. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  375. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
  376. FN_SEL_HSCIF1_4,
  377. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
  378. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  379. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  380. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  381. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
  382. /* MOD_SEL2 */
  383. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  384. FN_SEL_SCIF0_4,
  385. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  386. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  387. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  388. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  389. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  390. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
  391. FN_SEL_ADG_0, FN_SEL_ADG_1,
  392. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
  393. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
  394. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  395. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
  396. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
  397. FN_SEL_SIM_0, FN_SEL_SIM_1,
  398. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  399. /* MOD_SEL3 */
  400. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  401. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  402. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
  403. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
  404. FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2,
  405. FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
  406. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  407. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  408. FN_SEL_MMC_0, FN_SEL_MMC_1,
  409. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  410. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  411. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  412. FN_SEL_I2C1_4,
  413. FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2,
  414. /* MOD_SEL4 */
  415. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  416. FN_SEL_SOF1_4,
  417. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  418. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
  419. FN_SEL_RAD_0, FN_SEL_RAD_1,
  420. FN_SEL_RCN_0, FN_SEL_RCN_1,
  421. FN_SEL_RSP_0, FN_SEL_RSP_1,
  422. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  423. FN_SEL_SCIF2_4,
  424. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
  425. FN_SEL_SOF2_4,
  426. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  427. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  428. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
  429. PINMUX_FUNCTION_END,
  430. PINMUX_MARK_BEGIN,
  431. EX_CS0_N_MARK, RD_N_MARK,
  432. AUDIO_CLKA_MARK,
  433. VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  434. VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  435. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  436. SD1_CLK_MARK,
  437. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  438. DU0_DOTCLKIN_MARK,
  439. /* IPSR0 */
  440. D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
  441. D6_MARK, D7_MARK, D8_MARK,
  442. D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
  443. A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, I2C0_SCL_C_MARK,
  444. PWM2_B_MARK,
  445. A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
  446. A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
  447. A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
  448. /* IPSR1 */
  449. A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, I2C0_SCL_MARK,
  450. A9_MARK, MSIOF1_SS2_MARK, I2C0_SDA_MARK,
  451. A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
  452. A11_MARK, MSIOF1_RXD_MARK, I2C3_SCL_D_MARK, MSIOF1_RXD_D_MARK,
  453. A12_MARK, FMCLK_MARK, I2C3_SDA_D_MARK, MSIOF1_SCK_D_MARK,
  454. A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
  455. A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
  456. A15_MARK, BPFCLK_C_MARK,
  457. A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
  458. A17_MARK, DACK2_B_MARK, I2C0_SDA_C_MARK,
  459. A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
  460. /* IPSR2 */
  461. A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
  462. SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
  463. A20_MARK, SPCLK_MARK,
  464. A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
  465. A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
  466. A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
  467. A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
  468. A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
  469. RX1_MARK, SCIFA1_RXD_MARK,
  470. CS0_N_MARK, ATAG0_N_B_MARK, I2C1_SCL_MARK,
  471. CS1_N_A26_MARK, ATADIR0_N_B_MARK, I2C1_SDA_MARK,
  472. EX_CS1_N_MARK, MSIOF2_SCK_MARK,
  473. EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
  474. EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
  475. ATAG0_N_MARK, EX_WAIT1_MARK,
  476. /* IPSR3 */
  477. EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
  478. EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
  479. SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
  480. BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
  481. SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
  482. RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
  483. SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
  484. WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
  485. WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
  486. EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  487. DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
  488. DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
  489. SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
  490. SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
  491. SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
  492. SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
  493. SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
  494. SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
  495. /* IPSR4 */
  496. SSI_SDATA0_MARK, I2C0_SCL_B_MARK, IIC0_SCL_B_MARK, MSIOF2_SCK_C_MARK,
  497. SSI_SCK1_MARK, I2C0_SDA_B_MARK, IIC0_SDA_B_MARK,
  498. MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
  499. SSI_WS1_MARK, I2C1_SCL_B_MARK, IIC1_SCL_B_MARK,
  500. MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
  501. SSI_SDATA1_MARK, I2C1_SDA_B_MARK, IIC1_SDA_B_MARK, MSIOF2_RXD_C_MARK,
  502. SSI_SCK2_MARK, I2C2_SCL_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK,
  503. HSCK1_E_MARK,
  504. SSI_WS2_MARK, I2C2_SDA_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
  505. GLO_Q1_D_MARK, HCTS1_N_E_MARK,
  506. SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
  507. SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
  508. SSI_SCK4_MARK, GLO_SS_D_MARK,
  509. SSI_WS4_MARK, GLO_RFON_D_MARK,
  510. SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
  511. SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
  512. MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
  513. /* IPSR5 */
  514. SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
  515. MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
  516. SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
  517. MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
  518. SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
  519. MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
  520. SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
  521. SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
  522. SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
  523. SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
  524. SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
  525. SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
  526. SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
  527. SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
  528. SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
  529. /* IPSR6 */
  530. AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
  531. SCIF_CLK_MARK, DVC_MUTE_MARK, BPFCLK_E_MARK,
  532. AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
  533. SCIFA2_RXD_MARK, FMIN_E_MARK,
  534. AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
  535. IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
  536. IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
  537. IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
  538. IRQ3_MARK, I2C4_SCL_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
  539. IRQ4_MARK, HRX1_C_MARK, I2C4_SDA_C_MARK,
  540. MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
  541. IRQ5_MARK, HTX1_C_MARK, I2C1_SCL_E_MARK, MSIOF2_SCK_E_MARK,
  542. IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
  543. I2C1_SDA_E_MARK, MSIOF2_SYNC_E_MARK,
  544. IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
  545. GPS_CLK_C_MARK, GPS_CLK_D_MARK,
  546. IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
  547. GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
  548. /* IPSR7 */
  549. IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
  550. SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
  551. DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
  552. SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
  553. DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
  554. SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
  555. DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
  556. DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
  557. DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
  558. DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
  559. DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
  560. DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
  561. DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
  562. SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
  563. DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
  564. SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
  565. DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
  566. SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
  567. /* IPSR8 */
  568. DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
  569. DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
  570. SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
  571. DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
  572. SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
  573. DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
  574. SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
  575. DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
  576. SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
  577. DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
  578. SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
  579. DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
  580. SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
  581. DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
  582. SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
  583. DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
  584. DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
  585. DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
  586. /* IPSR9 */
  587. DU1_DB6_MARK, LCDOUT22_MARK, I2C3_SCL_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
  588. DU1_DB7_MARK, LCDOUT23_MARK, I2C3_SDA_C_MARK,
  589. SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
  590. DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  591. DU1_DOTCLKOUT0_MARK, QCLK_MARK,
  592. DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
  593. TX3_B_MARK, I2C2_SCL_B_MARK, PWM4_MARK,
  594. DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
  595. DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
  596. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  597. CAN0_RX_MARK, RX3_B_MARK, I2C2_SDA_B_MARK,
  598. DU1_DISP_MARK, QPOLA_MARK,
  599. DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
  600. VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
  601. VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
  602. VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
  603. VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
  604. VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
  605. VI0_G0_MARK, IIC1_SCL_MARK, STP_IVCXO27_0_C_MARK, I2C4_SCL_MARK,
  606. HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
  607. /* IPSR10 */
  608. VI0_G1_MARK, IIC1_SDA_MARK, STP_ISCLK_0_C_MARK, I2C4_SDA_MARK,
  609. HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
  610. VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, I2C3_SCL_B_MARK,
  611. HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
  612. VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, I2C3_SDA_B_MARK,
  613. HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
  614. VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
  615. HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
  616. VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
  617. CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
  618. VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
  619. VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
  620. VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
  621. TS_SDATA0_C_MARK, ATACS11_N_MARK,
  622. VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
  623. TS_SCK0_C_MARK, ATAG1_N_MARK,
  624. VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
  625. VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
  626. VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK,
  627. I2C1_SCL_D_MARK,
  628. /* IPSR11 */
  629. VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK,
  630. I2C1_SDA_D_MARK,
  631. VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, I2C4_SCL_B_MARK,
  632. VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
  633. I2C4_SDA_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
  634. VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
  635. TX4_B_MARK, SCIFA4_TXD_B_MARK,
  636. VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
  637. RX4_B_MARK, SCIFA4_RXD_B_MARK,
  638. VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
  639. VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
  640. VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
  641. VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
  642. VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
  643. VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
  644. VI1_DATA7_MARK, AVB_MDC_MARK,
  645. ETH_MDIO_MARK, AVB_RX_CLK_MARK, I2C2_SCL_C_MARK,
  646. ETH_CRS_DV_MARK, AVB_LINK_MARK, I2C2_SDA_C_MARK,
  647. /* IPSR12 */
  648. ETH_RX_ER_MARK, AVB_CRS_MARK, I2C3_SCL_MARK, IIC0_SCL_MARK,
  649. ETH_RXD0_MARK, AVB_PHY_INT_MARK, I2C3_SDA_MARK, IIC0_SDA_MARK,
  650. ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
  651. I2C2_SCL_D_MARK, MSIOF1_RXD_E_MARK,
  652. ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
  653. I2C2_SDA_D_MARK, MSIOF1_SCK_E_MARK,
  654. ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
  655. CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
  656. ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
  657. CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
  658. ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
  659. ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
  660. ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
  661. ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
  662. STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
  663. ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
  664. STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
  665. ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
  666. /* IPSR13 */
  667. STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
  668. ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
  669. STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
  670. STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
  671. STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
  672. ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
  673. SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
  674. SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
  675. SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
  676. SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
  677. SCIFA5_TXD_B_MARK, TX3_C_MARK,
  678. SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
  679. SCIFA5_RXD_B_MARK, RX3_C_MARK,
  680. SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
  681. SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
  682. SD1_DATA3_MARK, IERX_B_MARK,
  683. SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, I2C1_SCL_C_MARK,
  684. /* IPSR14 */
  685. SD1_WP_MARK, PWM1_B_MARK, I2C1_SDA_C_MARK,
  686. SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
  687. SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
  688. SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
  689. SD2_CD_MARK, MMC_D4_MARK, IIC1_SCL_C_MARK, TX5_B_MARK,
  690. SCIFA5_TXD_C_MARK,
  691. SD2_WP_MARK, MMC_D5_MARK, IIC1_SDA_C_MARK, RX5_B_MARK,
  692. SCIFA5_RXD_C_MARK,
  693. MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
  694. VI1_CLK_C_MARK, VI1_G0_B_MARK,
  695. MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
  696. VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
  697. MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
  698. MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
  699. MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
  700. VI1_HSYNC_N_C_MARK, IIC0_SCL_C_MARK, VI1_G4_B_MARK,
  701. MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
  702. VI1_VSYNC_N_C_MARK, IIC0_SDA_C_MARK, VI1_G5_B_MARK,
  703. /* IPSR15 */
  704. SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
  705. SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
  706. SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
  707. GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
  708. PWM5_B_MARK, SCIFA3_TXD_C_MARK,
  709. GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
  710. VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
  711. GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
  712. VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
  713. HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
  714. TCLK1_MARK, VI1_DATA1_C_MARK,
  715. HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
  716. HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
  717. TCLK2_MARK, VI1_DATA3_C_MARK,
  718. HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
  719. CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
  720. HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
  721. CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
  722. /* IPSR16 */
  723. HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
  724. GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
  725. HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
  726. GLO_SS_C_MARK, VI1_DATA7_C_MARK,
  727. HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
  728. HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
  729. HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
  730. PINMUX_MARK_END,
  731. };
  732. static const u16 pinmux_data[] = {
  733. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  734. PINMUX_SINGLE(EX_CS0_N),
  735. PINMUX_SINGLE(RD_N),
  736. PINMUX_SINGLE(AUDIO_CLKA),
  737. PINMUX_SINGLE(VI0_CLK),
  738. PINMUX_SINGLE(VI0_DATA0_VI0_B0),
  739. PINMUX_SINGLE(VI0_DATA1_VI0_B1),
  740. PINMUX_SINGLE(VI0_DATA2_VI0_B2),
  741. PINMUX_SINGLE(VI0_DATA4_VI0_B4),
  742. PINMUX_SINGLE(VI0_DATA5_VI0_B5),
  743. PINMUX_SINGLE(VI0_DATA6_VI0_B6),
  744. PINMUX_SINGLE(VI0_DATA7_VI0_B7),
  745. PINMUX_SINGLE(USB0_PWEN),
  746. PINMUX_SINGLE(USB0_OVC),
  747. PINMUX_SINGLE(USB1_PWEN),
  748. PINMUX_SINGLE(USB1_OVC),
  749. PINMUX_SINGLE(DU0_DOTCLKIN),
  750. PINMUX_SINGLE(SD1_CLK),
  751. /* IPSR0 */
  752. PINMUX_IPSR_GPSR(IP0_0, D0),
  753. PINMUX_IPSR_GPSR(IP0_1, D1),
  754. PINMUX_IPSR_GPSR(IP0_2, D2),
  755. PINMUX_IPSR_GPSR(IP0_3, D3),
  756. PINMUX_IPSR_GPSR(IP0_4, D4),
  757. PINMUX_IPSR_GPSR(IP0_5, D5),
  758. PINMUX_IPSR_GPSR(IP0_6, D6),
  759. PINMUX_IPSR_GPSR(IP0_7, D7),
  760. PINMUX_IPSR_GPSR(IP0_8, D8),
  761. PINMUX_IPSR_GPSR(IP0_9, D9),
  762. PINMUX_IPSR_GPSR(IP0_10, D10),
  763. PINMUX_IPSR_GPSR(IP0_11, D11),
  764. PINMUX_IPSR_GPSR(IP0_12, D12),
  765. PINMUX_IPSR_GPSR(IP0_13, D13),
  766. PINMUX_IPSR_GPSR(IP0_14, D14),
  767. PINMUX_IPSR_GPSR(IP0_15, D15),
  768. PINMUX_IPSR_GPSR(IP0_18_16, A0),
  769. PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
  770. PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
  771. PINMUX_IPSR_MSEL(IP0_18_16, I2C0_SCL_C, SEL_I2C0_2),
  772. PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
  773. PINMUX_IPSR_GPSR(IP0_20_19, A1),
  774. PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
  775. PINMUX_IPSR_GPSR(IP0_22_21, A2),
  776. PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
  777. PINMUX_IPSR_GPSR(IP0_24_23, A3),
  778. PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
  779. PINMUX_IPSR_GPSR(IP0_26_25, A4),
  780. PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
  781. PINMUX_IPSR_GPSR(IP0_28_27, A5),
  782. PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
  783. PINMUX_IPSR_GPSR(IP0_30_29, A6),
  784. PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
  785. /* IPSR1 */
  786. PINMUX_IPSR_GPSR(IP1_1_0, A7),
  787. PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
  788. PINMUX_IPSR_GPSR(IP1_3_2, A8),
  789. PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
  790. PINMUX_IPSR_MSEL(IP1_3_2, I2C0_SCL, SEL_I2C0_0),
  791. PINMUX_IPSR_GPSR(IP1_5_4, A9),
  792. PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
  793. PINMUX_IPSR_MSEL(IP1_5_4, I2C0_SDA, SEL_I2C0_0),
  794. PINMUX_IPSR_GPSR(IP1_7_6, A10),
  795. PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
  796. PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
  797. PINMUX_IPSR_GPSR(IP1_10_8, A11),
  798. PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
  799. PINMUX_IPSR_MSEL(IP1_10_8, I2C3_SCL_D, SEL_I2C3_3),
  800. PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
  801. PINMUX_IPSR_GPSR(IP1_13_11, A12),
  802. PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
  803. PINMUX_IPSR_MSEL(IP1_13_11, I2C3_SDA_D, SEL_I2C3_3),
  804. PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
  805. PINMUX_IPSR_GPSR(IP1_16_14, A13),
  806. PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
  807. PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
  808. PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
  809. PINMUX_IPSR_GPSR(IP1_19_17, A14),
  810. PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
  811. PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
  812. PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
  813. PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
  814. PINMUX_IPSR_GPSR(IP1_22_20, A15),
  815. PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
  816. PINMUX_IPSR_GPSR(IP1_25_23, A16),
  817. PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
  818. PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
  819. PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
  820. PINMUX_IPSR_GPSR(IP1_28_26, A17),
  821. PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
  822. PINMUX_IPSR_MSEL(IP1_28_26, I2C0_SDA_C, SEL_I2C0_2),
  823. PINMUX_IPSR_GPSR(IP1_31_29, A18),
  824. PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
  825. PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
  826. PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
  827. /* IPSR2 */
  828. PINMUX_IPSR_GPSR(IP2_2_0, A19),
  829. PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
  830. PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
  831. PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
  832. PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
  833. PINMUX_IPSR_GPSR(IP2_2_0, A20),
  834. PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
  835. PINMUX_IPSR_GPSR(IP2_6_5, A21),
  836. PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
  837. PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
  838. PINMUX_IPSR_GPSR(IP2_9_7, A22),
  839. PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
  840. PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
  841. PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
  842. PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
  843. PINMUX_IPSR_GPSR(IP2_12_10, A23),
  844. PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
  845. PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
  846. PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
  847. PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
  848. PINMUX_IPSR_GPSR(IP2_15_13, A24),
  849. PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
  850. PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
  851. PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
  852. PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
  853. PINMUX_IPSR_GPSR(IP2_18_16, A25),
  854. PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
  855. PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
  856. PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
  857. PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
  858. PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
  859. PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
  860. PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
  861. PINMUX_IPSR_MSEL(IP2_20_19, I2C1_SCL, SEL_I2C1_0),
  862. PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
  863. PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
  864. PINMUX_IPSR_MSEL(IP2_22_21, I2C1_SDA, SEL_I2C1_0),
  865. PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
  866. PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
  867. PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
  868. PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
  869. PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
  870. PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
  871. PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
  872. PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
  873. PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
  874. PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
  875. /* IPSR3 */
  876. PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
  877. PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
  878. PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
  879. PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
  880. PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
  881. PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
  882. PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
  883. PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
  884. PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
  885. PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
  886. PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
  887. PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
  888. PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
  889. PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
  890. PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
  891. PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
  892. PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
  893. PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
  894. PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
  895. PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
  896. PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
  897. PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
  898. PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
  899. PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
  900. PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
  901. PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
  902. PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
  903. PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
  904. PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
  905. PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  906. PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
  907. PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
  908. PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  909. PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
  910. PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
  911. PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
  912. PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
  913. PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
  914. PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
  915. PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
  916. PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
  917. PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
  918. PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
  919. PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
  920. PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
  921. PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  922. PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
  923. PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
  924. PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
  925. PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
  926. PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
  927. PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
  928. PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
  929. PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  930. PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
  931. PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
  932. /* IPSR4 */
  933. PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
  934. PINMUX_IPSR_MSEL(IP4_1_0, I2C0_SCL_B, SEL_I2C0_1),
  935. PINMUX_IPSR_MSEL(IP4_1_0, IIC0_SCL_B, SEL_IIC0_1),
  936. PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
  937. PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
  938. PINMUX_IPSR_MSEL(IP4_4_2, I2C0_SDA_B, SEL_I2C0_1),
  939. PINMUX_IPSR_MSEL(IP4_4_2, IIC0_SDA_B, SEL_IIC0_1),
  940. PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
  941. PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
  942. PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
  943. PINMUX_IPSR_MSEL(IP4_7_5, I2C1_SCL_B, SEL_I2C1_1),
  944. PINMUX_IPSR_MSEL(IP4_7_5, IIC1_SCL_B, SEL_IIC1_1),
  945. PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
  946. PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
  947. PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
  948. PINMUX_IPSR_MSEL(IP4_9_8, I2C1_SDA_B, SEL_I2C1_1),
  949. PINMUX_IPSR_MSEL(IP4_9_8, IIC1_SDA_B, SEL_IIC1_1),
  950. PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
  951. PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
  952. PINMUX_IPSR_MSEL(IP4_12_10, I2C2_SCL, SEL_I2C2_0),
  953. PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
  954. PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
  955. PINMUX_IPSR_MSEL(IP4_12_10, HSCK1_E, SEL_HSCIF1_4),
  956. PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
  957. PINMUX_IPSR_MSEL(IP4_15_13, I2C2_SDA, SEL_I2C2_0),
  958. PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
  959. PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
  960. PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
  961. PINMUX_IPSR_MSEL(IP4_15_13, HCTS1_N_E, SEL_HSCIF1_4),
  962. PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
  963. PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
  964. PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
  965. PINMUX_IPSR_MSEL(IP4_18_16, HRTS1_N_E, SEL_HSCIF1_4),
  966. PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
  967. PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
  968. PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
  969. PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
  970. PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
  971. PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
  972. PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
  973. PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
  974. PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
  975. PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
  976. PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
  977. PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
  978. PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
  979. PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
  980. PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
  981. /* IPSR5 */
  982. PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
  983. PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
  984. PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
  985. PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
  986. PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
  987. PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
  988. PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
  989. PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
  990. PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
  991. PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
  992. PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
  993. PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
  994. PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
  995. PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
  996. PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
  997. PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
  998. PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
  999. PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
  1000. PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
  1001. PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
  1002. PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
  1003. PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
  1004. PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
  1005. PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
  1006. PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
  1007. PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
  1008. PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
  1009. PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
  1010. PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
  1011. PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
  1012. PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
  1013. PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
  1014. PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
  1015. PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
  1016. PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
  1017. PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
  1018. PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
  1019. PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
  1020. PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
  1021. PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
  1022. PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
  1023. PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
  1024. PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
  1025. PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
  1026. PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
  1027. PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
  1028. PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
  1029. PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
  1030. PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
  1031. /* IPSR6 */
  1032. PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
  1033. PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
  1034. PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
  1035. PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
  1036. PINMUX_IPSR_GPSR(IP6_2_0, DVC_MUTE),
  1037. PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
  1038. PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
  1039. PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
  1040. PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
  1041. PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
  1042. PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1043. PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
  1044. PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
  1045. PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
  1046. PINMUX_IPSR_MSEL(IP6_7_6, TX2, SEL_SCIF2_0),
  1047. PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1048. PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
  1049. PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1050. PINMUX_IPSR_GPSR(IP6_9_8, INTC_IRQ0_N),
  1051. PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
  1052. PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
  1053. PINMUX_IPSR_GPSR(IP6_11_10, INTC_IRQ1_N),
  1054. PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
  1055. PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1056. PINMUX_IPSR_GPSR(IP6_13_12, INTC_IRQ2_N),
  1057. PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
  1058. PINMUX_IPSR_MSEL(IP6_15_14, I2C4_SCL_C, SEL_I2C4_2),
  1059. PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
  1060. PINMUX_IPSR_GPSR(IP6_15_14, INTC_IRQ4_N),
  1061. PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
  1062. PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
  1063. PINMUX_IPSR_MSEL(IP6_18_16, I2C4_SDA_C, SEL_I2C4_2),
  1064. PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
  1065. PINMUX_IPSR_GPSR(IP6_18_16, INTC_IRQ4_N),
  1066. PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
  1067. PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
  1068. PINMUX_IPSR_MSEL(IP6_20_19, I2C1_SCL_E, SEL_I2C1_4),
  1069. PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
  1070. PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
  1071. PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
  1072. PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
  1073. PINMUX_IPSR_MSEL(IP6_23_21, I2C1_SDA_E, SEL_I2C1_4),
  1074. PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
  1075. PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
  1076. PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
  1077. PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
  1078. PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
  1079. PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
  1080. PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
  1081. PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
  1082. PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
  1083. PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
  1084. PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
  1085. /* IPSR7 */
  1086. PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
  1087. PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
  1088. PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
  1089. PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
  1090. PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
  1091. PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
  1092. PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
  1093. PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
  1094. PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
  1095. PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
  1096. PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
  1097. PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
  1098. PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
  1099. PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
  1100. PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
  1101. PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
  1102. PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
  1103. PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
  1104. PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
  1105. PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
  1106. PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
  1107. PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
  1108. PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
  1109. PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
  1110. PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
  1111. PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
  1112. PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
  1113. PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
  1114. PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
  1115. PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
  1116. PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
  1117. PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
  1118. PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
  1119. PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
  1120. PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
  1121. PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
  1122. PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
  1123. PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
  1124. PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
  1125. PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
  1126. PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
  1127. PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
  1128. PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
  1129. PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
  1130. PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
  1131. PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
  1132. PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
  1133. PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
  1134. PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
  1135. PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
  1136. PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
  1137. PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
  1138. PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
  1139. PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
  1140. /* IPSR8 */
  1141. PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
  1142. PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
  1143. PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
  1144. PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
  1145. PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
  1146. PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
  1147. PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
  1148. PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
  1149. PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
  1150. PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
  1151. PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
  1152. PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
  1153. PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
  1154. PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
  1155. PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
  1156. PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
  1157. PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
  1158. PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
  1159. PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
  1160. PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  1161. PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
  1162. PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
  1163. PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
  1164. PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
  1165. PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  1166. PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
  1167. PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
  1168. PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
  1169. PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
  1170. PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
  1171. PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1172. PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
  1173. PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
  1174. PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
  1175. PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
  1176. PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
  1177. PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
  1178. PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
  1179. PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
  1180. PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
  1181. PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
  1182. PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
  1183. PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
  1184. PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
  1185. PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
  1186. PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
  1187. PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
  1188. PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
  1189. PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
  1190. PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
  1191. PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
  1192. PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
  1193. PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
  1194. PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
  1195. PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
  1196. PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
  1197. /* IPSR9 */
  1198. PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
  1199. PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
  1200. PINMUX_IPSR_MSEL(IP9_2_0, I2C3_SCL_C, SEL_I2C3_2),
  1201. PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
  1202. PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
  1203. PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
  1204. PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
  1205. PINMUX_IPSR_MSEL(IP9_5_3, I2C3_SDA_C, SEL_I2C3_2),
  1206. PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
  1207. PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
  1208. PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
  1209. PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
  1210. PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
  1211. PINMUX_IPSR_GPSR(IP9_7, QCLK),
  1212. PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
  1213. PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
  1214. PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
  1215. PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
  1216. PINMUX_IPSR_MSEL(IP9_10_8, I2C2_SCL_B, SEL_I2C2_1),
  1217. PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
  1218. PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
  1219. PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
  1220. PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
  1221. PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
  1222. PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1223. PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
  1224. PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
  1225. PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
  1226. PINMUX_IPSR_MSEL(IP9_15_13, I2C2_SDA_B, SEL_I2C2_1),
  1227. PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
  1228. PINMUX_IPSR_GPSR(IP9_16, QPOLA),
  1229. PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
  1230. PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
  1231. PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
  1232. PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
  1233. PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
  1234. PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
  1235. PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
  1236. PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
  1237. PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
  1238. PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
  1239. PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
  1240. PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
  1241. PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
  1242. PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
  1243. PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
  1244. PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
  1245. PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
  1246. PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
  1247. PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
  1248. PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
  1249. PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
  1250. PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
  1251. PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
  1252. PINMUX_IPSR_MSEL(IP9_31_29, IIC1_SCL, SEL_IIC1_0),
  1253. PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
  1254. PINMUX_IPSR_MSEL(IP9_31_29, I2C4_SCL, SEL_I2C4_0),
  1255. PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
  1256. PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1257. PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
  1258. /* IPSR10 */
  1259. PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
  1260. PINMUX_IPSR_MSEL(IP10_2_0, IIC1_SDA, SEL_IIC1_0),
  1261. PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
  1262. PINMUX_IPSR_MSEL(IP10_2_0, I2C4_SDA, SEL_I2C4_0),
  1263. PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
  1264. PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1265. PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
  1266. PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
  1267. PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
  1268. PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
  1269. PINMUX_IPSR_MSEL(IP10_5_3, I2C3_SCL_B, SEL_I2C3_1),
  1270. PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
  1271. PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
  1272. PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
  1273. PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
  1274. PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
  1275. PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
  1276. PINMUX_IPSR_MSEL(IP10_8_6, I2C3_SDA_B, SEL_I2C3_1),
  1277. PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
  1278. PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
  1279. PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
  1280. PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
  1281. PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
  1282. PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
  1283. PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
  1284. PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
  1285. PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
  1286. PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
  1287. PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
  1288. PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
  1289. PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
  1290. PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
  1291. PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
  1292. PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
  1293. PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
  1294. PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
  1295. PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
  1296. PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
  1297. PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
  1298. PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
  1299. PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
  1300. PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
  1301. PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
  1302. PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
  1303. PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
  1304. PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
  1305. PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
  1306. PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
  1307. PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
  1308. PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
  1309. PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
  1310. PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
  1311. PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
  1312. PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
  1313. PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
  1314. PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
  1315. PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
  1316. PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
  1317. PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
  1318. PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
  1319. PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
  1320. PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
  1321. PINMUX_IPSR_MSEL(IP10_31_29, I2C1_SCL_D, SEL_I2C1_3),
  1322. /* IPSR11 */
  1323. PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
  1324. PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
  1325. PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
  1326. PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
  1327. PINMUX_IPSR_MSEL(IP11_2_0, I2C1_SDA_D, SEL_I2C1_3),
  1328. PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
  1329. PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
  1330. PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
  1331. PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
  1332. PINMUX_IPSR_MSEL(IP11_5_3, I2C4_SCL_B, SEL_I2C4_1),
  1333. PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
  1334. PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
  1335. PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
  1336. PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
  1337. PINMUX_IPSR_MSEL(IP11_8_6, I2C4_SDA_B, SEL_I2C4_1),
  1338. PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
  1339. PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
  1340. PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
  1341. PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
  1342. PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
  1343. PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
  1344. PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
  1345. PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
  1346. PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
  1347. PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
  1348. PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
  1349. PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
  1350. PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
  1351. PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
  1352. PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
  1353. PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
  1354. PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
  1355. PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
  1356. PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
  1357. PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
  1358. PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
  1359. PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
  1360. PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
  1361. PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
  1362. PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
  1363. PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
  1364. PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
  1365. PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
  1366. PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
  1367. PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
  1368. PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
  1369. PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
  1370. PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
  1371. PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
  1372. PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
  1373. PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
  1374. PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
  1375. PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
  1376. PINMUX_IPSR_MSEL(IP11_29_28, I2C2_SCL_C, SEL_I2C2_2),
  1377. PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
  1378. PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
  1379. PINMUX_IPSR_MSEL(IP11_31_30, I2C2_SDA_C, SEL_I2C2_2),
  1380. /* IPSR12 */
  1381. PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
  1382. PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
  1383. PINMUX_IPSR_MSEL(IP12_1_0, I2C3_SCL, SEL_I2C3_0),
  1384. PINMUX_IPSR_MSEL(IP12_1_0, IIC0_SCL, SEL_IIC0_0),
  1385. PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
  1386. PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
  1387. PINMUX_IPSR_MSEL(IP12_3_2, I2C3_SDA, SEL_I2C3_0),
  1388. PINMUX_IPSR_MSEL(IP12_3_2, IIC0_SDA, SEL_IIC0_0),
  1389. PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
  1390. PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
  1391. PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
  1392. PINMUX_IPSR_MSEL(IP12_6_4, I2C2_SCL_D, SEL_I2C2_3),
  1393. PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
  1394. PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
  1395. PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
  1396. PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
  1397. PINMUX_IPSR_MSEL(IP12_9_7, I2C2_SDA_D, SEL_I2C2_3),
  1398. PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
  1399. PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
  1400. PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
  1401. PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
  1402. PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
  1403. PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
  1404. PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
  1405. PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
  1406. PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
  1407. PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
  1408. PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
  1409. PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
  1410. PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
  1411. PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
  1412. PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
  1413. PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
  1414. PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
  1415. PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
  1416. PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
  1417. PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
  1418. PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
  1419. PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
  1420. PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
  1421. PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
  1422. PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
  1423. PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
  1424. PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
  1425. PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
  1426. PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
  1427. PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
  1428. PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
  1429. PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
  1430. PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
  1431. PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
  1432. /* IPSR13 */
  1433. PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
  1434. PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
  1435. PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
  1436. PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
  1437. PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
  1438. PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
  1439. PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
  1440. PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
  1441. PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
  1442. PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
  1443. PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
  1444. PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
  1445. PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
  1446. PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
  1447. PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
  1448. PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
  1449. PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
  1450. PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
  1451. PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
  1452. PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
  1453. PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
  1454. PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
  1455. PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
  1456. PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
  1457. PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
  1458. PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
  1459. PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
  1460. PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
  1461. PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
  1462. PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
  1463. PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
  1464. PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
  1465. PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
  1466. PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
  1467. PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
  1468. PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
  1469. PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
  1470. PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
  1471. PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
  1472. PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
  1473. PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
  1474. PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
  1475. PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
  1476. PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
  1477. PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
  1478. PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
  1479. PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
  1480. PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
  1481. PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
  1482. PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
  1483. PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
  1484. PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
  1485. PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
  1486. PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
  1487. PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
  1488. PINMUX_IPSR_MSEL(IP13_30_28, I2C1_SCL_C, SEL_I2C1_2),
  1489. /* IPSR14 */
  1490. PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
  1491. PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
  1492. PINMUX_IPSR_MSEL(IP14_1_0, I2C1_SDA_C, SEL_I2C1_2),
  1493. PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
  1494. PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
  1495. PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
  1496. PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
  1497. PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
  1498. PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
  1499. PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
  1500. PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
  1501. PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
  1502. PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
  1503. PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
  1504. PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
  1505. PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
  1506. PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
  1507. PINMUX_IPSR_MSEL(IP14_10_8, IIC1_SCL_C, SEL_IIC1_2),
  1508. PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
  1509. PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
  1510. PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
  1511. PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
  1512. PINMUX_IPSR_MSEL(IP14_13_11, IIC1_SDA_C, SEL_IIC1_2),
  1513. PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
  1514. PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
  1515. PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
  1516. PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
  1517. PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
  1518. PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
  1519. PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
  1520. PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
  1521. PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
  1522. PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
  1523. PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
  1524. PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
  1525. PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
  1526. PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
  1527. PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
  1528. PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
  1529. PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
  1530. PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
  1531. PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
  1532. PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
  1533. PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
  1534. PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
  1535. PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
  1536. PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
  1537. PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
  1538. PINMUX_IPSR_MSEL(IP14_28_26, IIC0_SCL_C, SEL_IIC0_2),
  1539. PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
  1540. PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
  1541. PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
  1542. PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
  1543. PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
  1544. PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
  1545. PINMUX_IPSR_MSEL(IP14_31_29, IIC0_SDA_C, SEL_IIC0_2),
  1546. PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
  1547. /* IPSR15 */
  1548. PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
  1549. PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
  1550. PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
  1551. PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
  1552. PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
  1553. PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
  1554. PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
  1555. PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
  1556. PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
  1557. PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
  1558. PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
  1559. PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
  1560. PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
  1561. PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
  1562. PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
  1563. PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
  1564. PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
  1565. PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
  1566. PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
  1567. PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
  1568. PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
  1569. PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
  1570. PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
  1571. PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
  1572. PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
  1573. PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
  1574. PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
  1575. PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
  1576. PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
  1577. PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
  1578. PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
  1579. PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
  1580. PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
  1581. PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
  1582. PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
  1583. PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
  1584. PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
  1585. PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
  1586. PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
  1587. PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
  1588. PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
  1589. PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
  1590. PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
  1591. PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
  1592. PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
  1593. PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
  1594. PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
  1595. PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
  1596. PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
  1597. PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
  1598. PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
  1599. /* IPSR16 */
  1600. PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
  1601. PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
  1602. PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
  1603. PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
  1604. PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
  1605. PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
  1606. PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
  1607. PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
  1608. PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
  1609. PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
  1610. PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
  1611. PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
  1612. PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
  1613. PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
  1614. PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
  1615. PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
  1616. PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
  1617. PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
  1618. PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
  1619. PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
  1620. PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
  1621. PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
  1622. };
  1623. static const struct sh_pfc_pin pinmux_pins[] = {
  1624. PINMUX_GPIO_GP_ALL(),
  1625. };
  1626. /* - ADI -------------------------------------------------------------------- */
  1627. static const unsigned int adi_common_pins[] = {
  1628. /* ADIDATA, ADICS/SAMP, ADICLK */
  1629. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
  1630. };
  1631. static const unsigned int adi_common_mux[] = {
  1632. /* ADIDATA, ADICS/SAMP, ADICLK */
  1633. ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
  1634. };
  1635. static const unsigned int adi_chsel0_pins[] = {
  1636. /* ADICHS 0 */
  1637. RCAR_GP_PIN(6, 27),
  1638. };
  1639. static const unsigned int adi_chsel0_mux[] = {
  1640. /* ADICHS 0 */
  1641. ADICHS0_MARK,
  1642. };
  1643. static const unsigned int adi_chsel1_pins[] = {
  1644. /* ADICHS 1 */
  1645. RCAR_GP_PIN(6, 28),
  1646. };
  1647. static const unsigned int adi_chsel1_mux[] = {
  1648. /* ADICHS 1 */
  1649. ADICHS1_MARK,
  1650. };
  1651. static const unsigned int adi_chsel2_pins[] = {
  1652. /* ADICHS 2 */
  1653. RCAR_GP_PIN(6, 29),
  1654. };
  1655. static const unsigned int adi_chsel2_mux[] = {
  1656. /* ADICHS 2 */
  1657. ADICHS2_MARK,
  1658. };
  1659. static const unsigned int adi_common_b_pins[] = {
  1660. /* ADIDATA B, ADICS/SAMP B, ADICLK B */
  1661. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
  1662. };
  1663. static const unsigned int adi_common_b_mux[] = {
  1664. /* ADIDATA B, ADICS/SAMP B, ADICLK B */
  1665. ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
  1666. };
  1667. static const unsigned int adi_chsel0_b_pins[] = {
  1668. /* ADICHS B 0 */
  1669. RCAR_GP_PIN(5, 28),
  1670. };
  1671. static const unsigned int adi_chsel0_b_mux[] = {
  1672. /* ADICHS B 0 */
  1673. ADICHS0_B_MARK,
  1674. };
  1675. static const unsigned int adi_chsel1_b_pins[] = {
  1676. /* ADICHS B 1 */
  1677. RCAR_GP_PIN(5, 29),
  1678. };
  1679. static const unsigned int adi_chsel1_b_mux[] = {
  1680. /* ADICHS B 1 */
  1681. ADICHS1_B_MARK,
  1682. };
  1683. static const unsigned int adi_chsel2_b_pins[] = {
  1684. /* ADICHS B 2 */
  1685. RCAR_GP_PIN(5, 30),
  1686. };
  1687. static const unsigned int adi_chsel2_b_mux[] = {
  1688. /* ADICHS B 2 */
  1689. ADICHS2_B_MARK,
  1690. };
  1691. /* - Audio Clock ------------------------------------------------------------ */
  1692. static const unsigned int audio_clk_a_pins[] = {
  1693. /* CLK */
  1694. RCAR_GP_PIN(2, 28),
  1695. };
  1696. static const unsigned int audio_clk_a_mux[] = {
  1697. AUDIO_CLKA_MARK,
  1698. };
  1699. static const unsigned int audio_clk_b_pins[] = {
  1700. /* CLK */
  1701. RCAR_GP_PIN(2, 29),
  1702. };
  1703. static const unsigned int audio_clk_b_mux[] = {
  1704. AUDIO_CLKB_MARK,
  1705. };
  1706. static const unsigned int audio_clk_b_b_pins[] = {
  1707. /* CLK */
  1708. RCAR_GP_PIN(7, 20),
  1709. };
  1710. static const unsigned int audio_clk_b_b_mux[] = {
  1711. AUDIO_CLKB_B_MARK,
  1712. };
  1713. static const unsigned int audio_clk_c_pins[] = {
  1714. /* CLK */
  1715. RCAR_GP_PIN(2, 30),
  1716. };
  1717. static const unsigned int audio_clk_c_mux[] = {
  1718. AUDIO_CLKC_MARK,
  1719. };
  1720. static const unsigned int audio_clkout_pins[] = {
  1721. /* CLK */
  1722. RCAR_GP_PIN(2, 31),
  1723. };
  1724. static const unsigned int audio_clkout_mux[] = {
  1725. AUDIO_CLKOUT_MARK,
  1726. };
  1727. /* - AVB -------------------------------------------------------------------- */
  1728. static const unsigned int avb_link_pins[] = {
  1729. RCAR_GP_PIN(5, 14),
  1730. };
  1731. static const unsigned int avb_link_mux[] = {
  1732. AVB_LINK_MARK,
  1733. };
  1734. static const unsigned int avb_magic_pins[] = {
  1735. RCAR_GP_PIN(5, 11),
  1736. };
  1737. static const unsigned int avb_magic_mux[] = {
  1738. AVB_MAGIC_MARK,
  1739. };
  1740. static const unsigned int avb_phy_int_pins[] = {
  1741. RCAR_GP_PIN(5, 16),
  1742. };
  1743. static const unsigned int avb_phy_int_mux[] = {
  1744. AVB_PHY_INT_MARK,
  1745. };
  1746. static const unsigned int avb_mdio_pins[] = {
  1747. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
  1748. };
  1749. static const unsigned int avb_mdio_mux[] = {
  1750. AVB_MDC_MARK, AVB_MDIO_MARK,
  1751. };
  1752. static const unsigned int avb_mii_pins[] = {
  1753. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  1754. RCAR_GP_PIN(5, 21),
  1755. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1756. RCAR_GP_PIN(5, 3),
  1757. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
  1758. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
  1759. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
  1760. };
  1761. static const unsigned int avb_mii_mux[] = {
  1762. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1763. AVB_TXD3_MARK,
  1764. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1765. AVB_RXD3_MARK,
  1766. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1767. AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
  1768. AVB_TX_CLK_MARK, AVB_COL_MARK,
  1769. };
  1770. static const unsigned int avb_gmii_pins[] = {
  1771. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  1772. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  1773. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  1774. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1775. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1776. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1777. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
  1778. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
  1779. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
  1780. RCAR_GP_PIN(5, 29),
  1781. };
  1782. static const unsigned int avb_gmii_mux[] = {
  1783. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1784. AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
  1785. AVB_TXD6_MARK, AVB_TXD7_MARK,
  1786. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1787. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
  1788. AVB_RXD6_MARK, AVB_RXD7_MARK,
  1789. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1790. AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
  1791. AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
  1792. AVB_COL_MARK,
  1793. };
  1794. /* - CAN -------------------------------------------------------------------- */
  1795. static const unsigned int can0_data_pins[] = {
  1796. /* TX, RX */
  1797. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
  1798. };
  1799. static const unsigned int can0_data_mux[] = {
  1800. CAN0_TX_MARK, CAN0_RX_MARK,
  1801. };
  1802. static const unsigned int can0_data_b_pins[] = {
  1803. /* TX, RX */
  1804. RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
  1805. };
  1806. static const unsigned int can0_data_b_mux[] = {
  1807. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  1808. };
  1809. static const unsigned int can0_data_c_pins[] = {
  1810. /* TX, RX */
  1811. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  1812. };
  1813. static const unsigned int can0_data_c_mux[] = {
  1814. CAN0_TX_C_MARK, CAN0_RX_C_MARK,
  1815. };
  1816. static const unsigned int can0_data_d_pins[] = {
  1817. /* TX, RX */
  1818. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
  1819. };
  1820. static const unsigned int can0_data_d_mux[] = {
  1821. CAN0_TX_D_MARK, CAN0_RX_D_MARK,
  1822. };
  1823. static const unsigned int can0_data_e_pins[] = {
  1824. /* TX, RX */
  1825. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
  1826. };
  1827. static const unsigned int can0_data_e_mux[] = {
  1828. CAN0_TX_E_MARK, CAN0_RX_E_MARK,
  1829. };
  1830. static const unsigned int can0_data_f_pins[] = {
  1831. /* TX, RX */
  1832. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1833. };
  1834. static const unsigned int can0_data_f_mux[] = {
  1835. CAN0_TX_F_MARK, CAN0_RX_F_MARK,
  1836. };
  1837. static const unsigned int can1_data_pins[] = {
  1838. /* TX, RX */
  1839. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
  1840. };
  1841. static const unsigned int can1_data_mux[] = {
  1842. CAN1_TX_MARK, CAN1_RX_MARK,
  1843. };
  1844. static const unsigned int can1_data_b_pins[] = {
  1845. /* TX, RX */
  1846. RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  1847. };
  1848. static const unsigned int can1_data_b_mux[] = {
  1849. CAN1_TX_B_MARK, CAN1_RX_B_MARK,
  1850. };
  1851. static const unsigned int can1_data_c_pins[] = {
  1852. /* TX, RX */
  1853. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
  1854. };
  1855. static const unsigned int can1_data_c_mux[] = {
  1856. CAN1_TX_C_MARK, CAN1_RX_C_MARK,
  1857. };
  1858. static const unsigned int can1_data_d_pins[] = {
  1859. /* TX, RX */
  1860. RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
  1861. };
  1862. static const unsigned int can1_data_d_mux[] = {
  1863. CAN1_TX_D_MARK, CAN1_RX_D_MARK,
  1864. };
  1865. static const unsigned int can_clk_pins[] = {
  1866. /* CLK */
  1867. RCAR_GP_PIN(7, 2),
  1868. };
  1869. static const unsigned int can_clk_mux[] = {
  1870. CAN_CLK_MARK,
  1871. };
  1872. static const unsigned int can_clk_b_pins[] = {
  1873. /* CLK */
  1874. RCAR_GP_PIN(5, 21),
  1875. };
  1876. static const unsigned int can_clk_b_mux[] = {
  1877. CAN_CLK_B_MARK,
  1878. };
  1879. static const unsigned int can_clk_c_pins[] = {
  1880. /* CLK */
  1881. RCAR_GP_PIN(4, 30),
  1882. };
  1883. static const unsigned int can_clk_c_mux[] = {
  1884. CAN_CLK_C_MARK,
  1885. };
  1886. static const unsigned int can_clk_d_pins[] = {
  1887. /* CLK */
  1888. RCAR_GP_PIN(7, 19),
  1889. };
  1890. static const unsigned int can_clk_d_mux[] = {
  1891. CAN_CLK_D_MARK,
  1892. };
  1893. /* - DU --------------------------------------------------------------------- */
  1894. static const unsigned int du_rgb666_pins[] = {
  1895. /* R[7:2], G[7:2], B[7:2] */
  1896. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1897. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1898. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1899. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1900. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1901. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1902. };
  1903. static const unsigned int du_rgb666_mux[] = {
  1904. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1905. DU1_DR3_MARK, DU1_DR2_MARK,
  1906. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1907. DU1_DG3_MARK, DU1_DG2_MARK,
  1908. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1909. DU1_DB3_MARK, DU1_DB2_MARK,
  1910. };
  1911. static const unsigned int du_rgb888_pins[] = {
  1912. /* R[7:0], G[7:0], B[7:0] */
  1913. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1914. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1915. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1916. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1917. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1918. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  1919. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1920. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1921. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  1922. };
  1923. static const unsigned int du_rgb888_mux[] = {
  1924. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1925. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1926. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1927. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1928. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1929. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1930. };
  1931. static const unsigned int du_clk_out_0_pins[] = {
  1932. /* CLKOUT */
  1933. RCAR_GP_PIN(3, 25),
  1934. };
  1935. static const unsigned int du_clk_out_0_mux[] = {
  1936. DU1_DOTCLKOUT0_MARK
  1937. };
  1938. static const unsigned int du_clk_out_1_pins[] = {
  1939. /* CLKOUT */
  1940. RCAR_GP_PIN(3, 26),
  1941. };
  1942. static const unsigned int du_clk_out_1_mux[] = {
  1943. DU1_DOTCLKOUT1_MARK
  1944. };
  1945. static const unsigned int du_sync_pins[] = {
  1946. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1947. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
  1948. };
  1949. static const unsigned int du_sync_mux[] = {
  1950. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
  1951. };
  1952. static const unsigned int du_oddf_pins[] = {
  1953. /* EXDISP/EXODDF/EXCDE */
  1954. RCAR_GP_PIN(3, 29),
  1955. };
  1956. static const unsigned int du_oddf_mux[] = {
  1957. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  1958. };
  1959. static const unsigned int du_cde_pins[] = {
  1960. /* CDE */
  1961. RCAR_GP_PIN(3, 31),
  1962. };
  1963. static const unsigned int du_cde_mux[] = {
  1964. DU1_CDE_MARK,
  1965. };
  1966. static const unsigned int du_disp_pins[] = {
  1967. /* DISP */
  1968. RCAR_GP_PIN(3, 30),
  1969. };
  1970. static const unsigned int du_disp_mux[] = {
  1971. DU1_DISP_MARK,
  1972. };
  1973. static const unsigned int du0_clk_in_pins[] = {
  1974. /* CLKIN */
  1975. RCAR_GP_PIN(6, 31),
  1976. };
  1977. static const unsigned int du0_clk_in_mux[] = {
  1978. DU0_DOTCLKIN_MARK
  1979. };
  1980. static const unsigned int du1_clk_in_pins[] = {
  1981. /* CLKIN */
  1982. RCAR_GP_PIN(3, 24),
  1983. };
  1984. static const unsigned int du1_clk_in_mux[] = {
  1985. DU1_DOTCLKIN_MARK
  1986. };
  1987. static const unsigned int du1_clk_in_b_pins[] = {
  1988. /* CLKIN */
  1989. RCAR_GP_PIN(7, 19),
  1990. };
  1991. static const unsigned int du1_clk_in_b_mux[] = {
  1992. DU1_DOTCLKIN_B_MARK,
  1993. };
  1994. static const unsigned int du1_clk_in_c_pins[] = {
  1995. /* CLKIN */
  1996. RCAR_GP_PIN(7, 20),
  1997. };
  1998. static const unsigned int du1_clk_in_c_mux[] = {
  1999. DU1_DOTCLKIN_C_MARK,
  2000. };
  2001. /* - ETH -------------------------------------------------------------------- */
  2002. static const unsigned int eth_link_pins[] = {
  2003. /* LINK */
  2004. RCAR_GP_PIN(5, 18),
  2005. };
  2006. static const unsigned int eth_link_mux[] = {
  2007. ETH_LINK_MARK,
  2008. };
  2009. static const unsigned int eth_magic_pins[] = {
  2010. /* MAGIC */
  2011. RCAR_GP_PIN(5, 22),
  2012. };
  2013. static const unsigned int eth_magic_mux[] = {
  2014. ETH_MAGIC_MARK,
  2015. };
  2016. static const unsigned int eth_mdio_pins[] = {
  2017. /* MDC, MDIO */
  2018. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
  2019. };
  2020. static const unsigned int eth_mdio_mux[] = {
  2021. ETH_MDC_MARK, ETH_MDIO_MARK,
  2022. };
  2023. static const unsigned int eth_rmii_pins[] = {
  2024. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  2025. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
  2026. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
  2027. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
  2028. };
  2029. static const unsigned int eth_rmii_mux[] = {
  2030. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  2031. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  2032. };
  2033. /* - HSCIF0 ----------------------------------------------------------------- */
  2034. static const unsigned int hscif0_data_pins[] = {
  2035. /* RX, TX */
  2036. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  2037. };
  2038. static const unsigned int hscif0_data_mux[] = {
  2039. HRX0_MARK, HTX0_MARK,
  2040. };
  2041. static const unsigned int hscif0_clk_pins[] = {
  2042. /* SCK */
  2043. RCAR_GP_PIN(7, 2),
  2044. };
  2045. static const unsigned int hscif0_clk_mux[] = {
  2046. HSCK0_MARK,
  2047. };
  2048. static const unsigned int hscif0_ctrl_pins[] = {
  2049. /* RTS, CTS */
  2050. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  2051. };
  2052. static const unsigned int hscif0_ctrl_mux[] = {
  2053. HRTS0_N_MARK, HCTS0_N_MARK,
  2054. };
  2055. static const unsigned int hscif0_data_b_pins[] = {
  2056. /* RX, TX */
  2057. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
  2058. };
  2059. static const unsigned int hscif0_data_b_mux[] = {
  2060. HRX0_B_MARK, HTX0_B_MARK,
  2061. };
  2062. static const unsigned int hscif0_ctrl_b_pins[] = {
  2063. /* RTS, CTS */
  2064. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  2065. };
  2066. static const unsigned int hscif0_ctrl_b_mux[] = {
  2067. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  2068. };
  2069. static const unsigned int hscif0_data_c_pins[] = {
  2070. /* RX, TX */
  2071. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2072. };
  2073. static const unsigned int hscif0_data_c_mux[] = {
  2074. HRX0_C_MARK, HTX0_C_MARK,
  2075. };
  2076. static const unsigned int hscif0_clk_c_pins[] = {
  2077. /* SCK */
  2078. RCAR_GP_PIN(5, 31),
  2079. };
  2080. static const unsigned int hscif0_clk_c_mux[] = {
  2081. HSCK0_C_MARK,
  2082. };
  2083. /* - HSCIF1 ----------------------------------------------------------------- */
  2084. static const unsigned int hscif1_data_pins[] = {
  2085. /* RX, TX */
  2086. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  2087. };
  2088. static const unsigned int hscif1_data_mux[] = {
  2089. HRX1_MARK, HTX1_MARK,
  2090. };
  2091. static const unsigned int hscif1_clk_pins[] = {
  2092. /* SCK */
  2093. RCAR_GP_PIN(7, 7),
  2094. };
  2095. static const unsigned int hscif1_clk_mux[] = {
  2096. HSCK1_MARK,
  2097. };
  2098. static const unsigned int hscif1_ctrl_pins[] = {
  2099. /* RTS, CTS */
  2100. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  2101. };
  2102. static const unsigned int hscif1_ctrl_mux[] = {
  2103. HRTS1_N_MARK, HCTS1_N_MARK,
  2104. };
  2105. static const unsigned int hscif1_data_b_pins[] = {
  2106. /* RX, TX */
  2107. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  2108. };
  2109. static const unsigned int hscif1_data_b_mux[] = {
  2110. HRX1_B_MARK, HTX1_B_MARK,
  2111. };
  2112. static const unsigned int hscif1_data_c_pins[] = {
  2113. /* RX, TX */
  2114. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  2115. };
  2116. static const unsigned int hscif1_data_c_mux[] = {
  2117. HRX1_C_MARK, HTX1_C_MARK,
  2118. };
  2119. static const unsigned int hscif1_clk_c_pins[] = {
  2120. /* SCK */
  2121. RCAR_GP_PIN(7, 16),
  2122. };
  2123. static const unsigned int hscif1_clk_c_mux[] = {
  2124. HSCK1_C_MARK,
  2125. };
  2126. static const unsigned int hscif1_ctrl_c_pins[] = {
  2127. /* RTS, CTS */
  2128. RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
  2129. };
  2130. static const unsigned int hscif1_ctrl_c_mux[] = {
  2131. HRTS1_N_C_MARK, HCTS1_N_C_MARK,
  2132. };
  2133. static const unsigned int hscif1_data_d_pins[] = {
  2134. /* RX, TX */
  2135. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  2136. };
  2137. static const unsigned int hscif1_data_d_mux[] = {
  2138. HRX1_D_MARK, HTX1_D_MARK,
  2139. };
  2140. static const unsigned int hscif1_data_e_pins[] = {
  2141. /* RX, TX */
  2142. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  2143. };
  2144. static const unsigned int hscif1_data_e_mux[] = {
  2145. HRX1_C_MARK, HTX1_C_MARK,
  2146. };
  2147. static const unsigned int hscif1_clk_e_pins[] = {
  2148. /* SCK */
  2149. RCAR_GP_PIN(2, 6),
  2150. };
  2151. static const unsigned int hscif1_clk_e_mux[] = {
  2152. HSCK1_E_MARK,
  2153. };
  2154. static const unsigned int hscif1_ctrl_e_pins[] = {
  2155. /* RTS, CTS */
  2156. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
  2157. };
  2158. static const unsigned int hscif1_ctrl_e_mux[] = {
  2159. HRTS1_N_E_MARK, HCTS1_N_E_MARK,
  2160. };
  2161. /* - HSCIF2 ----------------------------------------------------------------- */
  2162. static const unsigned int hscif2_data_pins[] = {
  2163. /* RX, TX */
  2164. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  2165. };
  2166. static const unsigned int hscif2_data_mux[] = {
  2167. HRX2_MARK, HTX2_MARK,
  2168. };
  2169. static const unsigned int hscif2_clk_pins[] = {
  2170. /* SCK */
  2171. RCAR_GP_PIN(4, 15),
  2172. };
  2173. static const unsigned int hscif2_clk_mux[] = {
  2174. HSCK2_MARK,
  2175. };
  2176. static const unsigned int hscif2_ctrl_pins[] = {
  2177. /* RTS, CTS */
  2178. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  2179. };
  2180. static const unsigned int hscif2_ctrl_mux[] = {
  2181. HRTS2_N_MARK, HCTS2_N_MARK,
  2182. };
  2183. static const unsigned int hscif2_data_b_pins[] = {
  2184. /* RX, TX */
  2185. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
  2186. };
  2187. static const unsigned int hscif2_data_b_mux[] = {
  2188. HRX2_B_MARK, HTX2_B_MARK,
  2189. };
  2190. static const unsigned int hscif2_ctrl_b_pins[] = {
  2191. /* RTS, CTS */
  2192. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
  2193. };
  2194. static const unsigned int hscif2_ctrl_b_mux[] = {
  2195. HRTS2_N_B_MARK, HCTS2_N_B_MARK,
  2196. };
  2197. static const unsigned int hscif2_data_c_pins[] = {
  2198. /* RX, TX */
  2199. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2200. };
  2201. static const unsigned int hscif2_data_c_mux[] = {
  2202. HRX2_C_MARK, HTX2_C_MARK,
  2203. };
  2204. static const unsigned int hscif2_clk_c_pins[] = {
  2205. /* SCK */
  2206. RCAR_GP_PIN(5, 31),
  2207. };
  2208. static const unsigned int hscif2_clk_c_mux[] = {
  2209. HSCK2_C_MARK,
  2210. };
  2211. static const unsigned int hscif2_data_d_pins[] = {
  2212. /* RX, TX */
  2213. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
  2214. };
  2215. static const unsigned int hscif2_data_d_mux[] = {
  2216. HRX2_B_MARK, HTX2_D_MARK,
  2217. };
  2218. /* - I2C0 ------------------------------------------------------------------- */
  2219. static const unsigned int i2c0_pins[] = {
  2220. /* SCL, SDA */
  2221. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2222. };
  2223. static const unsigned int i2c0_mux[] = {
  2224. I2C0_SCL_MARK, I2C0_SDA_MARK,
  2225. };
  2226. static const unsigned int i2c0_b_pins[] = {
  2227. /* SCL, SDA */
  2228. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2229. };
  2230. static const unsigned int i2c0_b_mux[] = {
  2231. I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
  2232. };
  2233. static const unsigned int i2c0_c_pins[] = {
  2234. /* SCL, SDA */
  2235. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
  2236. };
  2237. static const unsigned int i2c0_c_mux[] = {
  2238. I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
  2239. };
  2240. /* - I2C1 ------------------------------------------------------------------- */
  2241. static const unsigned int i2c1_pins[] = {
  2242. /* SCL, SDA */
  2243. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
  2244. };
  2245. static const unsigned int i2c1_mux[] = {
  2246. I2C1_SCL_MARK, I2C1_SDA_MARK,
  2247. };
  2248. static const unsigned int i2c1_b_pins[] = {
  2249. /* SCL, SDA */
  2250. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2251. };
  2252. static const unsigned int i2c1_b_mux[] = {
  2253. I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
  2254. };
  2255. static const unsigned int i2c1_c_pins[] = {
  2256. /* SCL, SDA */
  2257. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  2258. };
  2259. static const unsigned int i2c1_c_mux[] = {
  2260. I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
  2261. };
  2262. static const unsigned int i2c1_d_pins[] = {
  2263. /* SCL, SDA */
  2264. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  2265. };
  2266. static const unsigned int i2c1_d_mux[] = {
  2267. I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
  2268. };
  2269. static const unsigned int i2c1_e_pins[] = {
  2270. /* SCL, SDA */
  2271. RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
  2272. };
  2273. static const unsigned int i2c1_e_mux[] = {
  2274. I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
  2275. };
  2276. /* - I2C2 ------------------------------------------------------------------- */
  2277. static const unsigned int i2c2_pins[] = {
  2278. /* SCL, SDA */
  2279. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2280. };
  2281. static const unsigned int i2c2_mux[] = {
  2282. I2C2_SCL_MARK, I2C2_SDA_MARK,
  2283. };
  2284. static const unsigned int i2c2_b_pins[] = {
  2285. /* SCL, SDA */
  2286. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
  2287. };
  2288. static const unsigned int i2c2_b_mux[] = {
  2289. I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
  2290. };
  2291. static const unsigned int i2c2_c_pins[] = {
  2292. /* SCL, SDA */
  2293. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  2294. };
  2295. static const unsigned int i2c2_c_mux[] = {
  2296. I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
  2297. };
  2298. static const unsigned int i2c2_d_pins[] = {
  2299. /* SCL, SDA */
  2300. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  2301. };
  2302. static const unsigned int i2c2_d_mux[] = {
  2303. I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
  2304. };
  2305. /* - I2C3 ------------------------------------------------------------------- */
  2306. static const unsigned int i2c3_pins[] = {
  2307. /* SCL, SDA */
  2308. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2309. };
  2310. static const unsigned int i2c3_mux[] = {
  2311. I2C3_SCL_MARK, I2C3_SDA_MARK,
  2312. };
  2313. static const unsigned int i2c3_b_pins[] = {
  2314. /* SCL, SDA */
  2315. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  2316. };
  2317. static const unsigned int i2c3_b_mux[] = {
  2318. I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
  2319. };
  2320. static const unsigned int i2c3_c_pins[] = {
  2321. /* SCL, SDA */
  2322. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2323. };
  2324. static const unsigned int i2c3_c_mux[] = {
  2325. I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
  2326. };
  2327. static const unsigned int i2c3_d_pins[] = {
  2328. /* SCL, SDA */
  2329. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  2330. };
  2331. static const unsigned int i2c3_d_mux[] = {
  2332. I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
  2333. };
  2334. /* - I2C4 ------------------------------------------------------------------- */
  2335. static const unsigned int i2c4_pins[] = {
  2336. /* SCL, SDA */
  2337. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  2338. };
  2339. static const unsigned int i2c4_mux[] = {
  2340. I2C4_SCL_MARK, I2C4_SDA_MARK,
  2341. };
  2342. static const unsigned int i2c4_b_pins[] = {
  2343. /* SCL, SDA */
  2344. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  2345. };
  2346. static const unsigned int i2c4_b_mux[] = {
  2347. I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
  2348. };
  2349. static const unsigned int i2c4_c_pins[] = {
  2350. /* SCL, SDA */
  2351. RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
  2352. };
  2353. static const unsigned int i2c4_c_mux[] = {
  2354. I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
  2355. };
  2356. /* - I2C7 ------------------------------------------------------------------- */
  2357. static const unsigned int i2c7_pins[] = {
  2358. /* SCL, SDA */
  2359. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2360. };
  2361. static const unsigned int i2c7_mux[] = {
  2362. IIC0_SCL_MARK, IIC0_SDA_MARK,
  2363. };
  2364. static const unsigned int i2c7_b_pins[] = {
  2365. /* SCL, SDA */
  2366. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2367. };
  2368. static const unsigned int i2c7_b_mux[] = {
  2369. IIC0_SCL_B_MARK, IIC0_SDA_B_MARK,
  2370. };
  2371. static const unsigned int i2c7_c_pins[] = {
  2372. /* SCL, SDA */
  2373. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  2374. };
  2375. static const unsigned int i2c7_c_mux[] = {
  2376. IIC0_SCL_C_MARK, IIC0_SDA_C_MARK,
  2377. };
  2378. /* - I2C8 ------------------------------------------------------------------- */
  2379. static const unsigned int i2c8_pins[] = {
  2380. /* SCL, SDA */
  2381. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  2382. };
  2383. static const unsigned int i2c8_mux[] = {
  2384. IIC1_SCL_MARK, IIC1_SDA_MARK,
  2385. };
  2386. static const unsigned int i2c8_b_pins[] = {
  2387. /* SCL, SDA */
  2388. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2389. };
  2390. static const unsigned int i2c8_b_mux[] = {
  2391. IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
  2392. };
  2393. static const unsigned int i2c8_c_pins[] = {
  2394. /* SCL, SDA */
  2395. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2396. };
  2397. static const unsigned int i2c8_c_mux[] = {
  2398. IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
  2399. };
  2400. /* - INTC ------------------------------------------------------------------- */
  2401. static const unsigned int intc_irq0_pins[] = {
  2402. /* IRQ */
  2403. RCAR_GP_PIN(7, 10),
  2404. };
  2405. static const unsigned int intc_irq0_mux[] = {
  2406. IRQ0_MARK,
  2407. };
  2408. static const unsigned int intc_irq1_pins[] = {
  2409. /* IRQ */
  2410. RCAR_GP_PIN(7, 11),
  2411. };
  2412. static const unsigned int intc_irq1_mux[] = {
  2413. IRQ1_MARK,
  2414. };
  2415. static const unsigned int intc_irq2_pins[] = {
  2416. /* IRQ */
  2417. RCAR_GP_PIN(7, 12),
  2418. };
  2419. static const unsigned int intc_irq2_mux[] = {
  2420. IRQ2_MARK,
  2421. };
  2422. static const unsigned int intc_irq3_pins[] = {
  2423. /* IRQ */
  2424. RCAR_GP_PIN(7, 13),
  2425. };
  2426. static const unsigned int intc_irq3_mux[] = {
  2427. IRQ3_MARK,
  2428. };
  2429. /* - MLB+ ------------------------------------------------------------------- */
  2430. static const unsigned int mlb_3pin_pins[] = {
  2431. RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  2432. };
  2433. static const unsigned int mlb_3pin_mux[] = {
  2434. MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
  2435. };
  2436. /* - MMCIF ------------------------------------------------------------------ */
  2437. static const unsigned int mmc_data1_pins[] = {
  2438. /* D[0] */
  2439. RCAR_GP_PIN(6, 18),
  2440. };
  2441. static const unsigned int mmc_data1_mux[] = {
  2442. MMC_D0_MARK,
  2443. };
  2444. static const unsigned int mmc_data4_pins[] = {
  2445. /* D[0:3] */
  2446. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2447. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2448. };
  2449. static const unsigned int mmc_data4_mux[] = {
  2450. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2451. };
  2452. static const unsigned int mmc_data8_pins[] = {
  2453. /* D[0:7] */
  2454. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2455. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2456. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2457. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  2458. };
  2459. static const unsigned int mmc_data8_mux[] = {
  2460. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2461. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
  2462. };
  2463. static const unsigned int mmc_data8_b_pins[] = {
  2464. /* D[0:7] */
  2465. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2466. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2467. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2468. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  2469. };
  2470. static const unsigned int mmc_data8_b_mux[] = {
  2471. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2472. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_B_MARK, MMC_D7_B_MARK,
  2473. };
  2474. static const unsigned int mmc_ctrl_pins[] = {
  2475. /* CLK, CMD */
  2476. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  2477. };
  2478. static const unsigned int mmc_ctrl_mux[] = {
  2479. MMC_CLK_MARK, MMC_CMD_MARK,
  2480. };
  2481. /* - MSIOF0 ----------------------------------------------------------------- */
  2482. static const unsigned int msiof0_clk_pins[] = {
  2483. /* SCK */
  2484. RCAR_GP_PIN(6, 24),
  2485. };
  2486. static const unsigned int msiof0_clk_mux[] = {
  2487. MSIOF0_SCK_MARK,
  2488. };
  2489. static const unsigned int msiof0_sync_pins[] = {
  2490. /* SYNC */
  2491. RCAR_GP_PIN(6, 25),
  2492. };
  2493. static const unsigned int msiof0_sync_mux[] = {
  2494. MSIOF0_SYNC_MARK,
  2495. };
  2496. static const unsigned int msiof0_ss1_pins[] = {
  2497. /* SS1 */
  2498. RCAR_GP_PIN(6, 28),
  2499. };
  2500. static const unsigned int msiof0_ss1_mux[] = {
  2501. MSIOF0_SS1_MARK,
  2502. };
  2503. static const unsigned int msiof0_ss2_pins[] = {
  2504. /* SS2 */
  2505. RCAR_GP_PIN(6, 29),
  2506. };
  2507. static const unsigned int msiof0_ss2_mux[] = {
  2508. MSIOF0_SS2_MARK,
  2509. };
  2510. static const unsigned int msiof0_rx_pins[] = {
  2511. /* RXD */
  2512. RCAR_GP_PIN(6, 27),
  2513. };
  2514. static const unsigned int msiof0_rx_mux[] = {
  2515. MSIOF0_RXD_MARK,
  2516. };
  2517. static const unsigned int msiof0_tx_pins[] = {
  2518. /* TXD */
  2519. RCAR_GP_PIN(6, 26),
  2520. };
  2521. static const unsigned int msiof0_tx_mux[] = {
  2522. MSIOF0_TXD_MARK,
  2523. };
  2524. static const unsigned int msiof0_clk_b_pins[] = {
  2525. /* SCK */
  2526. RCAR_GP_PIN(0, 16),
  2527. };
  2528. static const unsigned int msiof0_clk_b_mux[] = {
  2529. MSIOF0_SCK_B_MARK,
  2530. };
  2531. static const unsigned int msiof0_sync_b_pins[] = {
  2532. /* SYNC */
  2533. RCAR_GP_PIN(0, 17),
  2534. };
  2535. static const unsigned int msiof0_sync_b_mux[] = {
  2536. MSIOF0_SYNC_B_MARK,
  2537. };
  2538. static const unsigned int msiof0_ss1_b_pins[] = {
  2539. /* SS1 */
  2540. RCAR_GP_PIN(0, 18),
  2541. };
  2542. static const unsigned int msiof0_ss1_b_mux[] = {
  2543. MSIOF0_SS1_B_MARK,
  2544. };
  2545. static const unsigned int msiof0_ss2_b_pins[] = {
  2546. /* SS2 */
  2547. RCAR_GP_PIN(0, 19),
  2548. };
  2549. static const unsigned int msiof0_ss2_b_mux[] = {
  2550. MSIOF0_SS2_B_MARK,
  2551. };
  2552. static const unsigned int msiof0_rx_b_pins[] = {
  2553. /* RXD */
  2554. RCAR_GP_PIN(0, 21),
  2555. };
  2556. static const unsigned int msiof0_rx_b_mux[] = {
  2557. MSIOF0_RXD_B_MARK,
  2558. };
  2559. static const unsigned int msiof0_tx_b_pins[] = {
  2560. /* TXD */
  2561. RCAR_GP_PIN(0, 20),
  2562. };
  2563. static const unsigned int msiof0_tx_b_mux[] = {
  2564. MSIOF0_TXD_B_MARK,
  2565. };
  2566. static const unsigned int msiof0_clk_c_pins[] = {
  2567. /* SCK */
  2568. RCAR_GP_PIN(5, 26),
  2569. };
  2570. static const unsigned int msiof0_clk_c_mux[] = {
  2571. MSIOF0_SCK_C_MARK,
  2572. };
  2573. static const unsigned int msiof0_sync_c_pins[] = {
  2574. /* SYNC */
  2575. RCAR_GP_PIN(5, 25),
  2576. };
  2577. static const unsigned int msiof0_sync_c_mux[] = {
  2578. MSIOF0_SYNC_C_MARK,
  2579. };
  2580. static const unsigned int msiof0_ss1_c_pins[] = {
  2581. /* SS1 */
  2582. RCAR_GP_PIN(5, 27),
  2583. };
  2584. static const unsigned int msiof0_ss1_c_mux[] = {
  2585. MSIOF0_SS1_C_MARK,
  2586. };
  2587. static const unsigned int msiof0_ss2_c_pins[] = {
  2588. /* SS2 */
  2589. RCAR_GP_PIN(5, 28),
  2590. };
  2591. static const unsigned int msiof0_ss2_c_mux[] = {
  2592. MSIOF0_SS2_C_MARK,
  2593. };
  2594. static const unsigned int msiof0_rx_c_pins[] = {
  2595. /* RXD */
  2596. RCAR_GP_PIN(5, 29),
  2597. };
  2598. static const unsigned int msiof0_rx_c_mux[] = {
  2599. MSIOF0_RXD_C_MARK,
  2600. };
  2601. static const unsigned int msiof0_tx_c_pins[] = {
  2602. /* TXD */
  2603. RCAR_GP_PIN(5, 30),
  2604. };
  2605. static const unsigned int msiof0_tx_c_mux[] = {
  2606. MSIOF0_TXD_C_MARK,
  2607. };
  2608. /* - MSIOF1 ----------------------------------------------------------------- */
  2609. static const unsigned int msiof1_clk_pins[] = {
  2610. /* SCK */
  2611. RCAR_GP_PIN(0, 22),
  2612. };
  2613. static const unsigned int msiof1_clk_mux[] = {
  2614. MSIOF1_SCK_MARK,
  2615. };
  2616. static const unsigned int msiof1_sync_pins[] = {
  2617. /* SYNC */
  2618. RCAR_GP_PIN(0, 23),
  2619. };
  2620. static const unsigned int msiof1_sync_mux[] = {
  2621. MSIOF1_SYNC_MARK,
  2622. };
  2623. static const unsigned int msiof1_ss1_pins[] = {
  2624. /* SS1 */
  2625. RCAR_GP_PIN(0, 24),
  2626. };
  2627. static const unsigned int msiof1_ss1_mux[] = {
  2628. MSIOF1_SS1_MARK,
  2629. };
  2630. static const unsigned int msiof1_ss2_pins[] = {
  2631. /* SS2 */
  2632. RCAR_GP_PIN(0, 25),
  2633. };
  2634. static const unsigned int msiof1_ss2_mux[] = {
  2635. MSIOF1_SS2_MARK,
  2636. };
  2637. static const unsigned int msiof1_rx_pins[] = {
  2638. /* RXD */
  2639. RCAR_GP_PIN(0, 27),
  2640. };
  2641. static const unsigned int msiof1_rx_mux[] = {
  2642. MSIOF1_RXD_MARK,
  2643. };
  2644. static const unsigned int msiof1_tx_pins[] = {
  2645. /* TXD */
  2646. RCAR_GP_PIN(0, 26),
  2647. };
  2648. static const unsigned int msiof1_tx_mux[] = {
  2649. MSIOF1_TXD_MARK,
  2650. };
  2651. static const unsigned int msiof1_clk_b_pins[] = {
  2652. /* SCK */
  2653. RCAR_GP_PIN(2, 29),
  2654. };
  2655. static const unsigned int msiof1_clk_b_mux[] = {
  2656. MSIOF1_SCK_B_MARK,
  2657. };
  2658. static const unsigned int msiof1_sync_b_pins[] = {
  2659. /* SYNC */
  2660. RCAR_GP_PIN(2, 30),
  2661. };
  2662. static const unsigned int msiof1_sync_b_mux[] = {
  2663. MSIOF1_SYNC_B_MARK,
  2664. };
  2665. static const unsigned int msiof1_ss1_b_pins[] = {
  2666. /* SS1 */
  2667. RCAR_GP_PIN(2, 31),
  2668. };
  2669. static const unsigned int msiof1_ss1_b_mux[] = {
  2670. MSIOF1_SS1_B_MARK,
  2671. };
  2672. static const unsigned int msiof1_ss2_b_pins[] = {
  2673. /* SS2 */
  2674. RCAR_GP_PIN(7, 16),
  2675. };
  2676. static const unsigned int msiof1_ss2_b_mux[] = {
  2677. MSIOF1_SS2_B_MARK,
  2678. };
  2679. static const unsigned int msiof1_rx_b_pins[] = {
  2680. /* RXD */
  2681. RCAR_GP_PIN(7, 18),
  2682. };
  2683. static const unsigned int msiof1_rx_b_mux[] = {
  2684. MSIOF1_RXD_B_MARK,
  2685. };
  2686. static const unsigned int msiof1_tx_b_pins[] = {
  2687. /* TXD */
  2688. RCAR_GP_PIN(7, 17),
  2689. };
  2690. static const unsigned int msiof1_tx_b_mux[] = {
  2691. MSIOF1_TXD_B_MARK,
  2692. };
  2693. static const unsigned int msiof1_clk_c_pins[] = {
  2694. /* SCK */
  2695. RCAR_GP_PIN(2, 15),
  2696. };
  2697. static const unsigned int msiof1_clk_c_mux[] = {
  2698. MSIOF1_SCK_C_MARK,
  2699. };
  2700. static const unsigned int msiof1_sync_c_pins[] = {
  2701. /* SYNC */
  2702. RCAR_GP_PIN(2, 16),
  2703. };
  2704. static const unsigned int msiof1_sync_c_mux[] = {
  2705. MSIOF1_SYNC_C_MARK,
  2706. };
  2707. static const unsigned int msiof1_rx_c_pins[] = {
  2708. /* RXD */
  2709. RCAR_GP_PIN(2, 18),
  2710. };
  2711. static const unsigned int msiof1_rx_c_mux[] = {
  2712. MSIOF1_RXD_C_MARK,
  2713. };
  2714. static const unsigned int msiof1_tx_c_pins[] = {
  2715. /* TXD */
  2716. RCAR_GP_PIN(2, 17),
  2717. };
  2718. static const unsigned int msiof1_tx_c_mux[] = {
  2719. MSIOF1_TXD_C_MARK,
  2720. };
  2721. static const unsigned int msiof1_clk_d_pins[] = {
  2722. /* SCK */
  2723. RCAR_GP_PIN(0, 28),
  2724. };
  2725. static const unsigned int msiof1_clk_d_mux[] = {
  2726. MSIOF1_SCK_D_MARK,
  2727. };
  2728. static const unsigned int msiof1_sync_d_pins[] = {
  2729. /* SYNC */
  2730. RCAR_GP_PIN(0, 30),
  2731. };
  2732. static const unsigned int msiof1_sync_d_mux[] = {
  2733. MSIOF1_SYNC_D_MARK,
  2734. };
  2735. static const unsigned int msiof1_ss1_d_pins[] = {
  2736. /* SS1 */
  2737. RCAR_GP_PIN(0, 29),
  2738. };
  2739. static const unsigned int msiof1_ss1_d_mux[] = {
  2740. MSIOF1_SS1_D_MARK,
  2741. };
  2742. static const unsigned int msiof1_rx_d_pins[] = {
  2743. /* RXD */
  2744. RCAR_GP_PIN(0, 27),
  2745. };
  2746. static const unsigned int msiof1_rx_d_mux[] = {
  2747. MSIOF1_RXD_D_MARK,
  2748. };
  2749. static const unsigned int msiof1_tx_d_pins[] = {
  2750. /* TXD */
  2751. RCAR_GP_PIN(0, 26),
  2752. };
  2753. static const unsigned int msiof1_tx_d_mux[] = {
  2754. MSIOF1_TXD_D_MARK,
  2755. };
  2756. static const unsigned int msiof1_clk_e_pins[] = {
  2757. /* SCK */
  2758. RCAR_GP_PIN(5, 18),
  2759. };
  2760. static const unsigned int msiof1_clk_e_mux[] = {
  2761. MSIOF1_SCK_E_MARK,
  2762. };
  2763. static const unsigned int msiof1_sync_e_pins[] = {
  2764. /* SYNC */
  2765. RCAR_GP_PIN(5, 19),
  2766. };
  2767. static const unsigned int msiof1_sync_e_mux[] = {
  2768. MSIOF1_SYNC_E_MARK,
  2769. };
  2770. static const unsigned int msiof1_rx_e_pins[] = {
  2771. /* RXD */
  2772. RCAR_GP_PIN(5, 17),
  2773. };
  2774. static const unsigned int msiof1_rx_e_mux[] = {
  2775. MSIOF1_RXD_E_MARK,
  2776. };
  2777. static const unsigned int msiof1_tx_e_pins[] = {
  2778. /* TXD */
  2779. RCAR_GP_PIN(5, 20),
  2780. };
  2781. static const unsigned int msiof1_tx_e_mux[] = {
  2782. MSIOF1_TXD_E_MARK,
  2783. };
  2784. /* - MSIOF2 ----------------------------------------------------------------- */
  2785. static const unsigned int msiof2_clk_pins[] = {
  2786. /* SCK */
  2787. RCAR_GP_PIN(1, 13),
  2788. };
  2789. static const unsigned int msiof2_clk_mux[] = {
  2790. MSIOF2_SCK_MARK,
  2791. };
  2792. static const unsigned int msiof2_sync_pins[] = {
  2793. /* SYNC */
  2794. RCAR_GP_PIN(1, 14),
  2795. };
  2796. static const unsigned int msiof2_sync_mux[] = {
  2797. MSIOF2_SYNC_MARK,
  2798. };
  2799. static const unsigned int msiof2_ss1_pins[] = {
  2800. /* SS1 */
  2801. RCAR_GP_PIN(1, 17),
  2802. };
  2803. static const unsigned int msiof2_ss1_mux[] = {
  2804. MSIOF2_SS1_MARK,
  2805. };
  2806. static const unsigned int msiof2_ss2_pins[] = {
  2807. /* SS2 */
  2808. RCAR_GP_PIN(1, 18),
  2809. };
  2810. static const unsigned int msiof2_ss2_mux[] = {
  2811. MSIOF2_SS2_MARK,
  2812. };
  2813. static const unsigned int msiof2_rx_pins[] = {
  2814. /* RXD */
  2815. RCAR_GP_PIN(1, 16),
  2816. };
  2817. static const unsigned int msiof2_rx_mux[] = {
  2818. MSIOF2_RXD_MARK,
  2819. };
  2820. static const unsigned int msiof2_tx_pins[] = {
  2821. /* TXD */
  2822. RCAR_GP_PIN(1, 15),
  2823. };
  2824. static const unsigned int msiof2_tx_mux[] = {
  2825. MSIOF2_TXD_MARK,
  2826. };
  2827. static const unsigned int msiof2_clk_b_pins[] = {
  2828. /* SCK */
  2829. RCAR_GP_PIN(3, 0),
  2830. };
  2831. static const unsigned int msiof2_clk_b_mux[] = {
  2832. MSIOF2_SCK_B_MARK,
  2833. };
  2834. static const unsigned int msiof2_sync_b_pins[] = {
  2835. /* SYNC */
  2836. RCAR_GP_PIN(3, 1),
  2837. };
  2838. static const unsigned int msiof2_sync_b_mux[] = {
  2839. MSIOF2_SYNC_B_MARK,
  2840. };
  2841. static const unsigned int msiof2_ss1_b_pins[] = {
  2842. /* SS1 */
  2843. RCAR_GP_PIN(3, 8),
  2844. };
  2845. static const unsigned int msiof2_ss1_b_mux[] = {
  2846. MSIOF2_SS1_B_MARK,
  2847. };
  2848. static const unsigned int msiof2_ss2_b_pins[] = {
  2849. /* SS2 */
  2850. RCAR_GP_PIN(3, 9),
  2851. };
  2852. static const unsigned int msiof2_ss2_b_mux[] = {
  2853. MSIOF2_SS2_B_MARK,
  2854. };
  2855. static const unsigned int msiof2_rx_b_pins[] = {
  2856. /* RXD */
  2857. RCAR_GP_PIN(3, 17),
  2858. };
  2859. static const unsigned int msiof2_rx_b_mux[] = {
  2860. MSIOF2_RXD_B_MARK,
  2861. };
  2862. static const unsigned int msiof2_tx_b_pins[] = {
  2863. /* TXD */
  2864. RCAR_GP_PIN(3, 16),
  2865. };
  2866. static const unsigned int msiof2_tx_b_mux[] = {
  2867. MSIOF2_TXD_B_MARK,
  2868. };
  2869. static const unsigned int msiof2_clk_c_pins[] = {
  2870. /* SCK */
  2871. RCAR_GP_PIN(2, 2),
  2872. };
  2873. static const unsigned int msiof2_clk_c_mux[] = {
  2874. MSIOF2_SCK_C_MARK,
  2875. };
  2876. static const unsigned int msiof2_sync_c_pins[] = {
  2877. /* SYNC */
  2878. RCAR_GP_PIN(2, 3),
  2879. };
  2880. static const unsigned int msiof2_sync_c_mux[] = {
  2881. MSIOF2_SYNC_C_MARK,
  2882. };
  2883. static const unsigned int msiof2_rx_c_pins[] = {
  2884. /* RXD */
  2885. RCAR_GP_PIN(2, 5),
  2886. };
  2887. static const unsigned int msiof2_rx_c_mux[] = {
  2888. MSIOF2_RXD_C_MARK,
  2889. };
  2890. static const unsigned int msiof2_tx_c_pins[] = {
  2891. /* TXD */
  2892. RCAR_GP_PIN(2, 4),
  2893. };
  2894. static const unsigned int msiof2_tx_c_mux[] = {
  2895. MSIOF2_TXD_C_MARK,
  2896. };
  2897. static const unsigned int msiof2_clk_d_pins[] = {
  2898. /* SCK */
  2899. RCAR_GP_PIN(2, 14),
  2900. };
  2901. static const unsigned int msiof2_clk_d_mux[] = {
  2902. MSIOF2_SCK_D_MARK,
  2903. };
  2904. static const unsigned int msiof2_sync_d_pins[] = {
  2905. /* SYNC */
  2906. RCAR_GP_PIN(2, 15),
  2907. };
  2908. static const unsigned int msiof2_sync_d_mux[] = {
  2909. MSIOF2_SYNC_D_MARK,
  2910. };
  2911. static const unsigned int msiof2_ss1_d_pins[] = {
  2912. /* SS1 */
  2913. RCAR_GP_PIN(2, 17),
  2914. };
  2915. static const unsigned int msiof2_ss1_d_mux[] = {
  2916. MSIOF2_SS1_D_MARK,
  2917. };
  2918. static const unsigned int msiof2_ss2_d_pins[] = {
  2919. /* SS2 */
  2920. RCAR_GP_PIN(2, 19),
  2921. };
  2922. static const unsigned int msiof2_ss2_d_mux[] = {
  2923. MSIOF2_SS2_D_MARK,
  2924. };
  2925. static const unsigned int msiof2_rx_d_pins[] = {
  2926. /* RXD */
  2927. RCAR_GP_PIN(2, 18),
  2928. };
  2929. static const unsigned int msiof2_rx_d_mux[] = {
  2930. MSIOF2_RXD_D_MARK,
  2931. };
  2932. static const unsigned int msiof2_tx_d_pins[] = {
  2933. /* TXD */
  2934. RCAR_GP_PIN(2, 16),
  2935. };
  2936. static const unsigned int msiof2_tx_d_mux[] = {
  2937. MSIOF2_TXD_D_MARK,
  2938. };
  2939. static const unsigned int msiof2_clk_e_pins[] = {
  2940. /* SCK */
  2941. RCAR_GP_PIN(7, 15),
  2942. };
  2943. static const unsigned int msiof2_clk_e_mux[] = {
  2944. MSIOF2_SCK_E_MARK,
  2945. };
  2946. static const unsigned int msiof2_sync_e_pins[] = {
  2947. /* SYNC */
  2948. RCAR_GP_PIN(7, 16),
  2949. };
  2950. static const unsigned int msiof2_sync_e_mux[] = {
  2951. MSIOF2_SYNC_E_MARK,
  2952. };
  2953. static const unsigned int msiof2_rx_e_pins[] = {
  2954. /* RXD */
  2955. RCAR_GP_PIN(7, 14),
  2956. };
  2957. static const unsigned int msiof2_rx_e_mux[] = {
  2958. MSIOF2_RXD_E_MARK,
  2959. };
  2960. static const unsigned int msiof2_tx_e_pins[] = {
  2961. /* TXD */
  2962. RCAR_GP_PIN(7, 13),
  2963. };
  2964. static const unsigned int msiof2_tx_e_mux[] = {
  2965. MSIOF2_TXD_E_MARK,
  2966. };
  2967. /* - PWM -------------------------------------------------------------------- */
  2968. static const unsigned int pwm0_pins[] = {
  2969. RCAR_GP_PIN(6, 14),
  2970. };
  2971. static const unsigned int pwm0_mux[] = {
  2972. PWM0_MARK,
  2973. };
  2974. static const unsigned int pwm0_b_pins[] = {
  2975. RCAR_GP_PIN(5, 30),
  2976. };
  2977. static const unsigned int pwm0_b_mux[] = {
  2978. PWM0_B_MARK,
  2979. };
  2980. static const unsigned int pwm1_pins[] = {
  2981. RCAR_GP_PIN(1, 17),
  2982. };
  2983. static const unsigned int pwm1_mux[] = {
  2984. PWM1_MARK,
  2985. };
  2986. static const unsigned int pwm1_b_pins[] = {
  2987. RCAR_GP_PIN(6, 15),
  2988. };
  2989. static const unsigned int pwm1_b_mux[] = {
  2990. PWM1_B_MARK,
  2991. };
  2992. static const unsigned int pwm2_pins[] = {
  2993. RCAR_GP_PIN(1, 18),
  2994. };
  2995. static const unsigned int pwm2_mux[] = {
  2996. PWM2_MARK,
  2997. };
  2998. static const unsigned int pwm2_b_pins[] = {
  2999. RCAR_GP_PIN(0, 16),
  3000. };
  3001. static const unsigned int pwm2_b_mux[] = {
  3002. PWM2_B_MARK,
  3003. };
  3004. static const unsigned int pwm3_pins[] = {
  3005. RCAR_GP_PIN(1, 24),
  3006. };
  3007. static const unsigned int pwm3_mux[] = {
  3008. PWM3_MARK,
  3009. };
  3010. static const unsigned int pwm4_pins[] = {
  3011. RCAR_GP_PIN(3, 26),
  3012. };
  3013. static const unsigned int pwm4_mux[] = {
  3014. PWM4_MARK,
  3015. };
  3016. static const unsigned int pwm4_b_pins[] = {
  3017. RCAR_GP_PIN(3, 31),
  3018. };
  3019. static const unsigned int pwm4_b_mux[] = {
  3020. PWM4_B_MARK,
  3021. };
  3022. static const unsigned int pwm5_pins[] = {
  3023. RCAR_GP_PIN(7, 21),
  3024. };
  3025. static const unsigned int pwm5_mux[] = {
  3026. PWM5_MARK,
  3027. };
  3028. static const unsigned int pwm5_b_pins[] = {
  3029. RCAR_GP_PIN(7, 20),
  3030. };
  3031. static const unsigned int pwm5_b_mux[] = {
  3032. PWM5_B_MARK,
  3033. };
  3034. static const unsigned int pwm6_pins[] = {
  3035. RCAR_GP_PIN(7, 22),
  3036. };
  3037. static const unsigned int pwm6_mux[] = {
  3038. PWM6_MARK,
  3039. };
  3040. /* - QSPI ------------------------------------------------------------------- */
  3041. static const unsigned int qspi_ctrl_pins[] = {
  3042. /* SPCLK, SSL */
  3043. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
  3044. };
  3045. static const unsigned int qspi_ctrl_mux[] = {
  3046. SPCLK_MARK, SSL_MARK,
  3047. };
  3048. static const unsigned int qspi_data2_pins[] = {
  3049. /* MOSI_IO0, MISO_IO1 */
  3050. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  3051. };
  3052. static const unsigned int qspi_data2_mux[] = {
  3053. MOSI_IO0_MARK, MISO_IO1_MARK,
  3054. };
  3055. static const unsigned int qspi_data4_pins[] = {
  3056. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  3057. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3058. RCAR_GP_PIN(1, 8),
  3059. };
  3060. static const unsigned int qspi_data4_mux[] = {
  3061. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  3062. };
  3063. static const unsigned int qspi_ctrl_b_pins[] = {
  3064. /* SPCLK, SSL */
  3065. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
  3066. };
  3067. static const unsigned int qspi_ctrl_b_mux[] = {
  3068. SPCLK_B_MARK, SSL_B_MARK,
  3069. };
  3070. static const unsigned int qspi_data2_b_pins[] = {
  3071. /* MOSI_IO0, MISO_IO1 */
  3072. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
  3073. };
  3074. static const unsigned int qspi_data2_b_mux[] = {
  3075. MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
  3076. };
  3077. static const unsigned int qspi_data4_b_pins[] = {
  3078. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  3079. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  3080. RCAR_GP_PIN(6, 4),
  3081. };
  3082. static const unsigned int qspi_data4_b_mux[] = {
  3083. MOSI_IO0_B_MARK, MISO_IO1_B_MARK, IO2_B_MARK, IO3_B_MARK,
  3084. };
  3085. /* - SCIF0 ------------------------------------------------------------------ */
  3086. static const unsigned int scif0_data_pins[] = {
  3087. /* RX, TX */
  3088. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  3089. };
  3090. static const unsigned int scif0_data_mux[] = {
  3091. RX0_MARK, TX0_MARK,
  3092. };
  3093. static const unsigned int scif0_data_b_pins[] = {
  3094. /* RX, TX */
  3095. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  3096. };
  3097. static const unsigned int scif0_data_b_mux[] = {
  3098. RX0_B_MARK, TX0_B_MARK,
  3099. };
  3100. static const unsigned int scif0_data_c_pins[] = {
  3101. /* RX, TX */
  3102. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
  3103. };
  3104. static const unsigned int scif0_data_c_mux[] = {
  3105. RX0_C_MARK, TX0_C_MARK,
  3106. };
  3107. static const unsigned int scif0_data_d_pins[] = {
  3108. /* RX, TX */
  3109. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
  3110. };
  3111. static const unsigned int scif0_data_d_mux[] = {
  3112. RX0_D_MARK, TX0_D_MARK,
  3113. };
  3114. static const unsigned int scif0_data_e_pins[] = {
  3115. /* RX, TX */
  3116. RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
  3117. };
  3118. static const unsigned int scif0_data_e_mux[] = {
  3119. RX0_E_MARK, TX0_E_MARK,
  3120. };
  3121. /* - SCIF1 ------------------------------------------------------------------ */
  3122. static const unsigned int scif1_data_pins[] = {
  3123. /* RX, TX */
  3124. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  3125. };
  3126. static const unsigned int scif1_data_mux[] = {
  3127. RX1_MARK, TX1_MARK,
  3128. };
  3129. static const unsigned int scif1_data_b_pins[] = {
  3130. /* RX, TX */
  3131. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  3132. };
  3133. static const unsigned int scif1_data_b_mux[] = {
  3134. RX1_B_MARK, TX1_B_MARK,
  3135. };
  3136. static const unsigned int scif1_clk_b_pins[] = {
  3137. /* SCK */
  3138. RCAR_GP_PIN(3, 10),
  3139. };
  3140. static const unsigned int scif1_clk_b_mux[] = {
  3141. SCIF1_SCK_B_MARK,
  3142. };
  3143. static const unsigned int scif1_data_c_pins[] = {
  3144. /* RX, TX */
  3145. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
  3146. };
  3147. static const unsigned int scif1_data_c_mux[] = {
  3148. RX1_C_MARK, TX1_C_MARK,
  3149. };
  3150. static const unsigned int scif1_data_d_pins[] = {
  3151. /* RX, TX */
  3152. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  3153. };
  3154. static const unsigned int scif1_data_d_mux[] = {
  3155. RX1_D_MARK, TX1_D_MARK,
  3156. };
  3157. /* - SCIF2 ------------------------------------------------------------------ */
  3158. static const unsigned int scif2_data_pins[] = {
  3159. /* RX, TX */
  3160. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  3161. };
  3162. static const unsigned int scif2_data_mux[] = {
  3163. RX2_MARK, TX2_MARK,
  3164. };
  3165. static const unsigned int scif2_data_b_pins[] = {
  3166. /* RX, TX */
  3167. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  3168. };
  3169. static const unsigned int scif2_data_b_mux[] = {
  3170. RX2_B_MARK, TX2_B_MARK,
  3171. };
  3172. static const unsigned int scif2_clk_b_pins[] = {
  3173. /* SCK */
  3174. RCAR_GP_PIN(3, 18),
  3175. };
  3176. static const unsigned int scif2_clk_b_mux[] = {
  3177. SCIF2_SCK_B_MARK,
  3178. };
  3179. static const unsigned int scif2_data_c_pins[] = {
  3180. /* RX, TX */
  3181. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  3182. };
  3183. static const unsigned int scif2_data_c_mux[] = {
  3184. RX2_C_MARK, TX2_C_MARK,
  3185. };
  3186. static const unsigned int scif2_data_e_pins[] = {
  3187. /* RX, TX */
  3188. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  3189. };
  3190. static const unsigned int scif2_data_e_mux[] = {
  3191. RX2_E_MARK, TX2_E_MARK,
  3192. };
  3193. /* - SCIF3 ------------------------------------------------------------------ */
  3194. static const unsigned int scif3_data_pins[] = {
  3195. /* RX, TX */
  3196. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  3197. };
  3198. static const unsigned int scif3_data_mux[] = {
  3199. RX3_MARK, TX3_MARK,
  3200. };
  3201. static const unsigned int scif3_clk_pins[] = {
  3202. /* SCK */
  3203. RCAR_GP_PIN(3, 23),
  3204. };
  3205. static const unsigned int scif3_clk_mux[] = {
  3206. SCIF3_SCK_MARK,
  3207. };
  3208. static const unsigned int scif3_data_b_pins[] = {
  3209. /* RX, TX */
  3210. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
  3211. };
  3212. static const unsigned int scif3_data_b_mux[] = {
  3213. RX3_B_MARK, TX3_B_MARK,
  3214. };
  3215. static const unsigned int scif3_clk_b_pins[] = {
  3216. /* SCK */
  3217. RCAR_GP_PIN(4, 8),
  3218. };
  3219. static const unsigned int scif3_clk_b_mux[] = {
  3220. SCIF3_SCK_B_MARK,
  3221. };
  3222. static const unsigned int scif3_data_c_pins[] = {
  3223. /* RX, TX */
  3224. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  3225. };
  3226. static const unsigned int scif3_data_c_mux[] = {
  3227. RX3_C_MARK, TX3_C_MARK,
  3228. };
  3229. static const unsigned int scif3_data_d_pins[] = {
  3230. /* RX, TX */
  3231. RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
  3232. };
  3233. static const unsigned int scif3_data_d_mux[] = {
  3234. RX3_D_MARK, TX3_D_MARK,
  3235. };
  3236. /* - SCIF4 ------------------------------------------------------------------ */
  3237. static const unsigned int scif4_data_pins[] = {
  3238. /* RX, TX */
  3239. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  3240. };
  3241. static const unsigned int scif4_data_mux[] = {
  3242. RX4_MARK, TX4_MARK,
  3243. };
  3244. static const unsigned int scif4_data_b_pins[] = {
  3245. /* RX, TX */
  3246. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  3247. };
  3248. static const unsigned int scif4_data_b_mux[] = {
  3249. RX4_B_MARK, TX4_B_MARK,
  3250. };
  3251. static const unsigned int scif4_data_c_pins[] = {
  3252. /* RX, TX */
  3253. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  3254. };
  3255. static const unsigned int scif4_data_c_mux[] = {
  3256. RX4_C_MARK, TX4_C_MARK,
  3257. };
  3258. /* - SCIF5 ------------------------------------------------------------------ */
  3259. static const unsigned int scif5_data_pins[] = {
  3260. /* RX, TX */
  3261. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  3262. };
  3263. static const unsigned int scif5_data_mux[] = {
  3264. RX5_MARK, TX5_MARK,
  3265. };
  3266. static const unsigned int scif5_data_b_pins[] = {
  3267. /* RX, TX */
  3268. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  3269. };
  3270. static const unsigned int scif5_data_b_mux[] = {
  3271. RX5_B_MARK, TX5_B_MARK,
  3272. };
  3273. /* - SCIFA0 ----------------------------------------------------------------- */
  3274. static const unsigned int scifa0_data_pins[] = {
  3275. /* RXD, TXD */
  3276. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  3277. };
  3278. static const unsigned int scifa0_data_mux[] = {
  3279. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  3280. };
  3281. static const unsigned int scifa0_data_b_pins[] = {
  3282. /* RXD, TXD */
  3283. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  3284. };
  3285. static const unsigned int scifa0_data_b_mux[] = {
  3286. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  3287. };
  3288. /* - SCIFA1 ----------------------------------------------------------------- */
  3289. static const unsigned int scifa1_data_pins[] = {
  3290. /* RXD, TXD */
  3291. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  3292. };
  3293. static const unsigned int scifa1_data_mux[] = {
  3294. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  3295. };
  3296. static const unsigned int scifa1_clk_pins[] = {
  3297. /* SCK */
  3298. RCAR_GP_PIN(3, 10),
  3299. };
  3300. static const unsigned int scifa1_clk_mux[] = {
  3301. SCIFA1_SCK_MARK,
  3302. };
  3303. static const unsigned int scifa1_data_b_pins[] = {
  3304. /* RXD, TXD */
  3305. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  3306. };
  3307. static const unsigned int scifa1_data_b_mux[] = {
  3308. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  3309. };
  3310. static const unsigned int scifa1_clk_b_pins[] = {
  3311. /* SCK */
  3312. RCAR_GP_PIN(1, 0),
  3313. };
  3314. static const unsigned int scifa1_clk_b_mux[] = {
  3315. SCIFA1_SCK_B_MARK,
  3316. };
  3317. static const unsigned int scifa1_data_c_pins[] = {
  3318. /* RXD, TXD */
  3319. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3320. };
  3321. static const unsigned int scifa1_data_c_mux[] = {
  3322. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  3323. };
  3324. /* - SCIFA2 ----------------------------------------------------------------- */
  3325. static const unsigned int scifa2_data_pins[] = {
  3326. /* RXD, TXD */
  3327. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  3328. };
  3329. static const unsigned int scifa2_data_mux[] = {
  3330. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  3331. };
  3332. static const unsigned int scifa2_clk_pins[] = {
  3333. /* SCK */
  3334. RCAR_GP_PIN(3, 18),
  3335. };
  3336. static const unsigned int scifa2_clk_mux[] = {
  3337. SCIFA2_SCK_MARK,
  3338. };
  3339. static const unsigned int scifa2_data_b_pins[] = {
  3340. /* RXD, TXD */
  3341. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  3342. };
  3343. static const unsigned int scifa2_data_b_mux[] = {
  3344. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  3345. };
  3346. /* - SCIFA3 ----------------------------------------------------------------- */
  3347. static const unsigned int scifa3_data_pins[] = {
  3348. /* RXD, TXD */
  3349. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  3350. };
  3351. static const unsigned int scifa3_data_mux[] = {
  3352. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  3353. };
  3354. static const unsigned int scifa3_clk_pins[] = {
  3355. /* SCK */
  3356. RCAR_GP_PIN(3, 23),
  3357. };
  3358. static const unsigned int scifa3_clk_mux[] = {
  3359. SCIFA3_SCK_MARK,
  3360. };
  3361. static const unsigned int scifa3_data_b_pins[] = {
  3362. /* RXD, TXD */
  3363. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  3364. };
  3365. static const unsigned int scifa3_data_b_mux[] = {
  3366. SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
  3367. };
  3368. static const unsigned int scifa3_clk_b_pins[] = {
  3369. /* SCK */
  3370. RCAR_GP_PIN(4, 8),
  3371. };
  3372. static const unsigned int scifa3_clk_b_mux[] = {
  3373. SCIFA3_SCK_B_MARK,
  3374. };
  3375. static const unsigned int scifa3_data_c_pins[] = {
  3376. /* RXD, TXD */
  3377. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
  3378. };
  3379. static const unsigned int scifa3_data_c_mux[] = {
  3380. SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
  3381. };
  3382. static const unsigned int scifa3_clk_c_pins[] = {
  3383. /* SCK */
  3384. RCAR_GP_PIN(7, 22),
  3385. };
  3386. static const unsigned int scifa3_clk_c_mux[] = {
  3387. SCIFA3_SCK_C_MARK,
  3388. };
  3389. /* - SCIFA4 ----------------------------------------------------------------- */
  3390. static const unsigned int scifa4_data_pins[] = {
  3391. /* RXD, TXD */
  3392. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  3393. };
  3394. static const unsigned int scifa4_data_mux[] = {
  3395. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  3396. };
  3397. static const unsigned int scifa4_data_b_pins[] = {
  3398. /* RXD, TXD */
  3399. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  3400. };
  3401. static const unsigned int scifa4_data_b_mux[] = {
  3402. SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
  3403. };
  3404. static const unsigned int scifa4_data_c_pins[] = {
  3405. /* RXD, TXD */
  3406. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  3407. };
  3408. static const unsigned int scifa4_data_c_mux[] = {
  3409. SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
  3410. };
  3411. /* - SCIFA5 ----------------------------------------------------------------- */
  3412. static const unsigned int scifa5_data_pins[] = {
  3413. /* RXD, TXD */
  3414. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  3415. };
  3416. static const unsigned int scifa5_data_mux[] = {
  3417. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  3418. };
  3419. static const unsigned int scifa5_data_b_pins[] = {
  3420. /* RXD, TXD */
  3421. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  3422. };
  3423. static const unsigned int scifa5_data_b_mux[] = {
  3424. SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
  3425. };
  3426. static const unsigned int scifa5_data_c_pins[] = {
  3427. /* RXD, TXD */
  3428. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  3429. };
  3430. static const unsigned int scifa5_data_c_mux[] = {
  3431. SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
  3432. };
  3433. /* - SCIFB0 ----------------------------------------------------------------- */
  3434. static const unsigned int scifb0_data_pins[] = {
  3435. /* RXD, TXD */
  3436. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  3437. };
  3438. static const unsigned int scifb0_data_mux[] = {
  3439. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  3440. };
  3441. static const unsigned int scifb0_clk_pins[] = {
  3442. /* SCK */
  3443. RCAR_GP_PIN(7, 2),
  3444. };
  3445. static const unsigned int scifb0_clk_mux[] = {
  3446. SCIFB0_SCK_MARK,
  3447. };
  3448. static const unsigned int scifb0_ctrl_pins[] = {
  3449. /* RTS, CTS */
  3450. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  3451. };
  3452. static const unsigned int scifb0_ctrl_mux[] = {
  3453. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  3454. };
  3455. static const unsigned int scifb0_data_b_pins[] = {
  3456. /* RXD, TXD */
  3457. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  3458. };
  3459. static const unsigned int scifb0_data_b_mux[] = {
  3460. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  3461. };
  3462. static const unsigned int scifb0_clk_b_pins[] = {
  3463. /* SCK */
  3464. RCAR_GP_PIN(5, 31),
  3465. };
  3466. static const unsigned int scifb0_clk_b_mux[] = {
  3467. SCIFB0_SCK_B_MARK,
  3468. };
  3469. static const unsigned int scifb0_ctrl_b_pins[] = {
  3470. /* RTS, CTS */
  3471. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
  3472. };
  3473. static const unsigned int scifb0_ctrl_b_mux[] = {
  3474. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  3475. };
  3476. static const unsigned int scifb0_data_c_pins[] = {
  3477. /* RXD, TXD */
  3478. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3479. };
  3480. static const unsigned int scifb0_data_c_mux[] = {
  3481. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  3482. };
  3483. static const unsigned int scifb0_clk_c_pins[] = {
  3484. /* SCK */
  3485. RCAR_GP_PIN(2, 30),
  3486. };
  3487. static const unsigned int scifb0_clk_c_mux[] = {
  3488. SCIFB0_SCK_C_MARK,
  3489. };
  3490. static const unsigned int scifb0_data_d_pins[] = {
  3491. /* RXD, TXD */
  3492. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  3493. };
  3494. static const unsigned int scifb0_data_d_mux[] = {
  3495. SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
  3496. };
  3497. static const unsigned int scifb0_clk_d_pins[] = {
  3498. /* SCK */
  3499. RCAR_GP_PIN(4, 17),
  3500. };
  3501. static const unsigned int scifb0_clk_d_mux[] = {
  3502. SCIFB0_SCK_D_MARK,
  3503. };
  3504. /* - SCIFB1 ----------------------------------------------------------------- */
  3505. static const unsigned int scifb1_data_pins[] = {
  3506. /* RXD, TXD */
  3507. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  3508. };
  3509. static const unsigned int scifb1_data_mux[] = {
  3510. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  3511. };
  3512. static const unsigned int scifb1_clk_pins[] = {
  3513. /* SCK */
  3514. RCAR_GP_PIN(7, 7),
  3515. };
  3516. static const unsigned int scifb1_clk_mux[] = {
  3517. SCIFB1_SCK_MARK,
  3518. };
  3519. static const unsigned int scifb1_ctrl_pins[] = {
  3520. /* RTS, CTS */
  3521. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  3522. };
  3523. static const unsigned int scifb1_ctrl_mux[] = {
  3524. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  3525. };
  3526. static const unsigned int scifb1_data_b_pins[] = {
  3527. /* RXD, TXD */
  3528. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3529. };
  3530. static const unsigned int scifb1_data_b_mux[] = {
  3531. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  3532. };
  3533. static const unsigned int scifb1_clk_b_pins[] = {
  3534. /* SCK */
  3535. RCAR_GP_PIN(1, 3),
  3536. };
  3537. static const unsigned int scifb1_clk_b_mux[] = {
  3538. SCIFB1_SCK_B_MARK,
  3539. };
  3540. static const unsigned int scifb1_data_c_pins[] = {
  3541. /* RXD, TXD */
  3542. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3543. };
  3544. static const unsigned int scifb1_data_c_mux[] = {
  3545. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  3546. };
  3547. static const unsigned int scifb1_clk_c_pins[] = {
  3548. /* SCK */
  3549. RCAR_GP_PIN(7, 11),
  3550. };
  3551. static const unsigned int scifb1_clk_c_mux[] = {
  3552. SCIFB1_SCK_C_MARK,
  3553. };
  3554. static const unsigned int scifb1_data_d_pins[] = {
  3555. /* RXD, TXD */
  3556. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
  3557. };
  3558. static const unsigned int scifb1_data_d_mux[] = {
  3559. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  3560. };
  3561. /* - SCIFB2 ----------------------------------------------------------------- */
  3562. static const unsigned int scifb2_data_pins[] = {
  3563. /* RXD, TXD */
  3564. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  3565. };
  3566. static const unsigned int scifb2_data_mux[] = {
  3567. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  3568. };
  3569. static const unsigned int scifb2_clk_pins[] = {
  3570. /* SCK */
  3571. RCAR_GP_PIN(4, 15),
  3572. };
  3573. static const unsigned int scifb2_clk_mux[] = {
  3574. SCIFB2_SCK_MARK,
  3575. };
  3576. static const unsigned int scifb2_ctrl_pins[] = {
  3577. /* RTS, CTS */
  3578. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  3579. };
  3580. static const unsigned int scifb2_ctrl_mux[] = {
  3581. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  3582. };
  3583. static const unsigned int scifb2_data_b_pins[] = {
  3584. /* RXD, TXD */
  3585. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  3586. };
  3587. static const unsigned int scifb2_data_b_mux[] = {
  3588. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  3589. };
  3590. static const unsigned int scifb2_clk_b_pins[] = {
  3591. /* SCK */
  3592. RCAR_GP_PIN(5, 31),
  3593. };
  3594. static const unsigned int scifb2_clk_b_mux[] = {
  3595. SCIFB2_SCK_B_MARK,
  3596. };
  3597. static const unsigned int scifb2_ctrl_b_pins[] = {
  3598. /* RTS, CTS */
  3599. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
  3600. };
  3601. static const unsigned int scifb2_ctrl_b_mux[] = {
  3602. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  3603. };
  3604. static const unsigned int scifb2_data_c_pins[] = {
  3605. /* RXD, TXD */
  3606. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3607. };
  3608. static const unsigned int scifb2_data_c_mux[] = {
  3609. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  3610. };
  3611. static const unsigned int scifb2_clk_c_pins[] = {
  3612. /* SCK */
  3613. RCAR_GP_PIN(5, 27),
  3614. };
  3615. static const unsigned int scifb2_clk_c_mux[] = {
  3616. SCIFB2_SCK_C_MARK,
  3617. };
  3618. static const unsigned int scifb2_data_d_pins[] = {
  3619. /* RXD, TXD */
  3620. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
  3621. };
  3622. static const unsigned int scifb2_data_d_mux[] = {
  3623. SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
  3624. };
  3625. /* - SCIF Clock ------------------------------------------------------------- */
  3626. static const unsigned int scif_clk_pins[] = {
  3627. /* SCIF_CLK */
  3628. RCAR_GP_PIN(2, 29),
  3629. };
  3630. static const unsigned int scif_clk_mux[] = {
  3631. SCIF_CLK_MARK,
  3632. };
  3633. static const unsigned int scif_clk_b_pins[] = {
  3634. /* SCIF_CLK */
  3635. RCAR_GP_PIN(7, 19),
  3636. };
  3637. static const unsigned int scif_clk_b_mux[] = {
  3638. SCIF_CLK_B_MARK,
  3639. };
  3640. /* - SDHI0 ------------------------------------------------------------------ */
  3641. static const unsigned int sdhi0_data1_pins[] = {
  3642. /* D0 */
  3643. RCAR_GP_PIN(6, 2),
  3644. };
  3645. static const unsigned int sdhi0_data1_mux[] = {
  3646. SD0_DATA0_MARK,
  3647. };
  3648. static const unsigned int sdhi0_data4_pins[] = {
  3649. /* D[0:3] */
  3650. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  3651. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  3652. };
  3653. static const unsigned int sdhi0_data4_mux[] = {
  3654. SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
  3655. };
  3656. static const unsigned int sdhi0_ctrl_pins[] = {
  3657. /* CLK, CMD */
  3658. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  3659. };
  3660. static const unsigned int sdhi0_ctrl_mux[] = {
  3661. SD0_CLK_MARK, SD0_CMD_MARK,
  3662. };
  3663. static const unsigned int sdhi0_cd_pins[] = {
  3664. /* CD */
  3665. RCAR_GP_PIN(6, 6),
  3666. };
  3667. static const unsigned int sdhi0_cd_mux[] = {
  3668. SD0_CD_MARK,
  3669. };
  3670. static const unsigned int sdhi0_wp_pins[] = {
  3671. /* WP */
  3672. RCAR_GP_PIN(6, 7),
  3673. };
  3674. static const unsigned int sdhi0_wp_mux[] = {
  3675. SD0_WP_MARK,
  3676. };
  3677. /* - SDHI1 ------------------------------------------------------------------ */
  3678. static const unsigned int sdhi1_data1_pins[] = {
  3679. /* D0 */
  3680. RCAR_GP_PIN(6, 10),
  3681. };
  3682. static const unsigned int sdhi1_data1_mux[] = {
  3683. SD1_DATA0_MARK,
  3684. };
  3685. static const unsigned int sdhi1_data4_pins[] = {
  3686. /* D[0:3] */
  3687. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  3688. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  3689. };
  3690. static const unsigned int sdhi1_data4_mux[] = {
  3691. SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
  3692. };
  3693. static const unsigned int sdhi1_ctrl_pins[] = {
  3694. /* CLK, CMD */
  3695. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  3696. };
  3697. static const unsigned int sdhi1_ctrl_mux[] = {
  3698. SD1_CLK_MARK, SD1_CMD_MARK,
  3699. };
  3700. static const unsigned int sdhi1_cd_pins[] = {
  3701. /* CD */
  3702. RCAR_GP_PIN(6, 14),
  3703. };
  3704. static const unsigned int sdhi1_cd_mux[] = {
  3705. SD1_CD_MARK,
  3706. };
  3707. static const unsigned int sdhi1_wp_pins[] = {
  3708. /* WP */
  3709. RCAR_GP_PIN(6, 15),
  3710. };
  3711. static const unsigned int sdhi1_wp_mux[] = {
  3712. SD1_WP_MARK,
  3713. };
  3714. /* - SDHI2 ------------------------------------------------------------------ */
  3715. static const unsigned int sdhi2_data1_pins[] = {
  3716. /* D0 */
  3717. RCAR_GP_PIN(6, 18),
  3718. };
  3719. static const unsigned int sdhi2_data1_mux[] = {
  3720. SD2_DATA0_MARK,
  3721. };
  3722. static const unsigned int sdhi2_data4_pins[] = {
  3723. /* D[0:3] */
  3724. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  3725. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  3726. };
  3727. static const unsigned int sdhi2_data4_mux[] = {
  3728. SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
  3729. };
  3730. static const unsigned int sdhi2_ctrl_pins[] = {
  3731. /* CLK, CMD */
  3732. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  3733. };
  3734. static const unsigned int sdhi2_ctrl_mux[] = {
  3735. SD2_CLK_MARK, SD2_CMD_MARK,
  3736. };
  3737. static const unsigned int sdhi2_cd_pins[] = {
  3738. /* CD */
  3739. RCAR_GP_PIN(6, 22),
  3740. };
  3741. static const unsigned int sdhi2_cd_mux[] = {
  3742. SD2_CD_MARK,
  3743. };
  3744. static const unsigned int sdhi2_wp_pins[] = {
  3745. /* WP */
  3746. RCAR_GP_PIN(6, 23),
  3747. };
  3748. static const unsigned int sdhi2_wp_mux[] = {
  3749. SD2_WP_MARK,
  3750. };
  3751. /* - SSI -------------------------------------------------------------------- */
  3752. static const unsigned int ssi0_data_pins[] = {
  3753. /* SDATA */
  3754. RCAR_GP_PIN(2, 2),
  3755. };
  3756. static const unsigned int ssi0_data_mux[] = {
  3757. SSI_SDATA0_MARK,
  3758. };
  3759. static const unsigned int ssi0_data_b_pins[] = {
  3760. /* SDATA */
  3761. RCAR_GP_PIN(3, 4),
  3762. };
  3763. static const unsigned int ssi0_data_b_mux[] = {
  3764. SSI_SDATA0_B_MARK,
  3765. };
  3766. static const unsigned int ssi0129_ctrl_pins[] = {
  3767. /* SCK, WS */
  3768. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3769. };
  3770. static const unsigned int ssi0129_ctrl_mux[] = {
  3771. SSI_SCK0129_MARK, SSI_WS0129_MARK,
  3772. };
  3773. static const unsigned int ssi0129_ctrl_b_pins[] = {
  3774. /* SCK, WS */
  3775. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3776. };
  3777. static const unsigned int ssi0129_ctrl_b_mux[] = {
  3778. SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
  3779. };
  3780. static const unsigned int ssi1_data_pins[] = {
  3781. /* SDATA */
  3782. RCAR_GP_PIN(2, 5),
  3783. };
  3784. static const unsigned int ssi1_data_mux[] = {
  3785. SSI_SDATA1_MARK,
  3786. };
  3787. static const unsigned int ssi1_data_b_pins[] = {
  3788. /* SDATA */
  3789. RCAR_GP_PIN(3, 7),
  3790. };
  3791. static const unsigned int ssi1_data_b_mux[] = {
  3792. SSI_SDATA1_B_MARK,
  3793. };
  3794. static const unsigned int ssi1_ctrl_pins[] = {
  3795. /* SCK, WS */
  3796. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  3797. };
  3798. static const unsigned int ssi1_ctrl_mux[] = {
  3799. SSI_SCK1_MARK, SSI_WS1_MARK,
  3800. };
  3801. static const unsigned int ssi1_ctrl_b_pins[] = {
  3802. /* SCK, WS */
  3803. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  3804. };
  3805. static const unsigned int ssi1_ctrl_b_mux[] = {
  3806. SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
  3807. };
  3808. static const unsigned int ssi2_data_pins[] = {
  3809. /* SDATA */
  3810. RCAR_GP_PIN(2, 8),
  3811. };
  3812. static const unsigned int ssi2_data_mux[] = {
  3813. SSI_SDATA2_MARK,
  3814. };
  3815. static const unsigned int ssi2_ctrl_pins[] = {
  3816. /* SCK, WS */
  3817. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  3818. };
  3819. static const unsigned int ssi2_ctrl_mux[] = {
  3820. SSI_SCK2_MARK, SSI_WS2_MARK,
  3821. };
  3822. static const unsigned int ssi3_data_pins[] = {
  3823. /* SDATA */
  3824. RCAR_GP_PIN(2, 11),
  3825. };
  3826. static const unsigned int ssi3_data_mux[] = {
  3827. SSI_SDATA3_MARK,
  3828. };
  3829. static const unsigned int ssi34_ctrl_pins[] = {
  3830. /* SCK, WS */
  3831. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  3832. };
  3833. static const unsigned int ssi34_ctrl_mux[] = {
  3834. SSI_SCK34_MARK, SSI_WS34_MARK,
  3835. };
  3836. static const unsigned int ssi4_data_pins[] = {
  3837. /* SDATA */
  3838. RCAR_GP_PIN(2, 14),
  3839. };
  3840. static const unsigned int ssi4_data_mux[] = {
  3841. SSI_SDATA4_MARK,
  3842. };
  3843. static const unsigned int ssi4_ctrl_pins[] = {
  3844. /* SCK, WS */
  3845. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  3846. };
  3847. static const unsigned int ssi4_ctrl_mux[] = {
  3848. SSI_SCK4_MARK, SSI_WS4_MARK,
  3849. };
  3850. static const unsigned int ssi5_data_pins[] = {
  3851. /* SDATA */
  3852. RCAR_GP_PIN(2, 17),
  3853. };
  3854. static const unsigned int ssi5_data_mux[] = {
  3855. SSI_SDATA5_MARK,
  3856. };
  3857. static const unsigned int ssi5_ctrl_pins[] = {
  3858. /* SCK, WS */
  3859. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  3860. };
  3861. static const unsigned int ssi5_ctrl_mux[] = {
  3862. SSI_SCK5_MARK, SSI_WS5_MARK,
  3863. };
  3864. static const unsigned int ssi6_data_pins[] = {
  3865. /* SDATA */
  3866. RCAR_GP_PIN(2, 20),
  3867. };
  3868. static const unsigned int ssi6_data_mux[] = {
  3869. SSI_SDATA6_MARK,
  3870. };
  3871. static const unsigned int ssi6_ctrl_pins[] = {
  3872. /* SCK, WS */
  3873. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  3874. };
  3875. static const unsigned int ssi6_ctrl_mux[] = {
  3876. SSI_SCK6_MARK, SSI_WS6_MARK,
  3877. };
  3878. static const unsigned int ssi7_data_pins[] = {
  3879. /* SDATA */
  3880. RCAR_GP_PIN(2, 23),
  3881. };
  3882. static const unsigned int ssi7_data_mux[] = {
  3883. SSI_SDATA7_MARK,
  3884. };
  3885. static const unsigned int ssi7_data_b_pins[] = {
  3886. /* SDATA */
  3887. RCAR_GP_PIN(3, 12),
  3888. };
  3889. static const unsigned int ssi7_data_b_mux[] = {
  3890. SSI_SDATA7_B_MARK,
  3891. };
  3892. static const unsigned int ssi78_ctrl_pins[] = {
  3893. /* SCK, WS */
  3894. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  3895. };
  3896. static const unsigned int ssi78_ctrl_mux[] = {
  3897. SSI_SCK78_MARK, SSI_WS78_MARK,
  3898. };
  3899. static const unsigned int ssi78_ctrl_b_pins[] = {
  3900. /* SCK, WS */
  3901. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3902. };
  3903. static const unsigned int ssi78_ctrl_b_mux[] = {
  3904. SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
  3905. };
  3906. static const unsigned int ssi8_data_pins[] = {
  3907. /* SDATA */
  3908. RCAR_GP_PIN(2, 24),
  3909. };
  3910. static const unsigned int ssi8_data_mux[] = {
  3911. SSI_SDATA8_MARK,
  3912. };
  3913. static const unsigned int ssi8_data_b_pins[] = {
  3914. /* SDATA */
  3915. RCAR_GP_PIN(3, 13),
  3916. };
  3917. static const unsigned int ssi8_data_b_mux[] = {
  3918. SSI_SDATA8_B_MARK,
  3919. };
  3920. static const unsigned int ssi9_data_pins[] = {
  3921. /* SDATA */
  3922. RCAR_GP_PIN(2, 27),
  3923. };
  3924. static const unsigned int ssi9_data_mux[] = {
  3925. SSI_SDATA9_MARK,
  3926. };
  3927. static const unsigned int ssi9_data_b_pins[] = {
  3928. /* SDATA */
  3929. RCAR_GP_PIN(3, 18),
  3930. };
  3931. static const unsigned int ssi9_data_b_mux[] = {
  3932. SSI_SDATA9_B_MARK,
  3933. };
  3934. static const unsigned int ssi9_ctrl_pins[] = {
  3935. /* SCK, WS */
  3936. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
  3937. };
  3938. static const unsigned int ssi9_ctrl_mux[] = {
  3939. SSI_SCK9_MARK, SSI_WS9_MARK,
  3940. };
  3941. static const unsigned int ssi9_ctrl_b_pins[] = {
  3942. /* SCK, WS */
  3943. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  3944. };
  3945. static const unsigned int ssi9_ctrl_b_mux[] = {
  3946. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  3947. };
  3948. /* - TPU -------------------------------------------------------------------- */
  3949. static const unsigned int tpu_to0_pins[] = {
  3950. RCAR_GP_PIN(6, 14),
  3951. };
  3952. static const unsigned int tpu_to0_mux[] = {
  3953. TPU_TO0_MARK,
  3954. };
  3955. static const unsigned int tpu_to1_pins[] = {
  3956. RCAR_GP_PIN(1, 17),
  3957. };
  3958. static const unsigned int tpu_to1_mux[] = {
  3959. TPU_TO1_MARK,
  3960. };
  3961. static const unsigned int tpu_to2_pins[] = {
  3962. RCAR_GP_PIN(1, 18),
  3963. };
  3964. static const unsigned int tpu_to2_mux[] = {
  3965. TPU_TO2_MARK,
  3966. };
  3967. static const unsigned int tpu_to3_pins[] = {
  3968. RCAR_GP_PIN(1, 24),
  3969. };
  3970. static const unsigned int tpu_to3_mux[] = {
  3971. TPU_TO3_MARK,
  3972. };
  3973. /* - USB0 ------------------------------------------------------------------- */
  3974. static const unsigned int usb0_pins[] = {
  3975. RCAR_GP_PIN(7, 23), /* PWEN */
  3976. RCAR_GP_PIN(7, 24), /* OVC */
  3977. };
  3978. static const unsigned int usb0_mux[] = {
  3979. USB0_PWEN_MARK,
  3980. USB0_OVC_MARK,
  3981. };
  3982. /* - USB1 ------------------------------------------------------------------- */
  3983. static const unsigned int usb1_pins[] = {
  3984. RCAR_GP_PIN(7, 25), /* PWEN */
  3985. RCAR_GP_PIN(6, 30), /* OVC */
  3986. };
  3987. static const unsigned int usb1_mux[] = {
  3988. USB1_PWEN_MARK,
  3989. USB1_OVC_MARK,
  3990. };
  3991. /* - VIN0 ------------------------------------------------------------------- */
  3992. static const union vin_data vin0_data_pins = {
  3993. .data24 = {
  3994. /* B */
  3995. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
  3996. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  3997. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  3998. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3999. /* G */
  4000. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  4001. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  4002. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  4003. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  4004. /* R */
  4005. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
  4006. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  4007. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  4008. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  4009. },
  4010. };
  4011. static const union vin_data vin0_data_mux = {
  4012. .data24 = {
  4013. /* B */
  4014. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  4015. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  4016. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  4017. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  4018. /* G */
  4019. VI0_G0_MARK, VI0_G1_MARK,
  4020. VI0_G2_MARK, VI0_G3_MARK,
  4021. VI0_G4_MARK, VI0_G5_MARK,
  4022. VI0_G6_MARK, VI0_G7_MARK,
  4023. /* R */
  4024. VI0_R0_MARK, VI0_R1_MARK,
  4025. VI0_R2_MARK, VI0_R3_MARK,
  4026. VI0_R4_MARK, VI0_R5_MARK,
  4027. VI0_R6_MARK, VI0_R7_MARK,
  4028. },
  4029. };
  4030. static const unsigned int vin0_data18_pins[] = {
  4031. /* B */
  4032. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  4033. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  4034. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  4035. /* G */
  4036. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  4037. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  4038. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  4039. /* R */
  4040. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  4041. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  4042. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  4043. };
  4044. static const unsigned int vin0_data18_mux[] = {
  4045. /* B */
  4046. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  4047. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  4048. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  4049. /* G */
  4050. VI0_G2_MARK, VI0_G3_MARK,
  4051. VI0_G4_MARK, VI0_G5_MARK,
  4052. VI0_G6_MARK, VI0_G7_MARK,
  4053. /* R */
  4054. VI0_R2_MARK, VI0_R3_MARK,
  4055. VI0_R4_MARK, VI0_R5_MARK,
  4056. VI0_R6_MARK, VI0_R7_MARK,
  4057. };
  4058. static const unsigned int vin0_sync_pins[] = {
  4059. RCAR_GP_PIN(4, 3), /* HSYNC */
  4060. RCAR_GP_PIN(4, 4), /* VSYNC */
  4061. };
  4062. static const unsigned int vin0_sync_mux[] = {
  4063. VI0_HSYNC_N_MARK,
  4064. VI0_VSYNC_N_MARK,
  4065. };
  4066. static const unsigned int vin0_field_pins[] = {
  4067. RCAR_GP_PIN(4, 2),
  4068. };
  4069. static const unsigned int vin0_field_mux[] = {
  4070. VI0_FIELD_MARK,
  4071. };
  4072. static const unsigned int vin0_clkenb_pins[] = {
  4073. RCAR_GP_PIN(4, 1),
  4074. };
  4075. static const unsigned int vin0_clkenb_mux[] = {
  4076. VI0_CLKENB_MARK,
  4077. };
  4078. static const unsigned int vin0_clk_pins[] = {
  4079. RCAR_GP_PIN(4, 0),
  4080. };
  4081. static const unsigned int vin0_clk_mux[] = {
  4082. VI0_CLK_MARK,
  4083. };
  4084. /* - VIN1 ----------------------------------------------------------------- */
  4085. static const unsigned int vin1_data8_pins[] = {
  4086. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  4087. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
  4088. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  4089. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  4090. };
  4091. static const unsigned int vin1_data8_mux[] = {
  4092. VI1_DATA0_MARK, VI1_DATA1_MARK,
  4093. VI1_DATA2_MARK, VI1_DATA3_MARK,
  4094. VI1_DATA4_MARK, VI1_DATA5_MARK,
  4095. VI1_DATA6_MARK, VI1_DATA7_MARK,
  4096. };
  4097. static const unsigned int vin1_sync_pins[] = {
  4098. RCAR_GP_PIN(5, 0), /* HSYNC */
  4099. RCAR_GP_PIN(5, 1), /* VSYNC */
  4100. };
  4101. static const unsigned int vin1_sync_mux[] = {
  4102. VI1_HSYNC_N_MARK,
  4103. VI1_VSYNC_N_MARK,
  4104. };
  4105. static const unsigned int vin1_field_pins[] = {
  4106. RCAR_GP_PIN(5, 3),
  4107. };
  4108. static const unsigned int vin1_field_mux[] = {
  4109. VI1_FIELD_MARK,
  4110. };
  4111. static const unsigned int vin1_clkenb_pins[] = {
  4112. RCAR_GP_PIN(5, 2),
  4113. };
  4114. static const unsigned int vin1_clkenb_mux[] = {
  4115. VI1_CLKENB_MARK,
  4116. };
  4117. static const unsigned int vin1_clk_pins[] = {
  4118. RCAR_GP_PIN(5, 4),
  4119. };
  4120. static const unsigned int vin1_clk_mux[] = {
  4121. VI1_CLK_MARK,
  4122. };
  4123. static const union vin_data vin1_b_data_pins = {
  4124. .data24 = {
  4125. /* B */
  4126. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  4127. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  4128. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  4129. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  4130. /* G */
  4131. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  4132. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  4133. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  4134. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
  4135. /* R */
  4136. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  4137. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  4138. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  4139. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  4140. },
  4141. };
  4142. static const union vin_data vin1_b_data_mux = {
  4143. .data24 = {
  4144. /* B */
  4145. VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
  4146. VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
  4147. VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
  4148. VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
  4149. /* G */
  4150. VI1_G0_B_MARK, VI1_G1_B_MARK,
  4151. VI1_G2_B_MARK, VI1_G3_B_MARK,
  4152. VI1_G4_B_MARK, VI1_G5_B_MARK,
  4153. VI1_G6_B_MARK, VI1_G7_B_MARK,
  4154. /* R */
  4155. VI1_R0_B_MARK, VI1_R1_B_MARK,
  4156. VI1_R2_B_MARK, VI1_R3_B_MARK,
  4157. VI1_R4_B_MARK, VI1_R5_B_MARK,
  4158. VI1_R6_B_MARK, VI1_R7_B_MARK,
  4159. },
  4160. };
  4161. static const unsigned int vin1_b_data18_pins[] = {
  4162. /* B */
  4163. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  4164. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  4165. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  4166. /* G */
  4167. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  4168. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  4169. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
  4170. /* R */
  4171. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  4172. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  4173. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  4174. };
  4175. static const unsigned int vin1_b_data18_mux[] = {
  4176. /* B */
  4177. VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
  4178. VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
  4179. VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
  4180. /* G */
  4181. VI1_G2_B_MARK, VI1_G3_B_MARK,
  4182. VI1_G4_B_MARK, VI1_G5_B_MARK,
  4183. VI1_G6_B_MARK, VI1_G7_B_MARK,
  4184. /* R */
  4185. VI1_R2_B_MARK, VI1_R3_B_MARK,
  4186. VI1_R4_B_MARK, VI1_R5_B_MARK,
  4187. VI1_R6_B_MARK, VI1_R7_B_MARK,
  4188. };
  4189. static const unsigned int vin1_b_sync_pins[] = {
  4190. RCAR_GP_PIN(3, 17), /* HSYNC */
  4191. RCAR_GP_PIN(3, 18), /* VSYNC */
  4192. };
  4193. static const unsigned int vin1_b_sync_mux[] = {
  4194. VI1_HSYNC_N_B_MARK,
  4195. VI1_VSYNC_N_B_MARK,
  4196. };
  4197. static const unsigned int vin1_b_field_pins[] = {
  4198. RCAR_GP_PIN(3, 20),
  4199. };
  4200. static const unsigned int vin1_b_field_mux[] = {
  4201. VI1_FIELD_B_MARK,
  4202. };
  4203. static const unsigned int vin1_b_clkenb_pins[] = {
  4204. RCAR_GP_PIN(3, 19),
  4205. };
  4206. static const unsigned int vin1_b_clkenb_mux[] = {
  4207. VI1_CLKENB_B_MARK,
  4208. };
  4209. static const unsigned int vin1_b_clk_pins[] = {
  4210. RCAR_GP_PIN(3, 16),
  4211. };
  4212. static const unsigned int vin1_b_clk_mux[] = {
  4213. VI1_CLK_B_MARK,
  4214. };
  4215. /* - VIN2 ----------------------------------------------------------------- */
  4216. static const unsigned int vin2_data8_pins[] = {
  4217. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  4218. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  4219. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
  4220. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
  4221. };
  4222. static const unsigned int vin2_data8_mux[] = {
  4223. VI2_DATA0_MARK, VI2_DATA1_MARK,
  4224. VI2_DATA2_MARK, VI2_DATA3_MARK,
  4225. VI2_DATA4_MARK, VI2_DATA5_MARK,
  4226. VI2_DATA6_MARK, VI2_DATA7_MARK,
  4227. };
  4228. static const unsigned int vin2_sync_pins[] = {
  4229. RCAR_GP_PIN(4, 15), /* HSYNC */
  4230. RCAR_GP_PIN(4, 16), /* VSYNC */
  4231. };
  4232. static const unsigned int vin2_sync_mux[] = {
  4233. VI2_HSYNC_N_MARK,
  4234. VI2_VSYNC_N_MARK,
  4235. };
  4236. static const unsigned int vin2_field_pins[] = {
  4237. RCAR_GP_PIN(4, 18),
  4238. };
  4239. static const unsigned int vin2_field_mux[] = {
  4240. VI2_FIELD_MARK,
  4241. };
  4242. static const unsigned int vin2_clkenb_pins[] = {
  4243. RCAR_GP_PIN(4, 17),
  4244. };
  4245. static const unsigned int vin2_clkenb_mux[] = {
  4246. VI2_CLKENB_MARK,
  4247. };
  4248. static const unsigned int vin2_clk_pins[] = {
  4249. RCAR_GP_PIN(4, 19),
  4250. };
  4251. static const unsigned int vin2_clk_mux[] = {
  4252. VI2_CLK_MARK,
  4253. };
  4254. static const struct {
  4255. struct sh_pfc_pin_group common[346];
  4256. struct sh_pfc_pin_group r8a779x[9];
  4257. } pinmux_groups = {
  4258. .common = {
  4259. SH_PFC_PIN_GROUP(audio_clk_a),
  4260. SH_PFC_PIN_GROUP(audio_clk_b),
  4261. SH_PFC_PIN_GROUP(audio_clk_b_b),
  4262. SH_PFC_PIN_GROUP(audio_clk_c),
  4263. SH_PFC_PIN_GROUP(audio_clkout),
  4264. SH_PFC_PIN_GROUP(avb_link),
  4265. SH_PFC_PIN_GROUP(avb_magic),
  4266. SH_PFC_PIN_GROUP(avb_phy_int),
  4267. SH_PFC_PIN_GROUP(avb_mdio),
  4268. SH_PFC_PIN_GROUP(avb_mii),
  4269. SH_PFC_PIN_GROUP(avb_gmii),
  4270. SH_PFC_PIN_GROUP(can0_data),
  4271. SH_PFC_PIN_GROUP(can0_data_b),
  4272. SH_PFC_PIN_GROUP(can0_data_c),
  4273. SH_PFC_PIN_GROUP(can0_data_d),
  4274. SH_PFC_PIN_GROUP(can0_data_e),
  4275. SH_PFC_PIN_GROUP(can0_data_f),
  4276. SH_PFC_PIN_GROUP(can1_data),
  4277. SH_PFC_PIN_GROUP(can1_data_b),
  4278. SH_PFC_PIN_GROUP(can1_data_c),
  4279. SH_PFC_PIN_GROUP(can1_data_d),
  4280. SH_PFC_PIN_GROUP(can_clk),
  4281. SH_PFC_PIN_GROUP(can_clk_b),
  4282. SH_PFC_PIN_GROUP(can_clk_c),
  4283. SH_PFC_PIN_GROUP(can_clk_d),
  4284. SH_PFC_PIN_GROUP(du_rgb666),
  4285. SH_PFC_PIN_GROUP(du_rgb888),
  4286. SH_PFC_PIN_GROUP(du_clk_out_0),
  4287. SH_PFC_PIN_GROUP(du_clk_out_1),
  4288. SH_PFC_PIN_GROUP(du_sync),
  4289. SH_PFC_PIN_GROUP(du_oddf),
  4290. SH_PFC_PIN_GROUP(du_cde),
  4291. SH_PFC_PIN_GROUP(du_disp),
  4292. SH_PFC_PIN_GROUP(du0_clk_in),
  4293. SH_PFC_PIN_GROUP(du1_clk_in),
  4294. SH_PFC_PIN_GROUP(du1_clk_in_b),
  4295. SH_PFC_PIN_GROUP(du1_clk_in_c),
  4296. SH_PFC_PIN_GROUP(eth_link),
  4297. SH_PFC_PIN_GROUP(eth_magic),
  4298. SH_PFC_PIN_GROUP(eth_mdio),
  4299. SH_PFC_PIN_GROUP(eth_rmii),
  4300. SH_PFC_PIN_GROUP(hscif0_data),
  4301. SH_PFC_PIN_GROUP(hscif0_clk),
  4302. SH_PFC_PIN_GROUP(hscif0_ctrl),
  4303. SH_PFC_PIN_GROUP(hscif0_data_b),
  4304. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  4305. SH_PFC_PIN_GROUP(hscif0_data_c),
  4306. SH_PFC_PIN_GROUP(hscif0_clk_c),
  4307. SH_PFC_PIN_GROUP(hscif1_data),
  4308. SH_PFC_PIN_GROUP(hscif1_clk),
  4309. SH_PFC_PIN_GROUP(hscif1_ctrl),
  4310. SH_PFC_PIN_GROUP(hscif1_data_b),
  4311. SH_PFC_PIN_GROUP(hscif1_data_c),
  4312. SH_PFC_PIN_GROUP(hscif1_clk_c),
  4313. SH_PFC_PIN_GROUP(hscif1_ctrl_c),
  4314. SH_PFC_PIN_GROUP(hscif1_data_d),
  4315. SH_PFC_PIN_GROUP(hscif1_data_e),
  4316. SH_PFC_PIN_GROUP(hscif1_clk_e),
  4317. SH_PFC_PIN_GROUP(hscif1_ctrl_e),
  4318. SH_PFC_PIN_GROUP(hscif2_data),
  4319. SH_PFC_PIN_GROUP(hscif2_clk),
  4320. SH_PFC_PIN_GROUP(hscif2_ctrl),
  4321. SH_PFC_PIN_GROUP(hscif2_data_b),
  4322. SH_PFC_PIN_GROUP(hscif2_ctrl_b),
  4323. SH_PFC_PIN_GROUP(hscif2_data_c),
  4324. SH_PFC_PIN_GROUP(hscif2_clk_c),
  4325. SH_PFC_PIN_GROUP(hscif2_data_d),
  4326. SH_PFC_PIN_GROUP(i2c0),
  4327. SH_PFC_PIN_GROUP(i2c0_b),
  4328. SH_PFC_PIN_GROUP(i2c0_c),
  4329. SH_PFC_PIN_GROUP(i2c1),
  4330. SH_PFC_PIN_GROUP(i2c1_b),
  4331. SH_PFC_PIN_GROUP(i2c1_c),
  4332. SH_PFC_PIN_GROUP(i2c1_d),
  4333. SH_PFC_PIN_GROUP(i2c1_e),
  4334. SH_PFC_PIN_GROUP(i2c2),
  4335. SH_PFC_PIN_GROUP(i2c2_b),
  4336. SH_PFC_PIN_GROUP(i2c2_c),
  4337. SH_PFC_PIN_GROUP(i2c2_d),
  4338. SH_PFC_PIN_GROUP(i2c3),
  4339. SH_PFC_PIN_GROUP(i2c3_b),
  4340. SH_PFC_PIN_GROUP(i2c3_c),
  4341. SH_PFC_PIN_GROUP(i2c3_d),
  4342. SH_PFC_PIN_GROUP(i2c4),
  4343. SH_PFC_PIN_GROUP(i2c4_b),
  4344. SH_PFC_PIN_GROUP(i2c4_c),
  4345. SH_PFC_PIN_GROUP(i2c7),
  4346. SH_PFC_PIN_GROUP(i2c7_b),
  4347. SH_PFC_PIN_GROUP(i2c7_c),
  4348. SH_PFC_PIN_GROUP(i2c8),
  4349. SH_PFC_PIN_GROUP(i2c8_b),
  4350. SH_PFC_PIN_GROUP(i2c8_c),
  4351. SH_PFC_PIN_GROUP(intc_irq0),
  4352. SH_PFC_PIN_GROUP(intc_irq1),
  4353. SH_PFC_PIN_GROUP(intc_irq2),
  4354. SH_PFC_PIN_GROUP(intc_irq3),
  4355. SH_PFC_PIN_GROUP(mmc_data1),
  4356. SH_PFC_PIN_GROUP(mmc_data4),
  4357. SH_PFC_PIN_GROUP(mmc_data8),
  4358. SH_PFC_PIN_GROUP(mmc_data8_b),
  4359. SH_PFC_PIN_GROUP(mmc_ctrl),
  4360. SH_PFC_PIN_GROUP(msiof0_clk),
  4361. SH_PFC_PIN_GROUP(msiof0_sync),
  4362. SH_PFC_PIN_GROUP(msiof0_ss1),
  4363. SH_PFC_PIN_GROUP(msiof0_ss2),
  4364. SH_PFC_PIN_GROUP(msiof0_rx),
  4365. SH_PFC_PIN_GROUP(msiof0_tx),
  4366. SH_PFC_PIN_GROUP(msiof0_clk_b),
  4367. SH_PFC_PIN_GROUP(msiof0_sync_b),
  4368. SH_PFC_PIN_GROUP(msiof0_ss1_b),
  4369. SH_PFC_PIN_GROUP(msiof0_ss2_b),
  4370. SH_PFC_PIN_GROUP(msiof0_rx_b),
  4371. SH_PFC_PIN_GROUP(msiof0_tx_b),
  4372. SH_PFC_PIN_GROUP(msiof0_clk_c),
  4373. SH_PFC_PIN_GROUP(msiof0_sync_c),
  4374. SH_PFC_PIN_GROUP(msiof0_ss1_c),
  4375. SH_PFC_PIN_GROUP(msiof0_ss2_c),
  4376. SH_PFC_PIN_GROUP(msiof0_rx_c),
  4377. SH_PFC_PIN_GROUP(msiof0_tx_c),
  4378. SH_PFC_PIN_GROUP(msiof1_clk),
  4379. SH_PFC_PIN_GROUP(msiof1_sync),
  4380. SH_PFC_PIN_GROUP(msiof1_ss1),
  4381. SH_PFC_PIN_GROUP(msiof1_ss2),
  4382. SH_PFC_PIN_GROUP(msiof1_rx),
  4383. SH_PFC_PIN_GROUP(msiof1_tx),
  4384. SH_PFC_PIN_GROUP(msiof1_clk_b),
  4385. SH_PFC_PIN_GROUP(msiof1_sync_b),
  4386. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  4387. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  4388. SH_PFC_PIN_GROUP(msiof1_rx_b),
  4389. SH_PFC_PIN_GROUP(msiof1_tx_b),
  4390. SH_PFC_PIN_GROUP(msiof1_clk_c),
  4391. SH_PFC_PIN_GROUP(msiof1_sync_c),
  4392. SH_PFC_PIN_GROUP(msiof1_rx_c),
  4393. SH_PFC_PIN_GROUP(msiof1_tx_c),
  4394. SH_PFC_PIN_GROUP(msiof1_clk_d),
  4395. SH_PFC_PIN_GROUP(msiof1_sync_d),
  4396. SH_PFC_PIN_GROUP(msiof1_ss1_d),
  4397. SH_PFC_PIN_GROUP(msiof1_rx_d),
  4398. SH_PFC_PIN_GROUP(msiof1_tx_d),
  4399. SH_PFC_PIN_GROUP(msiof1_clk_e),
  4400. SH_PFC_PIN_GROUP(msiof1_sync_e),
  4401. SH_PFC_PIN_GROUP(msiof1_rx_e),
  4402. SH_PFC_PIN_GROUP(msiof1_tx_e),
  4403. SH_PFC_PIN_GROUP(msiof2_clk),
  4404. SH_PFC_PIN_GROUP(msiof2_sync),
  4405. SH_PFC_PIN_GROUP(msiof2_ss1),
  4406. SH_PFC_PIN_GROUP(msiof2_ss2),
  4407. SH_PFC_PIN_GROUP(msiof2_rx),
  4408. SH_PFC_PIN_GROUP(msiof2_tx),
  4409. SH_PFC_PIN_GROUP(msiof2_clk_b),
  4410. SH_PFC_PIN_GROUP(msiof2_sync_b),
  4411. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  4412. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  4413. SH_PFC_PIN_GROUP(msiof2_rx_b),
  4414. SH_PFC_PIN_GROUP(msiof2_tx_b),
  4415. SH_PFC_PIN_GROUP(msiof2_clk_c),
  4416. SH_PFC_PIN_GROUP(msiof2_sync_c),
  4417. SH_PFC_PIN_GROUP(msiof2_rx_c),
  4418. SH_PFC_PIN_GROUP(msiof2_tx_c),
  4419. SH_PFC_PIN_GROUP(msiof2_clk_d),
  4420. SH_PFC_PIN_GROUP(msiof2_sync_d),
  4421. SH_PFC_PIN_GROUP(msiof2_ss1_d),
  4422. SH_PFC_PIN_GROUP(msiof2_ss2_d),
  4423. SH_PFC_PIN_GROUP(msiof2_rx_d),
  4424. SH_PFC_PIN_GROUP(msiof2_tx_d),
  4425. SH_PFC_PIN_GROUP(msiof2_clk_e),
  4426. SH_PFC_PIN_GROUP(msiof2_sync_e),
  4427. SH_PFC_PIN_GROUP(msiof2_rx_e),
  4428. SH_PFC_PIN_GROUP(msiof2_tx_e),
  4429. SH_PFC_PIN_GROUP(pwm0),
  4430. SH_PFC_PIN_GROUP(pwm0_b),
  4431. SH_PFC_PIN_GROUP(pwm1),
  4432. SH_PFC_PIN_GROUP(pwm1_b),
  4433. SH_PFC_PIN_GROUP(pwm2),
  4434. SH_PFC_PIN_GROUP(pwm2_b),
  4435. SH_PFC_PIN_GROUP(pwm3),
  4436. SH_PFC_PIN_GROUP(pwm4),
  4437. SH_PFC_PIN_GROUP(pwm4_b),
  4438. SH_PFC_PIN_GROUP(pwm5),
  4439. SH_PFC_PIN_GROUP(pwm5_b),
  4440. SH_PFC_PIN_GROUP(pwm6),
  4441. SH_PFC_PIN_GROUP(qspi_ctrl),
  4442. SH_PFC_PIN_GROUP(qspi_data2),
  4443. SH_PFC_PIN_GROUP(qspi_data4),
  4444. SH_PFC_PIN_GROUP(qspi_ctrl_b),
  4445. SH_PFC_PIN_GROUP(qspi_data2_b),
  4446. SH_PFC_PIN_GROUP(qspi_data4_b),
  4447. SH_PFC_PIN_GROUP(scif0_data),
  4448. SH_PFC_PIN_GROUP(scif0_data_b),
  4449. SH_PFC_PIN_GROUP(scif0_data_c),
  4450. SH_PFC_PIN_GROUP(scif0_data_d),
  4451. SH_PFC_PIN_GROUP(scif0_data_e),
  4452. SH_PFC_PIN_GROUP(scif1_data),
  4453. SH_PFC_PIN_GROUP(scif1_data_b),
  4454. SH_PFC_PIN_GROUP(scif1_clk_b),
  4455. SH_PFC_PIN_GROUP(scif1_data_c),
  4456. SH_PFC_PIN_GROUP(scif1_data_d),
  4457. SH_PFC_PIN_GROUP(scif2_data),
  4458. SH_PFC_PIN_GROUP(scif2_data_b),
  4459. SH_PFC_PIN_GROUP(scif2_clk_b),
  4460. SH_PFC_PIN_GROUP(scif2_data_c),
  4461. SH_PFC_PIN_GROUP(scif2_data_e),
  4462. SH_PFC_PIN_GROUP(scif3_data),
  4463. SH_PFC_PIN_GROUP(scif3_clk),
  4464. SH_PFC_PIN_GROUP(scif3_data_b),
  4465. SH_PFC_PIN_GROUP(scif3_clk_b),
  4466. SH_PFC_PIN_GROUP(scif3_data_c),
  4467. SH_PFC_PIN_GROUP(scif3_data_d),
  4468. SH_PFC_PIN_GROUP(scif4_data),
  4469. SH_PFC_PIN_GROUP(scif4_data_b),
  4470. SH_PFC_PIN_GROUP(scif4_data_c),
  4471. SH_PFC_PIN_GROUP(scif5_data),
  4472. SH_PFC_PIN_GROUP(scif5_data_b),
  4473. SH_PFC_PIN_GROUP(scifa0_data),
  4474. SH_PFC_PIN_GROUP(scifa0_data_b),
  4475. SH_PFC_PIN_GROUP(scifa1_data),
  4476. SH_PFC_PIN_GROUP(scifa1_clk),
  4477. SH_PFC_PIN_GROUP(scifa1_data_b),
  4478. SH_PFC_PIN_GROUP(scifa1_clk_b),
  4479. SH_PFC_PIN_GROUP(scifa1_data_c),
  4480. SH_PFC_PIN_GROUP(scifa2_data),
  4481. SH_PFC_PIN_GROUP(scifa2_clk),
  4482. SH_PFC_PIN_GROUP(scifa2_data_b),
  4483. SH_PFC_PIN_GROUP(scifa3_data),
  4484. SH_PFC_PIN_GROUP(scifa3_clk),
  4485. SH_PFC_PIN_GROUP(scifa3_data_b),
  4486. SH_PFC_PIN_GROUP(scifa3_clk_b),
  4487. SH_PFC_PIN_GROUP(scifa3_data_c),
  4488. SH_PFC_PIN_GROUP(scifa3_clk_c),
  4489. SH_PFC_PIN_GROUP(scifa4_data),
  4490. SH_PFC_PIN_GROUP(scifa4_data_b),
  4491. SH_PFC_PIN_GROUP(scifa4_data_c),
  4492. SH_PFC_PIN_GROUP(scifa5_data),
  4493. SH_PFC_PIN_GROUP(scifa5_data_b),
  4494. SH_PFC_PIN_GROUP(scifa5_data_c),
  4495. SH_PFC_PIN_GROUP(scifb0_data),
  4496. SH_PFC_PIN_GROUP(scifb0_clk),
  4497. SH_PFC_PIN_GROUP(scifb0_ctrl),
  4498. SH_PFC_PIN_GROUP(scifb0_data_b),
  4499. SH_PFC_PIN_GROUP(scifb0_clk_b),
  4500. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  4501. SH_PFC_PIN_GROUP(scifb0_data_c),
  4502. SH_PFC_PIN_GROUP(scifb0_clk_c),
  4503. SH_PFC_PIN_GROUP(scifb0_data_d),
  4504. SH_PFC_PIN_GROUP(scifb0_clk_d),
  4505. SH_PFC_PIN_GROUP(scifb1_data),
  4506. SH_PFC_PIN_GROUP(scifb1_clk),
  4507. SH_PFC_PIN_GROUP(scifb1_ctrl),
  4508. SH_PFC_PIN_GROUP(scifb1_data_b),
  4509. SH_PFC_PIN_GROUP(scifb1_clk_b),
  4510. SH_PFC_PIN_GROUP(scifb1_data_c),
  4511. SH_PFC_PIN_GROUP(scifb1_clk_c),
  4512. SH_PFC_PIN_GROUP(scifb1_data_d),
  4513. SH_PFC_PIN_GROUP(scifb2_data),
  4514. SH_PFC_PIN_GROUP(scifb2_clk),
  4515. SH_PFC_PIN_GROUP(scifb2_ctrl),
  4516. SH_PFC_PIN_GROUP(scifb2_data_b),
  4517. SH_PFC_PIN_GROUP(scifb2_clk_b),
  4518. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  4519. SH_PFC_PIN_GROUP(scifb2_data_c),
  4520. SH_PFC_PIN_GROUP(scifb2_clk_c),
  4521. SH_PFC_PIN_GROUP(scifb2_data_d),
  4522. SH_PFC_PIN_GROUP(scif_clk),
  4523. SH_PFC_PIN_GROUP(scif_clk_b),
  4524. SH_PFC_PIN_GROUP(sdhi0_data1),
  4525. SH_PFC_PIN_GROUP(sdhi0_data4),
  4526. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  4527. SH_PFC_PIN_GROUP(sdhi0_cd),
  4528. SH_PFC_PIN_GROUP(sdhi0_wp),
  4529. SH_PFC_PIN_GROUP(sdhi1_data1),
  4530. SH_PFC_PIN_GROUP(sdhi1_data4),
  4531. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  4532. SH_PFC_PIN_GROUP(sdhi1_cd),
  4533. SH_PFC_PIN_GROUP(sdhi1_wp),
  4534. SH_PFC_PIN_GROUP(sdhi2_data1),
  4535. SH_PFC_PIN_GROUP(sdhi2_data4),
  4536. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  4537. SH_PFC_PIN_GROUP(sdhi2_cd),
  4538. SH_PFC_PIN_GROUP(sdhi2_wp),
  4539. SH_PFC_PIN_GROUP(ssi0_data),
  4540. SH_PFC_PIN_GROUP(ssi0_data_b),
  4541. SH_PFC_PIN_GROUP(ssi0129_ctrl),
  4542. SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
  4543. SH_PFC_PIN_GROUP(ssi1_data),
  4544. SH_PFC_PIN_GROUP(ssi1_data_b),
  4545. SH_PFC_PIN_GROUP(ssi1_ctrl),
  4546. SH_PFC_PIN_GROUP(ssi1_ctrl_b),
  4547. SH_PFC_PIN_GROUP(ssi2_data),
  4548. SH_PFC_PIN_GROUP(ssi2_ctrl),
  4549. SH_PFC_PIN_GROUP(ssi3_data),
  4550. SH_PFC_PIN_GROUP(ssi34_ctrl),
  4551. SH_PFC_PIN_GROUP(ssi4_data),
  4552. SH_PFC_PIN_GROUP(ssi4_ctrl),
  4553. SH_PFC_PIN_GROUP(ssi5_data),
  4554. SH_PFC_PIN_GROUP(ssi5_ctrl),
  4555. SH_PFC_PIN_GROUP(ssi6_data),
  4556. SH_PFC_PIN_GROUP(ssi6_ctrl),
  4557. SH_PFC_PIN_GROUP(ssi7_data),
  4558. SH_PFC_PIN_GROUP(ssi7_data_b),
  4559. SH_PFC_PIN_GROUP(ssi78_ctrl),
  4560. SH_PFC_PIN_GROUP(ssi78_ctrl_b),
  4561. SH_PFC_PIN_GROUP(ssi8_data),
  4562. SH_PFC_PIN_GROUP(ssi8_data_b),
  4563. SH_PFC_PIN_GROUP(ssi9_data),
  4564. SH_PFC_PIN_GROUP(ssi9_data_b),
  4565. SH_PFC_PIN_GROUP(ssi9_ctrl),
  4566. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  4567. SH_PFC_PIN_GROUP(tpu_to0),
  4568. SH_PFC_PIN_GROUP(tpu_to1),
  4569. SH_PFC_PIN_GROUP(tpu_to2),
  4570. SH_PFC_PIN_GROUP(tpu_to3),
  4571. SH_PFC_PIN_GROUP(usb0),
  4572. SH_PFC_PIN_GROUP(usb1),
  4573. VIN_DATA_PIN_GROUP(vin0_data, 24),
  4574. VIN_DATA_PIN_GROUP(vin0_data, 20),
  4575. SH_PFC_PIN_GROUP(vin0_data18),
  4576. VIN_DATA_PIN_GROUP(vin0_data, 16),
  4577. VIN_DATA_PIN_GROUP(vin0_data, 12),
  4578. VIN_DATA_PIN_GROUP(vin0_data, 10),
  4579. VIN_DATA_PIN_GROUP(vin0_data, 8),
  4580. SH_PFC_PIN_GROUP(vin0_sync),
  4581. SH_PFC_PIN_GROUP(vin0_field),
  4582. SH_PFC_PIN_GROUP(vin0_clkenb),
  4583. SH_PFC_PIN_GROUP(vin0_clk),
  4584. SH_PFC_PIN_GROUP(vin1_data8),
  4585. SH_PFC_PIN_GROUP(vin1_sync),
  4586. SH_PFC_PIN_GROUP(vin1_field),
  4587. SH_PFC_PIN_GROUP(vin1_clkenb),
  4588. SH_PFC_PIN_GROUP(vin1_clk),
  4589. VIN_DATA_PIN_GROUP(vin1_b_data, 24),
  4590. VIN_DATA_PIN_GROUP(vin1_b_data, 20),
  4591. SH_PFC_PIN_GROUP(vin1_b_data18),
  4592. VIN_DATA_PIN_GROUP(vin1_b_data, 16),
  4593. VIN_DATA_PIN_GROUP(vin1_b_data, 12),
  4594. VIN_DATA_PIN_GROUP(vin1_b_data, 10),
  4595. VIN_DATA_PIN_GROUP(vin1_b_data, 8),
  4596. SH_PFC_PIN_GROUP(vin1_b_sync),
  4597. SH_PFC_PIN_GROUP(vin1_b_field),
  4598. SH_PFC_PIN_GROUP(vin1_b_clkenb),
  4599. SH_PFC_PIN_GROUP(vin1_b_clk),
  4600. SH_PFC_PIN_GROUP(vin2_data8),
  4601. SH_PFC_PIN_GROUP(vin2_sync),
  4602. SH_PFC_PIN_GROUP(vin2_field),
  4603. SH_PFC_PIN_GROUP(vin2_clkenb),
  4604. SH_PFC_PIN_GROUP(vin2_clk),
  4605. },
  4606. .r8a779x = {
  4607. SH_PFC_PIN_GROUP(adi_common),
  4608. SH_PFC_PIN_GROUP(adi_chsel0),
  4609. SH_PFC_PIN_GROUP(adi_chsel1),
  4610. SH_PFC_PIN_GROUP(adi_chsel2),
  4611. SH_PFC_PIN_GROUP(adi_common_b),
  4612. SH_PFC_PIN_GROUP(adi_chsel0_b),
  4613. SH_PFC_PIN_GROUP(adi_chsel1_b),
  4614. SH_PFC_PIN_GROUP(adi_chsel2_b),
  4615. SH_PFC_PIN_GROUP(mlb_3pin),
  4616. }
  4617. };
  4618. static const char * const adi_groups[] = {
  4619. "adi_common",
  4620. "adi_chsel0",
  4621. "adi_chsel1",
  4622. "adi_chsel2",
  4623. "adi_common_b",
  4624. "adi_chsel0_b",
  4625. "adi_chsel1_b",
  4626. "adi_chsel2_b",
  4627. };
  4628. static const char * const audio_clk_groups[] = {
  4629. "audio_clk_a",
  4630. "audio_clk_b",
  4631. "audio_clk_b_b",
  4632. "audio_clk_c",
  4633. "audio_clkout",
  4634. };
  4635. static const char * const avb_groups[] = {
  4636. "avb_link",
  4637. "avb_magic",
  4638. "avb_phy_int",
  4639. "avb_mdio",
  4640. "avb_mii",
  4641. "avb_gmii",
  4642. };
  4643. static const char * const can0_groups[] = {
  4644. "can0_data",
  4645. "can0_data_b",
  4646. "can0_data_c",
  4647. "can0_data_d",
  4648. "can0_data_e",
  4649. "can0_data_f",
  4650. /*
  4651. * Retained for backwards compatibility, use can_clk_groups in new
  4652. * designs.
  4653. */
  4654. "can_clk",
  4655. "can_clk_b",
  4656. "can_clk_c",
  4657. "can_clk_d",
  4658. };
  4659. static const char * const can1_groups[] = {
  4660. "can1_data",
  4661. "can1_data_b",
  4662. "can1_data_c",
  4663. "can1_data_d",
  4664. /*
  4665. * Retained for backwards compatibility, use can_clk_groups in new
  4666. * designs.
  4667. */
  4668. "can_clk",
  4669. "can_clk_b",
  4670. "can_clk_c",
  4671. "can_clk_d",
  4672. };
  4673. /*
  4674. * can_clk_groups allows for independent configuration, use can_clk function
  4675. * in new designs.
  4676. */
  4677. static const char * const can_clk_groups[] = {
  4678. "can_clk",
  4679. "can_clk_b",
  4680. "can_clk_c",
  4681. "can_clk_d",
  4682. };
  4683. static const char * const du_groups[] = {
  4684. "du_rgb666",
  4685. "du_rgb888",
  4686. "du_clk_out_0",
  4687. "du_clk_out_1",
  4688. "du_sync",
  4689. "du_oddf",
  4690. "du_cde",
  4691. "du_disp",
  4692. };
  4693. static const char * const du0_groups[] = {
  4694. "du0_clk_in",
  4695. };
  4696. static const char * const du1_groups[] = {
  4697. "du1_clk_in",
  4698. "du1_clk_in_b",
  4699. "du1_clk_in_c",
  4700. };
  4701. static const char * const eth_groups[] = {
  4702. "eth_link",
  4703. "eth_magic",
  4704. "eth_mdio",
  4705. "eth_rmii",
  4706. };
  4707. static const char * const hscif0_groups[] = {
  4708. "hscif0_data",
  4709. "hscif0_clk",
  4710. "hscif0_ctrl",
  4711. "hscif0_data_b",
  4712. "hscif0_ctrl_b",
  4713. "hscif0_data_c",
  4714. "hscif0_clk_c",
  4715. };
  4716. static const char * const hscif1_groups[] = {
  4717. "hscif1_data",
  4718. "hscif1_clk",
  4719. "hscif1_ctrl",
  4720. "hscif1_data_b",
  4721. "hscif1_data_c",
  4722. "hscif1_clk_c",
  4723. "hscif1_ctrl_c",
  4724. "hscif1_data_d",
  4725. "hscif1_data_e",
  4726. "hscif1_clk_e",
  4727. "hscif1_ctrl_e",
  4728. };
  4729. static const char * const hscif2_groups[] = {
  4730. "hscif2_data",
  4731. "hscif2_clk",
  4732. "hscif2_ctrl",
  4733. "hscif2_data_b",
  4734. "hscif2_ctrl_b",
  4735. "hscif2_data_c",
  4736. "hscif2_clk_c",
  4737. "hscif2_data_d",
  4738. };
  4739. static const char * const i2c0_groups[] = {
  4740. "i2c0",
  4741. "i2c0_b",
  4742. "i2c0_c",
  4743. };
  4744. static const char * const i2c1_groups[] = {
  4745. "i2c1",
  4746. "i2c1_b",
  4747. "i2c1_c",
  4748. "i2c1_d",
  4749. "i2c1_e",
  4750. };
  4751. static const char * const i2c2_groups[] = {
  4752. "i2c2",
  4753. "i2c2_b",
  4754. "i2c2_c",
  4755. "i2c2_d",
  4756. };
  4757. static const char * const i2c3_groups[] = {
  4758. "i2c3",
  4759. "i2c3_b",
  4760. "i2c3_c",
  4761. "i2c3_d",
  4762. };
  4763. static const char * const i2c4_groups[] = {
  4764. "i2c4",
  4765. "i2c4_b",
  4766. "i2c4_c",
  4767. };
  4768. static const char * const i2c7_groups[] = {
  4769. "i2c7",
  4770. "i2c7_b",
  4771. "i2c7_c",
  4772. };
  4773. static const char * const i2c8_groups[] = {
  4774. "i2c8",
  4775. "i2c8_b",
  4776. "i2c8_c",
  4777. };
  4778. static const char * const intc_groups[] = {
  4779. "intc_irq0",
  4780. "intc_irq1",
  4781. "intc_irq2",
  4782. "intc_irq3",
  4783. };
  4784. static const char * const mlb_groups[] = {
  4785. "mlb_3pin",
  4786. };
  4787. static const char * const mmc_groups[] = {
  4788. "mmc_data1",
  4789. "mmc_data4",
  4790. "mmc_data8",
  4791. "mmc_data8_b",
  4792. "mmc_ctrl",
  4793. };
  4794. static const char * const msiof0_groups[] = {
  4795. "msiof0_clk",
  4796. "msiof0_sync",
  4797. "msiof0_ss1",
  4798. "msiof0_ss2",
  4799. "msiof0_rx",
  4800. "msiof0_tx",
  4801. "msiof0_clk_b",
  4802. "msiof0_sync_b",
  4803. "msiof0_ss1_b",
  4804. "msiof0_ss2_b",
  4805. "msiof0_rx_b",
  4806. "msiof0_tx_b",
  4807. "msiof0_clk_c",
  4808. "msiof0_sync_c",
  4809. "msiof0_ss1_c",
  4810. "msiof0_ss2_c",
  4811. "msiof0_rx_c",
  4812. "msiof0_tx_c",
  4813. };
  4814. static const char * const msiof1_groups[] = {
  4815. "msiof1_clk",
  4816. "msiof1_sync",
  4817. "msiof1_ss1",
  4818. "msiof1_ss2",
  4819. "msiof1_rx",
  4820. "msiof1_tx",
  4821. "msiof1_clk_b",
  4822. "msiof1_sync_b",
  4823. "msiof1_ss1_b",
  4824. "msiof1_ss2_b",
  4825. "msiof1_rx_b",
  4826. "msiof1_tx_b",
  4827. "msiof1_clk_c",
  4828. "msiof1_sync_c",
  4829. "msiof1_rx_c",
  4830. "msiof1_tx_c",
  4831. "msiof1_clk_d",
  4832. "msiof1_sync_d",
  4833. "msiof1_ss1_d",
  4834. "msiof1_rx_d",
  4835. "msiof1_tx_d",
  4836. "msiof1_clk_e",
  4837. "msiof1_sync_e",
  4838. "msiof1_rx_e",
  4839. "msiof1_tx_e",
  4840. };
  4841. static const char * const msiof2_groups[] = {
  4842. "msiof2_clk",
  4843. "msiof2_sync",
  4844. "msiof2_ss1",
  4845. "msiof2_ss2",
  4846. "msiof2_rx",
  4847. "msiof2_tx",
  4848. "msiof2_clk_b",
  4849. "msiof2_sync_b",
  4850. "msiof2_ss1_b",
  4851. "msiof2_ss2_b",
  4852. "msiof2_rx_b",
  4853. "msiof2_tx_b",
  4854. "msiof2_clk_c",
  4855. "msiof2_sync_c",
  4856. "msiof2_rx_c",
  4857. "msiof2_tx_c",
  4858. "msiof2_clk_d",
  4859. "msiof2_sync_d",
  4860. "msiof2_ss1_d",
  4861. "msiof2_ss2_d",
  4862. "msiof2_rx_d",
  4863. "msiof2_tx_d",
  4864. "msiof2_clk_e",
  4865. "msiof2_sync_e",
  4866. "msiof2_rx_e",
  4867. "msiof2_tx_e",
  4868. };
  4869. static const char * const pwm0_groups[] = {
  4870. "pwm0",
  4871. "pwm0_b",
  4872. };
  4873. static const char * const pwm1_groups[] = {
  4874. "pwm1",
  4875. "pwm1_b",
  4876. };
  4877. static const char * const pwm2_groups[] = {
  4878. "pwm2",
  4879. "pwm2_b",
  4880. };
  4881. static const char * const pwm3_groups[] = {
  4882. "pwm3",
  4883. };
  4884. static const char * const pwm4_groups[] = {
  4885. "pwm4",
  4886. "pwm4_b",
  4887. };
  4888. static const char * const pwm5_groups[] = {
  4889. "pwm5",
  4890. "pwm5_b",
  4891. };
  4892. static const char * const pwm6_groups[] = {
  4893. "pwm6",
  4894. };
  4895. static const char * const qspi_groups[] = {
  4896. "qspi_ctrl",
  4897. "qspi_data2",
  4898. "qspi_data4",
  4899. "qspi_ctrl_b",
  4900. "qspi_data2_b",
  4901. "qspi_data4_b",
  4902. };
  4903. static const char * const scif0_groups[] = {
  4904. "scif0_data",
  4905. "scif0_data_b",
  4906. "scif0_data_c",
  4907. "scif0_data_d",
  4908. "scif0_data_e",
  4909. };
  4910. static const char * const scif1_groups[] = {
  4911. "scif1_data",
  4912. "scif1_data_b",
  4913. "scif1_clk_b",
  4914. "scif1_data_c",
  4915. "scif1_data_d",
  4916. };
  4917. static const char * const scif2_groups[] = {
  4918. "scif2_data",
  4919. "scif2_data_b",
  4920. "scif2_clk_b",
  4921. "scif2_data_c",
  4922. "scif2_data_e",
  4923. };
  4924. static const char * const scif3_groups[] = {
  4925. "scif3_data",
  4926. "scif3_clk",
  4927. "scif3_data_b",
  4928. "scif3_clk_b",
  4929. "scif3_data_c",
  4930. "scif3_data_d",
  4931. };
  4932. static const char * const scif4_groups[] = {
  4933. "scif4_data",
  4934. "scif4_data_b",
  4935. "scif4_data_c",
  4936. };
  4937. static const char * const scif5_groups[] = {
  4938. "scif5_data",
  4939. "scif5_data_b",
  4940. };
  4941. static const char * const scifa0_groups[] = {
  4942. "scifa0_data",
  4943. "scifa0_data_b",
  4944. };
  4945. static const char * const scifa1_groups[] = {
  4946. "scifa1_data",
  4947. "scifa1_clk",
  4948. "scifa1_data_b",
  4949. "scifa1_clk_b",
  4950. "scifa1_data_c",
  4951. };
  4952. static const char * const scifa2_groups[] = {
  4953. "scifa2_data",
  4954. "scifa2_clk",
  4955. "scifa2_data_b",
  4956. };
  4957. static const char * const scifa3_groups[] = {
  4958. "scifa3_data",
  4959. "scifa3_clk",
  4960. "scifa3_data_b",
  4961. "scifa3_clk_b",
  4962. "scifa3_data_c",
  4963. "scifa3_clk_c",
  4964. };
  4965. static const char * const scifa4_groups[] = {
  4966. "scifa4_data",
  4967. "scifa4_data_b",
  4968. "scifa4_data_c",
  4969. };
  4970. static const char * const scifa5_groups[] = {
  4971. "scifa5_data",
  4972. "scifa5_data_b",
  4973. "scifa5_data_c",
  4974. };
  4975. static const char * const scifb0_groups[] = {
  4976. "scifb0_data",
  4977. "scifb0_clk",
  4978. "scifb0_ctrl",
  4979. "scifb0_data_b",
  4980. "scifb0_clk_b",
  4981. "scifb0_ctrl_b",
  4982. "scifb0_data_c",
  4983. "scifb0_clk_c",
  4984. "scifb0_data_d",
  4985. "scifb0_clk_d",
  4986. };
  4987. static const char * const scifb1_groups[] = {
  4988. "scifb1_data",
  4989. "scifb1_clk",
  4990. "scifb1_ctrl",
  4991. "scifb1_data_b",
  4992. "scifb1_clk_b",
  4993. "scifb1_data_c",
  4994. "scifb1_clk_c",
  4995. "scifb1_data_d",
  4996. };
  4997. static const char * const scifb2_groups[] = {
  4998. "scifb2_data",
  4999. "scifb2_clk",
  5000. "scifb2_ctrl",
  5001. "scifb2_data_b",
  5002. "scifb2_clk_b",
  5003. "scifb2_ctrl_b",
  5004. "scifb2_data_c",
  5005. "scifb2_clk_c",
  5006. "scifb2_data_d",
  5007. };
  5008. static const char * const scif_clk_groups[] = {
  5009. "scif_clk",
  5010. "scif_clk_b",
  5011. };
  5012. static const char * const sdhi0_groups[] = {
  5013. "sdhi0_data1",
  5014. "sdhi0_data4",
  5015. "sdhi0_ctrl",
  5016. "sdhi0_cd",
  5017. "sdhi0_wp",
  5018. };
  5019. static const char * const sdhi1_groups[] = {
  5020. "sdhi1_data1",
  5021. "sdhi1_data4",
  5022. "sdhi1_ctrl",
  5023. "sdhi1_cd",
  5024. "sdhi1_wp",
  5025. };
  5026. static const char * const sdhi2_groups[] = {
  5027. "sdhi2_data1",
  5028. "sdhi2_data4",
  5029. "sdhi2_ctrl",
  5030. "sdhi2_cd",
  5031. "sdhi2_wp",
  5032. };
  5033. static const char * const ssi_groups[] = {
  5034. "ssi0_data",
  5035. "ssi0_data_b",
  5036. "ssi0129_ctrl",
  5037. "ssi0129_ctrl_b",
  5038. "ssi1_data",
  5039. "ssi1_data_b",
  5040. "ssi1_ctrl",
  5041. "ssi1_ctrl_b",
  5042. "ssi2_data",
  5043. "ssi2_ctrl",
  5044. "ssi3_data",
  5045. "ssi34_ctrl",
  5046. "ssi4_data",
  5047. "ssi4_ctrl",
  5048. "ssi5_data",
  5049. "ssi5_ctrl",
  5050. "ssi6_data",
  5051. "ssi6_ctrl",
  5052. "ssi7_data",
  5053. "ssi7_data_b",
  5054. "ssi78_ctrl",
  5055. "ssi78_ctrl_b",
  5056. "ssi8_data",
  5057. "ssi8_data_b",
  5058. "ssi9_data",
  5059. "ssi9_data_b",
  5060. "ssi9_ctrl",
  5061. "ssi9_ctrl_b",
  5062. };
  5063. static const char * const tpu_groups[] = {
  5064. "tpu_to0",
  5065. "tpu_to1",
  5066. "tpu_to2",
  5067. "tpu_to3",
  5068. };
  5069. static const char * const usb0_groups[] = {
  5070. "usb0",
  5071. };
  5072. static const char * const usb1_groups[] = {
  5073. "usb1",
  5074. };
  5075. static const char * const vin0_groups[] = {
  5076. "vin0_data24",
  5077. "vin0_data20",
  5078. "vin0_data18",
  5079. "vin0_data16",
  5080. "vin0_data12",
  5081. "vin0_data10",
  5082. "vin0_data8",
  5083. "vin0_sync",
  5084. "vin0_field",
  5085. "vin0_clkenb",
  5086. "vin0_clk",
  5087. };
  5088. static const char * const vin1_groups[] = {
  5089. "vin1_data8",
  5090. "vin1_sync",
  5091. "vin1_field",
  5092. "vin1_clkenb",
  5093. "vin1_clk",
  5094. "vin1_b_data24",
  5095. "vin1_b_data20",
  5096. "vin1_b_data18",
  5097. "vin1_b_data16",
  5098. "vin1_b_data12",
  5099. "vin1_b_data10",
  5100. "vin1_b_data8",
  5101. "vin1_b_sync",
  5102. "vin1_b_field",
  5103. "vin1_b_clkenb",
  5104. "vin1_b_clk",
  5105. };
  5106. static const char * const vin2_groups[] = {
  5107. "vin2_data8",
  5108. "vin2_sync",
  5109. "vin2_field",
  5110. "vin2_clkenb",
  5111. "vin2_clk",
  5112. };
  5113. static const struct {
  5114. struct sh_pfc_function common[58];
  5115. struct sh_pfc_function r8a779x[2];
  5116. } pinmux_functions = {
  5117. .common = {
  5118. SH_PFC_FUNCTION(audio_clk),
  5119. SH_PFC_FUNCTION(avb),
  5120. SH_PFC_FUNCTION(can0),
  5121. SH_PFC_FUNCTION(can1),
  5122. SH_PFC_FUNCTION(can_clk),
  5123. SH_PFC_FUNCTION(du),
  5124. SH_PFC_FUNCTION(du0),
  5125. SH_PFC_FUNCTION(du1),
  5126. SH_PFC_FUNCTION(eth),
  5127. SH_PFC_FUNCTION(hscif0),
  5128. SH_PFC_FUNCTION(hscif1),
  5129. SH_PFC_FUNCTION(hscif2),
  5130. SH_PFC_FUNCTION(i2c0),
  5131. SH_PFC_FUNCTION(i2c1),
  5132. SH_PFC_FUNCTION(i2c2),
  5133. SH_PFC_FUNCTION(i2c3),
  5134. SH_PFC_FUNCTION(i2c4),
  5135. SH_PFC_FUNCTION(i2c7),
  5136. SH_PFC_FUNCTION(i2c8),
  5137. SH_PFC_FUNCTION(intc),
  5138. SH_PFC_FUNCTION(mmc),
  5139. SH_PFC_FUNCTION(msiof0),
  5140. SH_PFC_FUNCTION(msiof1),
  5141. SH_PFC_FUNCTION(msiof2),
  5142. SH_PFC_FUNCTION(pwm0),
  5143. SH_PFC_FUNCTION(pwm1),
  5144. SH_PFC_FUNCTION(pwm2),
  5145. SH_PFC_FUNCTION(pwm3),
  5146. SH_PFC_FUNCTION(pwm4),
  5147. SH_PFC_FUNCTION(pwm5),
  5148. SH_PFC_FUNCTION(pwm6),
  5149. SH_PFC_FUNCTION(qspi),
  5150. SH_PFC_FUNCTION(scif0),
  5151. SH_PFC_FUNCTION(scif1),
  5152. SH_PFC_FUNCTION(scif2),
  5153. SH_PFC_FUNCTION(scif3),
  5154. SH_PFC_FUNCTION(scif4),
  5155. SH_PFC_FUNCTION(scif5),
  5156. SH_PFC_FUNCTION(scifa0),
  5157. SH_PFC_FUNCTION(scifa1),
  5158. SH_PFC_FUNCTION(scifa2),
  5159. SH_PFC_FUNCTION(scifa3),
  5160. SH_PFC_FUNCTION(scifa4),
  5161. SH_PFC_FUNCTION(scifa5),
  5162. SH_PFC_FUNCTION(scifb0),
  5163. SH_PFC_FUNCTION(scifb1),
  5164. SH_PFC_FUNCTION(scifb2),
  5165. SH_PFC_FUNCTION(scif_clk),
  5166. SH_PFC_FUNCTION(sdhi0),
  5167. SH_PFC_FUNCTION(sdhi1),
  5168. SH_PFC_FUNCTION(sdhi2),
  5169. SH_PFC_FUNCTION(ssi),
  5170. SH_PFC_FUNCTION(tpu),
  5171. SH_PFC_FUNCTION(usb0),
  5172. SH_PFC_FUNCTION(usb1),
  5173. SH_PFC_FUNCTION(vin0),
  5174. SH_PFC_FUNCTION(vin1),
  5175. SH_PFC_FUNCTION(vin2),
  5176. },
  5177. .r8a779x = {
  5178. SH_PFC_FUNCTION(adi),
  5179. SH_PFC_FUNCTION(mlb),
  5180. }
  5181. };
  5182. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  5183. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  5184. GP_0_31_FN, FN_IP1_22_20,
  5185. GP_0_30_FN, FN_IP1_19_17,
  5186. GP_0_29_FN, FN_IP1_16_14,
  5187. GP_0_28_FN, FN_IP1_13_11,
  5188. GP_0_27_FN, FN_IP1_10_8,
  5189. GP_0_26_FN, FN_IP1_7_6,
  5190. GP_0_25_FN, FN_IP1_5_4,
  5191. GP_0_24_FN, FN_IP1_3_2,
  5192. GP_0_23_FN, FN_IP1_1_0,
  5193. GP_0_22_FN, FN_IP0_30_29,
  5194. GP_0_21_FN, FN_IP0_28_27,
  5195. GP_0_20_FN, FN_IP0_26_25,
  5196. GP_0_19_FN, FN_IP0_24_23,
  5197. GP_0_18_FN, FN_IP0_22_21,
  5198. GP_0_17_FN, FN_IP0_20_19,
  5199. GP_0_16_FN, FN_IP0_18_16,
  5200. GP_0_15_FN, FN_IP0_15,
  5201. GP_0_14_FN, FN_IP0_14,
  5202. GP_0_13_FN, FN_IP0_13,
  5203. GP_0_12_FN, FN_IP0_12,
  5204. GP_0_11_FN, FN_IP0_11,
  5205. GP_0_10_FN, FN_IP0_10,
  5206. GP_0_9_FN, FN_IP0_9,
  5207. GP_0_8_FN, FN_IP0_8,
  5208. GP_0_7_FN, FN_IP0_7,
  5209. GP_0_6_FN, FN_IP0_6,
  5210. GP_0_5_FN, FN_IP0_5,
  5211. GP_0_4_FN, FN_IP0_4,
  5212. GP_0_3_FN, FN_IP0_3,
  5213. GP_0_2_FN, FN_IP0_2,
  5214. GP_0_1_FN, FN_IP0_1,
  5215. GP_0_0_FN, FN_IP0_0, }
  5216. },
  5217. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  5218. 0, 0,
  5219. 0, 0,
  5220. 0, 0,
  5221. 0, 0,
  5222. 0, 0,
  5223. 0, 0,
  5224. GP_1_25_FN, FN_IP3_21_20,
  5225. GP_1_24_FN, FN_IP3_19_18,
  5226. GP_1_23_FN, FN_IP3_17_16,
  5227. GP_1_22_FN, FN_IP3_15_14,
  5228. GP_1_21_FN, FN_IP3_13_12,
  5229. GP_1_20_FN, FN_IP3_11_9,
  5230. GP_1_19_FN, FN_RD_N,
  5231. GP_1_18_FN, FN_IP3_8_6,
  5232. GP_1_17_FN, FN_IP3_5_3,
  5233. GP_1_16_FN, FN_IP3_2_0,
  5234. GP_1_15_FN, FN_IP2_29_27,
  5235. GP_1_14_FN, FN_IP2_26_25,
  5236. GP_1_13_FN, FN_IP2_24_23,
  5237. GP_1_12_FN, FN_EX_CS0_N,
  5238. GP_1_11_FN, FN_IP2_22_21,
  5239. GP_1_10_FN, FN_IP2_20_19,
  5240. GP_1_9_FN, FN_IP2_18_16,
  5241. GP_1_8_FN, FN_IP2_15_13,
  5242. GP_1_7_FN, FN_IP2_12_10,
  5243. GP_1_6_FN, FN_IP2_9_7,
  5244. GP_1_5_FN, FN_IP2_6_5,
  5245. GP_1_4_FN, FN_IP2_4_3,
  5246. GP_1_3_FN, FN_IP2_2_0,
  5247. GP_1_2_FN, FN_IP1_31_29,
  5248. GP_1_1_FN, FN_IP1_28_26,
  5249. GP_1_0_FN, FN_IP1_25_23, }
  5250. },
  5251. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  5252. GP_2_31_FN, FN_IP6_7_6,
  5253. GP_2_30_FN, FN_IP6_5_3,
  5254. GP_2_29_FN, FN_IP6_2_0,
  5255. GP_2_28_FN, FN_AUDIO_CLKA,
  5256. GP_2_27_FN, FN_IP5_31_29,
  5257. GP_2_26_FN, FN_IP5_28_26,
  5258. GP_2_25_FN, FN_IP5_25_24,
  5259. GP_2_24_FN, FN_IP5_23_22,
  5260. GP_2_23_FN, FN_IP5_21_20,
  5261. GP_2_22_FN, FN_IP5_19_17,
  5262. GP_2_21_FN, FN_IP5_16_15,
  5263. GP_2_20_FN, FN_IP5_14_12,
  5264. GP_2_19_FN, FN_IP5_11_9,
  5265. GP_2_18_FN, FN_IP5_8_6,
  5266. GP_2_17_FN, FN_IP5_5_3,
  5267. GP_2_16_FN, FN_IP5_2_0,
  5268. GP_2_15_FN, FN_IP4_30_28,
  5269. GP_2_14_FN, FN_IP4_27_26,
  5270. GP_2_13_FN, FN_IP4_25_24,
  5271. GP_2_12_FN, FN_IP4_23_22,
  5272. GP_2_11_FN, FN_IP4_21,
  5273. GP_2_10_FN, FN_IP4_20,
  5274. GP_2_9_FN, FN_IP4_19,
  5275. GP_2_8_FN, FN_IP4_18_16,
  5276. GP_2_7_FN, FN_IP4_15_13,
  5277. GP_2_6_FN, FN_IP4_12_10,
  5278. GP_2_5_FN, FN_IP4_9_8,
  5279. GP_2_4_FN, FN_IP4_7_5,
  5280. GP_2_3_FN, FN_IP4_4_2,
  5281. GP_2_2_FN, FN_IP4_1_0,
  5282. GP_2_1_FN, FN_IP3_30_28,
  5283. GP_2_0_FN, FN_IP3_27_25 }
  5284. },
  5285. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  5286. GP_3_31_FN, FN_IP9_18_17,
  5287. GP_3_30_FN, FN_IP9_16,
  5288. GP_3_29_FN, FN_IP9_15_13,
  5289. GP_3_28_FN, FN_IP9_12,
  5290. GP_3_27_FN, FN_IP9_11,
  5291. GP_3_26_FN, FN_IP9_10_8,
  5292. GP_3_25_FN, FN_IP9_7,
  5293. GP_3_24_FN, FN_IP9_6,
  5294. GP_3_23_FN, FN_IP9_5_3,
  5295. GP_3_22_FN, FN_IP9_2_0,
  5296. GP_3_21_FN, FN_IP8_30_28,
  5297. GP_3_20_FN, FN_IP8_27_26,
  5298. GP_3_19_FN, FN_IP8_25_24,
  5299. GP_3_18_FN, FN_IP8_23_21,
  5300. GP_3_17_FN, FN_IP8_20_18,
  5301. GP_3_16_FN, FN_IP8_17_15,
  5302. GP_3_15_FN, FN_IP8_14_12,
  5303. GP_3_14_FN, FN_IP8_11_9,
  5304. GP_3_13_FN, FN_IP8_8_6,
  5305. GP_3_12_FN, FN_IP8_5_3,
  5306. GP_3_11_FN, FN_IP8_2_0,
  5307. GP_3_10_FN, FN_IP7_29_27,
  5308. GP_3_9_FN, FN_IP7_26_24,
  5309. GP_3_8_FN, FN_IP7_23_21,
  5310. GP_3_7_FN, FN_IP7_20_19,
  5311. GP_3_6_FN, FN_IP7_18_17,
  5312. GP_3_5_FN, FN_IP7_16_15,
  5313. GP_3_4_FN, FN_IP7_14_13,
  5314. GP_3_3_FN, FN_IP7_12_11,
  5315. GP_3_2_FN, FN_IP7_10_9,
  5316. GP_3_1_FN, FN_IP7_8_6,
  5317. GP_3_0_FN, FN_IP7_5_3 }
  5318. },
  5319. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  5320. GP_4_31_FN, FN_IP15_5_4,
  5321. GP_4_30_FN, FN_IP15_3_2,
  5322. GP_4_29_FN, FN_IP15_1_0,
  5323. GP_4_28_FN, FN_IP11_8_6,
  5324. GP_4_27_FN, FN_IP11_5_3,
  5325. GP_4_26_FN, FN_IP11_2_0,
  5326. GP_4_25_FN, FN_IP10_31_29,
  5327. GP_4_24_FN, FN_IP10_28_27,
  5328. GP_4_23_FN, FN_IP10_26_25,
  5329. GP_4_22_FN, FN_IP10_24_22,
  5330. GP_4_21_FN, FN_IP10_21_19,
  5331. GP_4_20_FN, FN_IP10_18_17,
  5332. GP_4_19_FN, FN_IP10_16_15,
  5333. GP_4_18_FN, FN_IP10_14_12,
  5334. GP_4_17_FN, FN_IP10_11_9,
  5335. GP_4_16_FN, FN_IP10_8_6,
  5336. GP_4_15_FN, FN_IP10_5_3,
  5337. GP_4_14_FN, FN_IP10_2_0,
  5338. GP_4_13_FN, FN_IP9_31_29,
  5339. GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
  5340. GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
  5341. GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
  5342. GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
  5343. GP_4_8_FN, FN_IP9_28_27,
  5344. GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
  5345. GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
  5346. GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
  5347. GP_4_4_FN, FN_IP9_26_25,
  5348. GP_4_3_FN, FN_IP9_24_23,
  5349. GP_4_2_FN, FN_IP9_22_21,
  5350. GP_4_1_FN, FN_IP9_20_19,
  5351. GP_4_0_FN, FN_VI0_CLK }
  5352. },
  5353. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  5354. GP_5_31_FN, FN_IP3_24_22,
  5355. GP_5_30_FN, FN_IP13_9_7,
  5356. GP_5_29_FN, FN_IP13_6_5,
  5357. GP_5_28_FN, FN_IP13_4_3,
  5358. GP_5_27_FN, FN_IP13_2_0,
  5359. GP_5_26_FN, FN_IP12_29_27,
  5360. GP_5_25_FN, FN_IP12_26_24,
  5361. GP_5_24_FN, FN_IP12_23_22,
  5362. GP_5_23_FN, FN_IP12_21_20,
  5363. GP_5_22_FN, FN_IP12_19_18,
  5364. GP_5_21_FN, FN_IP12_17_16,
  5365. GP_5_20_FN, FN_IP12_15_13,
  5366. GP_5_19_FN, FN_IP12_12_10,
  5367. GP_5_18_FN, FN_IP12_9_7,
  5368. GP_5_17_FN, FN_IP12_6_4,
  5369. GP_5_16_FN, FN_IP12_3_2,
  5370. GP_5_15_FN, FN_IP12_1_0,
  5371. GP_5_14_FN, FN_IP11_31_30,
  5372. GP_5_13_FN, FN_IP11_29_28,
  5373. GP_5_12_FN, FN_IP11_27,
  5374. GP_5_11_FN, FN_IP11_26,
  5375. GP_5_10_FN, FN_IP11_25,
  5376. GP_5_9_FN, FN_IP11_24,
  5377. GP_5_8_FN, FN_IP11_23,
  5378. GP_5_7_FN, FN_IP11_22,
  5379. GP_5_6_FN, FN_IP11_21,
  5380. GP_5_5_FN, FN_IP11_20,
  5381. GP_5_4_FN, FN_IP11_19,
  5382. GP_5_3_FN, FN_IP11_18_17,
  5383. GP_5_2_FN, FN_IP11_16_15,
  5384. GP_5_1_FN, FN_IP11_14_12,
  5385. GP_5_0_FN, FN_IP11_11_9 }
  5386. },
  5387. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
  5388. GP_6_31_FN, FN_DU0_DOTCLKIN,
  5389. GP_6_30_FN, FN_USB1_OVC,
  5390. GP_6_29_FN, FN_IP14_31_29,
  5391. GP_6_28_FN, FN_IP14_28_26,
  5392. GP_6_27_FN, FN_IP14_25_23,
  5393. GP_6_26_FN, FN_IP14_22_20,
  5394. GP_6_25_FN, FN_IP14_19_17,
  5395. GP_6_24_FN, FN_IP14_16_14,
  5396. GP_6_23_FN, FN_IP14_13_11,
  5397. GP_6_22_FN, FN_IP14_10_8,
  5398. GP_6_21_FN, FN_IP14_7,
  5399. GP_6_20_FN, FN_IP14_6,
  5400. GP_6_19_FN, FN_IP14_5,
  5401. GP_6_18_FN, FN_IP14_4,
  5402. GP_6_17_FN, FN_IP14_3,
  5403. GP_6_16_FN, FN_IP14_2,
  5404. GP_6_15_FN, FN_IP14_1_0,
  5405. GP_6_14_FN, FN_IP13_30_28,
  5406. GP_6_13_FN, FN_IP13_27,
  5407. GP_6_12_FN, FN_IP13_26,
  5408. GP_6_11_FN, FN_IP13_25,
  5409. GP_6_10_FN, FN_IP13_24_23,
  5410. GP_6_9_FN, FN_IP13_22,
  5411. GP_6_8_FN, FN_SD1_CLK,
  5412. GP_6_7_FN, FN_IP13_21_19,
  5413. GP_6_6_FN, FN_IP13_18_16,
  5414. GP_6_5_FN, FN_IP13_15,
  5415. GP_6_4_FN, FN_IP13_14,
  5416. GP_6_3_FN, FN_IP13_13,
  5417. GP_6_2_FN, FN_IP13_12,
  5418. GP_6_1_FN, FN_IP13_11,
  5419. GP_6_0_FN, FN_IP13_10 }
  5420. },
  5421. { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
  5422. 0, 0,
  5423. 0, 0,
  5424. 0, 0,
  5425. 0, 0,
  5426. 0, 0,
  5427. 0, 0,
  5428. GP_7_25_FN, FN_USB1_PWEN,
  5429. GP_7_24_FN, FN_USB0_OVC,
  5430. GP_7_23_FN, FN_USB0_PWEN,
  5431. GP_7_22_FN, FN_IP15_14_12,
  5432. GP_7_21_FN, FN_IP15_11_9,
  5433. GP_7_20_FN, FN_IP15_8_6,
  5434. GP_7_19_FN, FN_IP7_2_0,
  5435. GP_7_18_FN, FN_IP6_29_27,
  5436. GP_7_17_FN, FN_IP6_26_24,
  5437. GP_7_16_FN, FN_IP6_23_21,
  5438. GP_7_15_FN, FN_IP6_20_19,
  5439. GP_7_14_FN, FN_IP6_18_16,
  5440. GP_7_13_FN, FN_IP6_15_14,
  5441. GP_7_12_FN, FN_IP6_13_12,
  5442. GP_7_11_FN, FN_IP6_11_10,
  5443. GP_7_10_FN, FN_IP6_9_8,
  5444. GP_7_9_FN, FN_IP16_11_10,
  5445. GP_7_8_FN, FN_IP16_9_8,
  5446. GP_7_7_FN, FN_IP16_7_6,
  5447. GP_7_6_FN, FN_IP16_5_3,
  5448. GP_7_5_FN, FN_IP16_2_0,
  5449. GP_7_4_FN, FN_IP15_29_27,
  5450. GP_7_3_FN, FN_IP15_26_24,
  5451. GP_7_2_FN, FN_IP15_23_21,
  5452. GP_7_1_FN, FN_IP15_20_18,
  5453. GP_7_0_FN, FN_IP15_17_15 }
  5454. },
  5455. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  5456. 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
  5457. 1, 1, 1, 1, 1, 1, 1, 1) {
  5458. /* IP0_31 [1] */
  5459. 0, 0,
  5460. /* IP0_30_29 [2] */
  5461. FN_A6, FN_MSIOF1_SCK,
  5462. 0, 0,
  5463. /* IP0_28_27 [2] */
  5464. FN_A5, FN_MSIOF0_RXD_B,
  5465. 0, 0,
  5466. /* IP0_26_25 [2] */
  5467. FN_A4, FN_MSIOF0_TXD_B,
  5468. 0, 0,
  5469. /* IP0_24_23 [2] */
  5470. FN_A3, FN_MSIOF0_SS2_B,
  5471. 0, 0,
  5472. /* IP0_22_21 [2] */
  5473. FN_A2, FN_MSIOF0_SS1_B,
  5474. 0, 0,
  5475. /* IP0_20_19 [2] */
  5476. FN_A1, FN_MSIOF0_SYNC_B,
  5477. 0, 0,
  5478. /* IP0_18_16 [3] */
  5479. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
  5480. 0, 0, 0,
  5481. /* IP0_15 [1] */
  5482. FN_D15, 0,
  5483. /* IP0_14 [1] */
  5484. FN_D14, 0,
  5485. /* IP0_13 [1] */
  5486. FN_D13, 0,
  5487. /* IP0_12 [1] */
  5488. FN_D12, 0,
  5489. /* IP0_11 [1] */
  5490. FN_D11, 0,
  5491. /* IP0_10 [1] */
  5492. FN_D10, 0,
  5493. /* IP0_9 [1] */
  5494. FN_D9, 0,
  5495. /* IP0_8 [1] */
  5496. FN_D8, 0,
  5497. /* IP0_7 [1] */
  5498. FN_D7, 0,
  5499. /* IP0_6 [1] */
  5500. FN_D6, 0,
  5501. /* IP0_5 [1] */
  5502. FN_D5, 0,
  5503. /* IP0_4 [1] */
  5504. FN_D4, 0,
  5505. /* IP0_3 [1] */
  5506. FN_D3, 0,
  5507. /* IP0_2 [1] */
  5508. FN_D2, 0,
  5509. /* IP0_1 [1] */
  5510. FN_D1, 0,
  5511. /* IP0_0 [1] */
  5512. FN_D0, 0, }
  5513. },
  5514. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  5515. 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  5516. /* IP1_31_29 [3] */
  5517. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
  5518. 0, 0, 0,
  5519. /* IP1_28_26 [3] */
  5520. FN_A17, FN_DACK2_B, 0, FN_I2C0_SDA_C,
  5521. 0, 0, 0, 0,
  5522. /* IP1_25_23 [3] */
  5523. FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
  5524. 0, 0, 0,
  5525. /* IP1_22_20 [3] */
  5526. FN_A15, FN_BPFCLK_C,
  5527. 0, 0, 0, 0, 0, 0,
  5528. /* IP1_19_17 [3] */
  5529. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  5530. 0, 0, 0,
  5531. /* IP1_16_14 [3] */
  5532. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  5533. 0, 0, 0, 0,
  5534. /* IP1_13_11 [3] */
  5535. FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
  5536. 0, 0, 0, 0,
  5537. /* IP1_10_8 [3] */
  5538. FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
  5539. 0, 0, 0, 0,
  5540. /* IP1_7_6 [2] */
  5541. FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
  5542. /* IP1_5_4 [2] */
  5543. FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA, 0,
  5544. /* IP1_3_2 [2] */
  5545. FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL, 0,
  5546. /* IP1_1_0 [2] */
  5547. FN_A7, FN_MSIOF1_SYNC,
  5548. 0, 0, }
  5549. },
  5550. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  5551. 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
  5552. /* IP2_31_30 [2] */
  5553. 0, 0, 0, 0,
  5554. /* IP2_29_27 [3] */
  5555. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
  5556. FN_ATAG0_N, 0, FN_EX_WAIT1,
  5557. 0, 0,
  5558. /* IP2_26_25 [2] */
  5559. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
  5560. /* IP2_24_23 [2] */
  5561. FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
  5562. /* IP2_22_21 [2] */
  5563. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA, 0,
  5564. /* IP2_20_19 [2] */
  5565. FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL, 0,
  5566. /* IP2_18_16 [3] */
  5567. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  5568. 0, 0,
  5569. /* IP2_15_13 [3] */
  5570. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  5571. 0, 0, 0,
  5572. /* IP2_12_10 [3] */
  5573. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  5574. 0, 0, 0,
  5575. /* IP2_9_7 [3] */
  5576. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  5577. 0, 0, 0,
  5578. /* IP2_6_5 [2] */
  5579. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
  5580. /* IP2_4_3 [2] */
  5581. FN_A20, FN_SPCLK, 0, 0,
  5582. /* IP2_2_0 [3] */
  5583. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
  5584. FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
  5585. },
  5586. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  5587. 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
  5588. /* IP3_31 [1] */
  5589. 0, 0,
  5590. /* IP3_30_28 [3] */
  5591. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
  5592. FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  5593. 0, 0, 0,
  5594. /* IP3_27_25 [3] */
  5595. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
  5596. FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  5597. 0, 0, 0,
  5598. /* IP3_24_22 [3] */
  5599. FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  5600. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  5601. /* IP3_21_20 [2] */
  5602. FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
  5603. /* IP3_19_18 [2] */
  5604. FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
  5605. /* IP3_17_16 [2] */
  5606. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
  5607. /* IP3_15_14 [2] */
  5608. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  5609. /* IP3_13_12 [2] */
  5610. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
  5611. /* IP3_11_9 [3] */
  5612. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  5613. 0, 0, 0,
  5614. /* IP3_8_6 [3] */
  5615. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  5616. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
  5617. /* IP3_5_3 [3] */
  5618. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  5619. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
  5620. /* IP3_2_0 [3] */
  5621. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
  5622. 0, 0, 0, }
  5623. },
  5624. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  5625. 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
  5626. /* IP4_31 [1] */
  5627. 0, 0,
  5628. /* IP4_30_28 [3] */
  5629. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  5630. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  5631. 0, 0,
  5632. /* IP4_27_26 [2] */
  5633. FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
  5634. /* IP4_25_24 [2] */
  5635. FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
  5636. /* IP4_23_22 [2] */
  5637. FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
  5638. /* IP4_21 [1] */
  5639. FN_SSI_SDATA3, 0,
  5640. /* IP4_20 [1] */
  5641. FN_SSI_WS34, 0,
  5642. /* IP4_19 [1] */
  5643. FN_SSI_SCK34, 0,
  5644. /* IP4_18_16 [3] */
  5645. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  5646. 0, 0, 0, 0,
  5647. /* IP4_15_13 [3] */
  5648. FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
  5649. FN_GLO_Q1_D, FN_HCTS1_N_E,
  5650. 0, 0,
  5651. /* IP4_12_10 [3] */
  5652. FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  5653. 0, 0, 0,
  5654. /* IP4_9_8 [2] */
  5655. FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
  5656. /* IP4_7_5 [3] */
  5657. FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C,
  5658. FN_GLO_I1_D, 0, 0, 0,
  5659. /* IP4_4_2 [3] */
  5660. FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B,
  5661. FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
  5662. 0, 0, 0,
  5663. /* IP4_1_0 [2] */
  5664. FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C, }
  5665. },
  5666. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  5667. 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
  5668. /* IP5_31_29 [3] */
  5669. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  5670. 0, 0, 0, 0, 0,
  5671. /* IP5_28_26 [3] */
  5672. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  5673. 0, 0, 0, 0,
  5674. /* IP5_25_24 [2] */
  5675. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
  5676. /* IP5_23_22 [2] */
  5677. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
  5678. /* IP5_21_20 [2] */
  5679. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
  5680. /* IP5_19_17 [3] */
  5681. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  5682. 0, 0, 0, 0,
  5683. /* IP5_16_15 [2] */
  5684. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
  5685. /* IP5_14_12 [3] */
  5686. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  5687. 0, 0, 0, 0,
  5688. /* IP5_11_9 [3] */
  5689. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  5690. 0, 0, 0, 0,
  5691. /* IP5_8_6 [3] */
  5692. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  5693. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  5694. 0, 0,
  5695. /* IP5_5_3 [3] */
  5696. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  5697. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  5698. 0, 0,
  5699. /* IP5_2_0 [3] */
  5700. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  5701. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  5702. 0, 0, }
  5703. },
  5704. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  5705. 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
  5706. /* IP6_31_30 [2] */
  5707. 0, 0, 0, 0,
  5708. /* IP6_29_27 [3] */
  5709. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
  5710. FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  5711. 0, 0, 0,
  5712. /* IP6_26_24 [3] */
  5713. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
  5714. FN_GPS_CLK_C, FN_GPS_CLK_D,
  5715. 0, 0, 0,
  5716. /* IP6_23_21 [3] */
  5717. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
  5718. FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
  5719. 0, 0, 0,
  5720. /* IP6_20_19 [2] */
  5721. FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
  5722. /* IP6_18_16 [3] */
  5723. FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
  5724. FN_INTC_IRQ4_N, 0, 0, 0,
  5725. /* IP6_15_14 [2] */
  5726. FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  5727. /* IP6_13_12 [2] */
  5728. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
  5729. /* IP6_11_10 [2] */
  5730. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
  5731. /* IP6_9_8 [2] */
  5732. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
  5733. /* IP6_7_6 [2] */
  5734. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  5735. /* IP6_5_3 [3] */
  5736. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  5737. FN_SCIFA2_RXD, FN_FMIN_E,
  5738. 0, 0,
  5739. /* IP6_2_0 [3] */
  5740. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  5741. FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
  5742. 0, 0, }
  5743. },
  5744. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  5745. 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
  5746. /* IP7_31_30 [2] */
  5747. 0, 0, 0, 0,
  5748. /* IP7_29_27 [3] */
  5749. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  5750. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  5751. 0, 0,
  5752. /* IP7_26_24 [3] */
  5753. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  5754. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  5755. 0, 0,
  5756. /* IP7_23_21 [3] */
  5757. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  5758. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  5759. 0, 0,
  5760. /* IP7_20_19 [2] */
  5761. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
  5762. /* IP7_18_17 [2] */
  5763. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
  5764. /* IP7_16_15 [2] */
  5765. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
  5766. /* IP7_14_13 [2] */
  5767. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
  5768. /* IP7_12_11 [2] */
  5769. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
  5770. /* IP7_10_9 [2] */
  5771. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
  5772. /* IP7_8_6 [3] */
  5773. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  5774. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  5775. 0, 0,
  5776. /* IP7_5_3 [3] */
  5777. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  5778. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  5779. 0, 0,
  5780. /* IP7_2_0 [3] */
  5781. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  5782. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  5783. 0, 0, }
  5784. },
  5785. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  5786. 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  5787. /* IP8_31 [1] */
  5788. 0, 0,
  5789. /* IP8_30_28 [3] */
  5790. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  5791. 0, 0, 0,
  5792. /* IP8_27_26 [2] */
  5793. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  5794. /* IP8_25_24 [2] */
  5795. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
  5796. /* IP8_23_21 [3] */
  5797. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  5798. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  5799. 0, 0,
  5800. /* IP8_20_18 [3] */
  5801. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  5802. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  5803. 0, 0,
  5804. /* IP8_17_15 [3] */
  5805. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  5806. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  5807. 0, 0,
  5808. /* IP8_14_12 [3] */
  5809. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
  5810. FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  5811. 0, 0, 0,
  5812. /* IP8_11_9 [3] */
  5813. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  5814. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  5815. 0, 0, 0,
  5816. /* IP8_8_6 [3] */
  5817. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  5818. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  5819. 0, 0,
  5820. /* IP8_5_3 [3] */
  5821. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  5822. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  5823. 0, 0,
  5824. /* IP8_2_0 [3] */
  5825. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
  5826. 0, 0, 0, }
  5827. },
  5828. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  5829. 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
  5830. /* IP9_31_29 [3] */
  5831. FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
  5832. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
  5833. /* IP9_28_27 [2] */
  5834. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
  5835. /* IP9_26_25 [2] */
  5836. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  5837. /* IP9_24_23 [2] */
  5838. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  5839. /* IP9_22_21 [2] */
  5840. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  5841. /* IP9_20_19 [2] */
  5842. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  5843. /* IP9_18_17 [2] */
  5844. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
  5845. /* IP9_16 [1] */
  5846. FN_DU1_DISP, FN_QPOLA,
  5847. /* IP9_15_13 [3] */
  5848. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  5849. FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
  5850. 0, 0, 0,
  5851. /* IP9_12 [1] */
  5852. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  5853. /* IP9_11 [1] */
  5854. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  5855. /* IP9_10_8 [3] */
  5856. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  5857. FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
  5858. 0, 0,
  5859. /* IP9_7 [1] */
  5860. FN_DU1_DOTCLKOUT0, FN_QCLK,
  5861. /* IP9_6 [1] */
  5862. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  5863. /* IP9_5_3 [3] */
  5864. FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C,
  5865. FN_SCIF3_SCK, FN_SCIFA3_SCK,
  5866. 0, 0, 0,
  5867. /* IP9_2_0 [3] */
  5868. FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
  5869. 0, 0, 0, }
  5870. },
  5871. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  5872. 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
  5873. /* IP10_31_29 [3] */
  5874. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
  5875. 0, 0, 0,
  5876. /* IP10_28_27 [2] */
  5877. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  5878. /* IP10_26_25 [2] */
  5879. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  5880. /* IP10_24_22 [3] */
  5881. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
  5882. 0, 0, 0,
  5883. /* IP10_21_19 [3] */
  5884. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  5885. FN_TS_SDATA0_C, FN_ATACS11_N,
  5886. 0, 0, 0,
  5887. /* IP10_18_17 [2] */
  5888. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
  5889. /* IP10_16_15 [2] */
  5890. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
  5891. /* IP10_14_12 [3] */
  5892. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  5893. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
  5894. /* IP10_11_9 [3] */
  5895. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  5896. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  5897. 0, 0,
  5898. /* IP10_8_6 [3] */
  5899. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
  5900. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
  5901. /* IP10_5_3 [3] */
  5902. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
  5903. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
  5904. /* IP10_2_0 [3] */
  5905. FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
  5906. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
  5907. },
  5908. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  5909. 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
  5910. 3, 3, 3, 3, 3) {
  5911. /* IP11_31_30 [2] */
  5912. FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C, 0,
  5913. /* IP11_29_28 [2] */
  5914. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C, 0,
  5915. /* IP11_27 [1] */
  5916. FN_VI1_DATA7, FN_AVB_MDC,
  5917. /* IP11_26 [1] */
  5918. FN_VI1_DATA6, FN_AVB_MAGIC,
  5919. /* IP11_25 [1] */
  5920. FN_VI1_DATA5, FN_AVB_RX_DV,
  5921. /* IP11_24 [1] */
  5922. FN_VI1_DATA4, FN_AVB_MDIO,
  5923. /* IP11_23 [1] */
  5924. FN_VI1_DATA3, FN_AVB_RX_ER,
  5925. /* IP11_22 [1] */
  5926. FN_VI1_DATA2, FN_AVB_RXD7,
  5927. /* IP11_21 [1] */
  5928. FN_VI1_DATA1, FN_AVB_RXD6,
  5929. /* IP11_20 [1] */
  5930. FN_VI1_DATA0, FN_AVB_RXD5,
  5931. /* IP11_19 [1] */
  5932. FN_VI1_CLK, FN_AVB_RXD4,
  5933. /* IP11_18_17 [2] */
  5934. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
  5935. /* IP11_16_15 [2] */
  5936. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
  5937. /* IP11_14_12 [3] */
  5938. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
  5939. FN_RX4_B, FN_SCIFA4_RXD_B,
  5940. 0, 0, 0,
  5941. /* IP11_11_9 [3] */
  5942. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
  5943. FN_TX4_B, FN_SCIFA4_TXD_B,
  5944. 0, 0, 0,
  5945. /* IP11_8_6 [3] */
  5946. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  5947. FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
  5948. /* IP11_5_3 [3] */
  5949. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
  5950. 0, 0, 0,
  5951. /* IP11_2_0 [3] */
  5952. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C,
  5953. FN_I2C1_SDA_D, 0, 0, 0, }
  5954. },
  5955. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  5956. 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
  5957. /* IP12_31_30 [2] */
  5958. 0, 0, 0, 0,
  5959. /* IP12_29_27 [3] */
  5960. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  5961. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  5962. 0, 0, 0,
  5963. /* IP12_26_24 [3] */
  5964. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  5965. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  5966. 0, 0, 0,
  5967. /* IP12_23_22 [2] */
  5968. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
  5969. /* IP12_21_20 [2] */
  5970. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
  5971. /* IP12_19_18 [2] */
  5972. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
  5973. /* IP12_17_16 [2] */
  5974. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  5975. /* IP12_15_13 [3] */
  5976. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  5977. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  5978. 0, 0, 0,
  5979. /* IP12_12_10 [3] */
  5980. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  5981. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  5982. 0, 0, 0,
  5983. /* IP12_9_7 [3] */
  5984. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
  5985. FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
  5986. 0, 0, 0,
  5987. /* IP12_6_4 [3] */
  5988. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  5989. FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
  5990. 0, 0, 0,
  5991. /* IP12_3_2 [2] */
  5992. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
  5993. /* IP12_1_0 [2] */
  5994. FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL, }
  5995. },
  5996. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  5997. 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
  5998. 3, 2, 2, 3) {
  5999. /* IP13_31 [1] */
  6000. 0, 0,
  6001. /* IP13_30_28 [3] */
  6002. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
  6003. 0, 0, 0, 0,
  6004. /* IP13_27 [1] */
  6005. FN_SD1_DATA3, FN_IERX_B,
  6006. /* IP13_26 [1] */
  6007. FN_SD1_DATA2, FN_IECLK_B,
  6008. /* IP13_25 [1] */
  6009. FN_SD1_DATA1, FN_IETX_B,
  6010. /* IP13_24_23 [2] */
  6011. FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
  6012. /* IP13_22 [1] */
  6013. FN_SD1_CMD, FN_REMOCON_B,
  6014. /* IP13_21_19 [3] */
  6015. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  6016. FN_SCIFA5_RXD_B, FN_RX3_C,
  6017. 0, 0,
  6018. /* IP13_18_16 [3] */
  6019. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  6020. FN_SCIFA5_TXD_B, FN_TX3_C,
  6021. 0, 0,
  6022. /* IP13_15 [1] */
  6023. FN_SD0_DATA3, FN_SSL_B,
  6024. /* IP13_14 [1] */
  6025. FN_SD0_DATA2, FN_IO3_B,
  6026. /* IP13_13 [1] */
  6027. FN_SD0_DATA1, FN_IO2_B,
  6028. /* IP13_12 [1] */
  6029. FN_SD0_DATA0, FN_MISO_IO1_B,
  6030. /* IP13_11 [1] */
  6031. FN_SD0_CMD, FN_MOSI_IO0_B,
  6032. /* IP13_10 [1] */
  6033. FN_SD0_CLK, FN_SPCLK_B,
  6034. /* IP13_9_7 [3] */
  6035. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  6036. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  6037. 0, 0, 0,
  6038. /* IP13_6_5 [2] */
  6039. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  6040. /* IP13_4_3 [2] */
  6041. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  6042. /* IP13_2_0 [3] */
  6043. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  6044. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  6045. 0, 0, 0, }
  6046. },
  6047. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  6048. 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
  6049. /* IP14_31_29 [3] */
  6050. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  6051. FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B, 0,
  6052. /* IP14_28_26 [3] */
  6053. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  6054. FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B, 0,
  6055. /* IP14_25_23 [3] */
  6056. FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  6057. 0, 0, 0,
  6058. /* IP14_22_20 [3] */
  6059. FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
  6060. 0, 0, 0,
  6061. /* IP14_19_17 [3] */
  6062. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
  6063. FN_VI1_CLKENB_C, FN_VI1_G1_B,
  6064. 0, 0,
  6065. /* IP14_16_14 [3] */
  6066. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
  6067. FN_VI1_CLK_C, FN_VI1_G0_B,
  6068. 0, 0,
  6069. /* IP14_13_11 [3] */
  6070. FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  6071. 0, 0, 0,
  6072. /* IP14_10_8 [3] */
  6073. FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  6074. 0, 0, 0,
  6075. /* IP14_7 [1] */
  6076. FN_SD2_DATA3, FN_MMC_D3,
  6077. /* IP14_6 [1] */
  6078. FN_SD2_DATA2, FN_MMC_D2,
  6079. /* IP14_5 [1] */
  6080. FN_SD2_DATA1, FN_MMC_D1,
  6081. /* IP14_4 [1] */
  6082. FN_SD2_DATA0, FN_MMC_D0,
  6083. /* IP14_3 [1] */
  6084. FN_SD2_CMD, FN_MMC_CMD,
  6085. /* IP14_2 [1] */
  6086. FN_SD2_CLK, FN_MMC_CLK,
  6087. /* IP14_1_0 [2] */
  6088. FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C, 0, }
  6089. },
  6090. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  6091. 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
  6092. /* IP15_31_30 [2] */
  6093. 0, 0, 0, 0,
  6094. /* IP15_29_27 [3] */
  6095. FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
  6096. FN_CAN0_TX_B, FN_VI1_DATA5_C,
  6097. 0, 0,
  6098. /* IP15_26_24 [3] */
  6099. FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
  6100. FN_CAN0_RX_B, FN_VI1_DATA4_C,
  6101. 0, 0,
  6102. /* IP15_23_21 [3] */
  6103. FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
  6104. FN_TCLK2, FN_VI1_DATA3_C, 0,
  6105. /* IP15_20_18 [3] */
  6106. FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
  6107. 0, 0, 0,
  6108. /* IP15_17_15 [3] */
  6109. FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
  6110. FN_TCLK1, FN_VI1_DATA1_C,
  6111. 0, 0,
  6112. /* IP15_14_12 [3] */
  6113. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  6114. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  6115. 0, 0,
  6116. /* IP15_11_9 [3] */
  6117. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  6118. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  6119. 0, 0,
  6120. /* IP15_8_6 [3] */
  6121. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  6122. FN_PWM5_B, FN_SCIFA3_TXD_C,
  6123. 0, 0, 0,
  6124. /* IP15_5_4 [2] */
  6125. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
  6126. /* IP15_3_2 [2] */
  6127. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
  6128. /* IP15_1_0 [2] */
  6129. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
  6130. },
  6131. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  6132. 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
  6133. /* IP16_31_28 [4] */
  6134. 0, 0, 0, 0, 0, 0, 0, 0,
  6135. 0, 0, 0, 0, 0, 0, 0, 0,
  6136. /* IP16_27_24 [4] */
  6137. 0, 0, 0, 0, 0, 0, 0, 0,
  6138. 0, 0, 0, 0, 0, 0, 0, 0,
  6139. /* IP16_23_20 [4] */
  6140. 0, 0, 0, 0, 0, 0, 0, 0,
  6141. 0, 0, 0, 0, 0, 0, 0, 0,
  6142. /* IP16_19_16 [4] */
  6143. 0, 0, 0, 0, 0, 0, 0, 0,
  6144. 0, 0, 0, 0, 0, 0, 0, 0,
  6145. /* IP16_15_12 [4] */
  6146. 0, 0, 0, 0, 0, 0, 0, 0,
  6147. 0, 0, 0, 0, 0, 0, 0, 0,
  6148. /* IP16_11_10 [2] */
  6149. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  6150. /* IP16_9_8 [2] */
  6151. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  6152. /* IP16_7_6 [2] */
  6153. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
  6154. /* IP16_5_3 [3] */
  6155. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
  6156. FN_GLO_SS_C, FN_VI1_DATA7_C,
  6157. 0, 0, 0,
  6158. /* IP16_2_0 [3] */
  6159. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
  6160. FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  6161. 0, 0, 0, }
  6162. },
  6163. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  6164. 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
  6165. 3, 2, 2, 2, 1, 2, 2, 2) {
  6166. /* RESERVED [1] */
  6167. 0, 0,
  6168. /* SEL_SCIF1 [2] */
  6169. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  6170. /* SEL_SCIFB [2] */
  6171. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  6172. /* SEL_SCIFB2 [2] */
  6173. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
  6174. FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  6175. /* SEL_SCIFB1 [3] */
  6176. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
  6177. FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  6178. 0, 0, 0, 0,
  6179. /* SEL_SCIFA1 [2] */
  6180. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
  6181. /* SEL_SSI9 [1] */
  6182. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  6183. /* SEL_SCFA [1] */
  6184. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  6185. /* SEL_QSP [1] */
  6186. FN_SEL_QSP_0, FN_SEL_QSP_1,
  6187. /* SEL_SSI7 [1] */
  6188. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  6189. /* SEL_HSCIF1 [3] */
  6190. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
  6191. FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
  6192. 0, 0, 0,
  6193. /* RESERVED [2] */
  6194. 0, 0, 0, 0,
  6195. /* SEL_VI1 [2] */
  6196. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
  6197. /* RESERVED [2] */
  6198. 0, 0, 0, 0,
  6199. /* SEL_TMU [1] */
  6200. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  6201. /* SEL_LBS [2] */
  6202. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  6203. /* SEL_TSIF0 [2] */
  6204. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  6205. /* SEL_SOF0 [2] */
  6206. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
  6207. },
  6208. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  6209. 3, 1, 1, 3, 2, 1, 1, 2, 2,
  6210. 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
  6211. /* SEL_SCIF0 [3] */
  6212. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
  6213. FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
  6214. 0, 0, 0,
  6215. /* RESERVED [1] */
  6216. 0, 0,
  6217. /* SEL_SCIF [1] */
  6218. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  6219. /* SEL_CAN0 [3] */
  6220. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  6221. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  6222. 0, 0,
  6223. /* SEL_CAN1 [2] */
  6224. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  6225. /* RESERVED [1] */
  6226. 0, 0,
  6227. /* SEL_SCIFA2 [1] */
  6228. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  6229. /* SEL_SCIF4 [2] */
  6230. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
  6231. /* RESERVED [2] */
  6232. 0, 0, 0, 0,
  6233. /* SEL_ADG [1] */
  6234. FN_SEL_ADG_0, FN_SEL_ADG_1,
  6235. /* SEL_FM [3] */
  6236. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
  6237. FN_SEL_FM_3, FN_SEL_FM_4,
  6238. 0, 0, 0,
  6239. /* SEL_SCIFA5 [2] */
  6240. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
  6241. /* RESERVED [1] */
  6242. 0, 0,
  6243. /* SEL_GPS [2] */
  6244. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  6245. /* SEL_SCIFA4 [2] */
  6246. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
  6247. /* SEL_SCIFA3 [2] */
  6248. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
  6249. /* SEL_SIM [1] */
  6250. FN_SEL_SIM_0, FN_SEL_SIM_1,
  6251. /* RESERVED [1] */
  6252. 0, 0,
  6253. /* SEL_SSI8 [1] */
  6254. FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
  6255. },
  6256. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  6257. 2, 2, 2, 2, 2, 2, 2, 2,
  6258. 1, 1, 2, 2, 3, 2, 2, 2, 1) {
  6259. /* SEL_HSCIF2 [2] */
  6260. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
  6261. FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  6262. /* SEL_CANCLK [2] */
  6263. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  6264. FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  6265. /* SEL_IIC1 [2] */
  6266. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
  6267. /* SEL_IIC0 [2] */
  6268. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
  6269. /* SEL_I2C4 [2] */
  6270. FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2, 0,
  6271. /* SEL_I2C3 [2] */
  6272. FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
  6273. /* SEL_SCIF3 [2] */
  6274. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  6275. /* SEL_IEB [2] */
  6276. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  6277. /* SEL_MMC [1] */
  6278. FN_SEL_MMC_0, FN_SEL_MMC_1,
  6279. /* SEL_SCIF5 [1] */
  6280. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  6281. /* RESERVED [2] */
  6282. 0, 0, 0, 0,
  6283. /* SEL_I2C2 [2] */
  6284. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  6285. /* SEL_I2C1 [3] */
  6286. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  6287. FN_SEL_I2C1_4,
  6288. 0, 0, 0,
  6289. /* SEL_I2C0 [2] */
  6290. FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2, 0,
  6291. /* RESERVED [2] */
  6292. 0, 0, 0, 0,
  6293. /* RESERVED [2] */
  6294. 0, 0, 0, 0,
  6295. /* RESERVED [1] */
  6296. 0, 0, }
  6297. },
  6298. { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
  6299. 3, 2, 2, 1, 1, 1, 1, 3, 2,
  6300. 2, 3, 1, 1, 1, 2, 2, 2, 2) {
  6301. /* SEL_SOF1 [3] */
  6302. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  6303. FN_SEL_SOF1_4,
  6304. 0, 0, 0,
  6305. /* SEL_HSCIF0 [2] */
  6306. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
  6307. /* SEL_DIS [2] */
  6308. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
  6309. /* RESERVED [1] */
  6310. 0, 0,
  6311. /* SEL_RAD [1] */
  6312. FN_SEL_RAD_0, FN_SEL_RAD_1,
  6313. /* SEL_RCN [1] */
  6314. FN_SEL_RCN_0, FN_SEL_RCN_1,
  6315. /* SEL_RSP [1] */
  6316. FN_SEL_RSP_0, FN_SEL_RSP_1,
  6317. /* SEL_SCIF2 [3] */
  6318. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  6319. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  6320. 0, 0, 0,
  6321. /* RESERVED [2] */
  6322. 0, 0, 0, 0,
  6323. /* RESERVED [2] */
  6324. 0, 0, 0, 0,
  6325. /* SEL_SOF2 [3] */
  6326. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
  6327. FN_SEL_SOF2_3, FN_SEL_SOF2_4,
  6328. 0, 0, 0,
  6329. /* RESERVED [1] */
  6330. 0, 0,
  6331. /* SEL_SSI1 [1] */
  6332. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  6333. /* SEL_SSI0 [1] */
  6334. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  6335. /* SEL_SSP [2] */
  6336. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
  6337. /* RESERVED [2] */
  6338. 0, 0, 0, 0,
  6339. /* RESERVED [2] */
  6340. 0, 0, 0, 0,
  6341. /* RESERVED [2] */
  6342. 0, 0, 0, 0, }
  6343. },
  6344. { },
  6345. };
  6346. static int r8a7791_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  6347. {
  6348. if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
  6349. return -EINVAL;
  6350. *pocctrl = 0xe606008c;
  6351. return 31 - (pin & 0x1f);
  6352. }
  6353. static const struct sh_pfc_soc_operations r8a7791_pinmux_ops = {
  6354. .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
  6355. };
  6356. #ifdef CONFIG_PINCTRL_PFC_R8A7743
  6357. const struct sh_pfc_soc_info r8a7743_pinmux_info = {
  6358. .name = "r8a77430_pfc",
  6359. .ops = &r8a7791_pinmux_ops,
  6360. .unlock_reg = 0xe6060000, /* PMMR */
  6361. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  6362. .pins = pinmux_pins,
  6363. .nr_pins = ARRAY_SIZE(pinmux_pins),
  6364. .groups = pinmux_groups.common,
  6365. .nr_groups = ARRAY_SIZE(pinmux_groups.common),
  6366. .functions = pinmux_functions.common,
  6367. .nr_functions = ARRAY_SIZE(pinmux_functions.common),
  6368. .cfg_regs = pinmux_config_regs,
  6369. .pinmux_data = pinmux_data,
  6370. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6371. };
  6372. #endif
  6373. #ifdef CONFIG_PINCTRL_PFC_R8A7791
  6374. const struct sh_pfc_soc_info r8a7791_pinmux_info = {
  6375. .name = "r8a77910_pfc",
  6376. .ops = &r8a7791_pinmux_ops,
  6377. .unlock_reg = 0xe6060000, /* PMMR */
  6378. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  6379. .pins = pinmux_pins,
  6380. .nr_pins = ARRAY_SIZE(pinmux_pins),
  6381. .groups = pinmux_groups.common,
  6382. .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
  6383. ARRAY_SIZE(pinmux_groups.r8a779x),
  6384. .functions = pinmux_functions.common,
  6385. .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
  6386. ARRAY_SIZE(pinmux_functions.r8a779x),
  6387. .cfg_regs = pinmux_config_regs,
  6388. .pinmux_data = pinmux_data,
  6389. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6390. };
  6391. #endif
  6392. #ifdef CONFIG_PINCTRL_PFC_R8A7793
  6393. const struct sh_pfc_soc_info r8a7793_pinmux_info = {
  6394. .name = "r8a77930_pfc",
  6395. .ops = &r8a7791_pinmux_ops,
  6396. .unlock_reg = 0xe6060000, /* PMMR */
  6397. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  6398. .pins = pinmux_pins,
  6399. .nr_pins = ARRAY_SIZE(pinmux_pins),
  6400. .groups = pinmux_groups.common,
  6401. .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
  6402. ARRAY_SIZE(pinmux_groups.r8a779x),
  6403. .functions = pinmux_functions.common,
  6404. .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
  6405. ARRAY_SIZE(pinmux_functions.r8a779x),
  6406. .cfg_regs = pinmux_config_regs,
  6407. .pinmux_data = pinmux_data,
  6408. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6409. };
  6410. #endif