pfc-r8a77990.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77990 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2018 Renesas Electronics Corp.
  6. *
  7. * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
  8. *
  9. * R8A7796 processor support - PFC hardware block.
  10. *
  11. * Copyright (C) 2016-2017 Renesas Electronics Corp.
  12. */
  13. #include <linux/kernel.h>
  14. #include "core.h"
  15. #include "sh_pfc.h"
  16. #define CFG_FLAGS (SH_PFC_PIN_CFG_PULL_UP | \
  17. SH_PFC_PIN_CFG_PULL_DOWN)
  18. #define CPU_ALL_PORT(fn, sfx) \
  19. PORT_GP_CFG_18(0, fn, sfx, CFG_FLAGS), \
  20. PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS), \
  21. PORT_GP_CFG_26(2, fn, sfx, CFG_FLAGS), \
  22. PORT_GP_CFG_16(3, fn, sfx, CFG_FLAGS), \
  23. PORT_GP_CFG_11(4, fn, sfx, CFG_FLAGS), \
  24. PORT_GP_CFG_20(5, fn, sfx, CFG_FLAGS), \
  25. PORT_GP_CFG_18(6, fn, sfx, CFG_FLAGS)
  26. /*
  27. * F_() : just information
  28. * FM() : macro for FN_xxx / xxx_MARK
  29. */
  30. /* GPSR0 */
  31. #define GPSR0_17 F_(SDA4, IP7_27_24)
  32. #define GPSR0_16 F_(SCL4, IP7_23_20)
  33. #define GPSR0_15 F_(D15, IP7_19_16)
  34. #define GPSR0_14 F_(D14, IP7_15_12)
  35. #define GPSR0_13 F_(D13, IP7_11_8)
  36. #define GPSR0_12 F_(D12, IP7_7_4)
  37. #define GPSR0_11 F_(D11, IP7_3_0)
  38. #define GPSR0_10 F_(D10, IP6_31_28)
  39. #define GPSR0_9 F_(D9, IP6_27_24)
  40. #define GPSR0_8 F_(D8, IP6_23_20)
  41. #define GPSR0_7 F_(D7, IP6_19_16)
  42. #define GPSR0_6 F_(D6, IP6_15_12)
  43. #define GPSR0_5 F_(D5, IP6_11_8)
  44. #define GPSR0_4 F_(D4, IP6_7_4)
  45. #define GPSR0_3 F_(D3, IP6_3_0)
  46. #define GPSR0_2 F_(D2, IP5_31_28)
  47. #define GPSR0_1 F_(D1, IP5_27_24)
  48. #define GPSR0_0 F_(D0, IP5_23_20)
  49. /* GPSR1 */
  50. #define GPSR1_22 F_(WE0_N, IP5_19_16)
  51. #define GPSR1_21 F_(CS0_N, IP5_15_12)
  52. #define GPSR1_20 FM(CLKOUT)
  53. #define GPSR1_19 F_(A19, IP5_11_8)
  54. #define GPSR1_18 F_(A18, IP5_7_4)
  55. #define GPSR1_17 F_(A17, IP5_3_0)
  56. #define GPSR1_16 F_(A16, IP4_31_28)
  57. #define GPSR1_15 F_(A15, IP4_27_24)
  58. #define GPSR1_14 F_(A14, IP4_23_20)
  59. #define GPSR1_13 F_(A13, IP4_19_16)
  60. #define GPSR1_12 F_(A12, IP4_15_12)
  61. #define GPSR1_11 F_(A11, IP4_11_8)
  62. #define GPSR1_10 F_(A10, IP4_7_4)
  63. #define GPSR1_9 F_(A9, IP4_3_0)
  64. #define GPSR1_8 F_(A8, IP3_31_28)
  65. #define GPSR1_7 F_(A7, IP3_27_24)
  66. #define GPSR1_6 F_(A6, IP3_23_20)
  67. #define GPSR1_5 F_(A5, IP3_19_16)
  68. #define GPSR1_4 F_(A4, IP3_15_12)
  69. #define GPSR1_3 F_(A3, IP3_11_8)
  70. #define GPSR1_2 F_(A2, IP3_7_4)
  71. #define GPSR1_1 F_(A1, IP3_3_0)
  72. #define GPSR1_0 F_(A0, IP2_31_28)
  73. /* GPSR2 */
  74. #define GPSR2_25 F_(EX_WAIT0, IP2_27_24)
  75. #define GPSR2_24 F_(RD_WR_N, IP2_23_20)
  76. #define GPSR2_23 F_(RD_N, IP2_19_16)
  77. #define GPSR2_22 F_(BS_N, IP2_15_12)
  78. #define GPSR2_21 FM(AVB_PHY_INT)
  79. #define GPSR2_20 F_(AVB_TXCREFCLK, IP2_3_0)
  80. #define GPSR2_19 FM(AVB_RD3)
  81. #define GPSR2_18 F_(AVB_RD2, IP1_31_28)
  82. #define GPSR2_17 F_(AVB_RD1, IP1_27_24)
  83. #define GPSR2_16 F_(AVB_RD0, IP1_23_20)
  84. #define GPSR2_15 FM(AVB_RXC)
  85. #define GPSR2_14 FM(AVB_RX_CTL)
  86. #define GPSR2_13 F_(RPC_RESET_N, IP1_19_16)
  87. #define GPSR2_12 F_(RPC_INT_N, IP1_15_12)
  88. #define GPSR2_11 F_(QSPI1_SSL, IP1_11_8)
  89. #define GPSR2_10 F_(QSPI1_IO3, IP1_7_4)
  90. #define GPSR2_9 F_(QSPI1_IO2, IP1_3_0)
  91. #define GPSR2_8 F_(QSPI1_MISO_IO1, IP0_31_28)
  92. #define GPSR2_7 F_(QSPI1_MOSI_IO0, IP0_27_24)
  93. #define GPSR2_6 F_(QSPI1_SPCLK, IP0_23_20)
  94. #define GPSR2_5 FM(QSPI0_SSL)
  95. #define GPSR2_4 F_(QSPI0_IO3, IP0_19_16)
  96. #define GPSR2_3 F_(QSPI0_IO2, IP0_15_12)
  97. #define GPSR2_2 F_(QSPI0_MISO_IO1, IP0_11_8)
  98. #define GPSR2_1 F_(QSPI0_MOSI_IO0, IP0_7_4)
  99. #define GPSR2_0 F_(QSPI0_SPCLK, IP0_3_0)
  100. /* GPSR3 */
  101. #define GPSR3_15 F_(SD1_WP, IP11_7_4)
  102. #define GPSR3_14 F_(SD1_CD, IP11_3_0)
  103. #define GPSR3_13 F_(SD0_WP, IP10_31_28)
  104. #define GPSR3_12 F_(SD0_CD, IP10_27_24)
  105. #define GPSR3_11 F_(SD1_DAT3, IP9_11_8)
  106. #define GPSR3_10 F_(SD1_DAT2, IP9_7_4)
  107. #define GPSR3_9 F_(SD1_DAT1, IP9_3_0)
  108. #define GPSR3_8 F_(SD1_DAT0, IP8_31_28)
  109. #define GPSR3_7 F_(SD1_CMD, IP8_27_24)
  110. #define GPSR3_6 F_(SD1_CLK, IP8_23_20)
  111. #define GPSR3_5 F_(SD0_DAT3, IP8_19_16)
  112. #define GPSR3_4 F_(SD0_DAT2, IP8_15_12)
  113. #define GPSR3_3 F_(SD0_DAT1, IP8_11_8)
  114. #define GPSR3_2 F_(SD0_DAT0, IP8_7_4)
  115. #define GPSR3_1 F_(SD0_CMD, IP8_3_0)
  116. #define GPSR3_0 F_(SD0_CLK, IP7_31_28)
  117. /* GPSR4 */
  118. #define GPSR4_10 F_(SD3_DS, IP10_23_20)
  119. #define GPSR4_9 F_(SD3_DAT7, IP10_19_16)
  120. #define GPSR4_8 F_(SD3_DAT6, IP10_15_12)
  121. #define GPSR4_7 F_(SD3_DAT5, IP10_11_8)
  122. #define GPSR4_6 F_(SD3_DAT4, IP10_7_4)
  123. #define GPSR4_5 F_(SD3_DAT3, IP10_3_0)
  124. #define GPSR4_4 F_(SD3_DAT2, IP9_31_28)
  125. #define GPSR4_3 F_(SD3_DAT1, IP9_27_24)
  126. #define GPSR4_2 F_(SD3_DAT0, IP9_23_20)
  127. #define GPSR4_1 F_(SD3_CMD, IP9_19_16)
  128. #define GPSR4_0 F_(SD3_CLK, IP9_15_12)
  129. /* GPSR5 */
  130. #define GPSR5_19 F_(MLB_DAT, IP13_23_20)
  131. #define GPSR5_18 F_(MLB_SIG, IP13_19_16)
  132. #define GPSR5_17 F_(MLB_CLK, IP13_15_12)
  133. #define GPSR5_16 F_(SSI_SDATA9, IP13_11_8)
  134. #define GPSR5_15 F_(MSIOF0_SS2, IP13_7_4)
  135. #define GPSR5_14 F_(MSIOF0_SS1, IP13_3_0)
  136. #define GPSR5_13 F_(MSIOF0_SYNC, IP12_31_28)
  137. #define GPSR5_12 F_(MSIOF0_TXD, IP12_27_24)
  138. #define GPSR5_11 F_(MSIOF0_RXD, IP12_23_20)
  139. #define GPSR5_10 F_(MSIOF0_SCK, IP12_19_16)
  140. #define GPSR5_9 F_(RX2_A, IP12_15_12)
  141. #define GPSR5_8 F_(TX2_A, IP12_11_8)
  142. #define GPSR5_7 F_(SCK2_A, IP12_7_4)
  143. #define GPSR5_6 F_(TX1, IP12_3_0)
  144. #define GPSR5_5 F_(RX1, IP11_31_28)
  145. #define GPSR5_4 F_(RTS0_N_TANS_A, IP11_23_20)
  146. #define GPSR5_3 F_(CTS0_N_A, IP11_19_16)
  147. #define GPSR5_2 F_(TX0_A, IP11_15_12)
  148. #define GPSR5_1 F_(RX0_A, IP11_11_8)
  149. #define GPSR5_0 F_(SCK0_A, IP11_27_24)
  150. /* GPSR6 */
  151. #define GPSR6_17 F_(USB30_PWEN, IP15_27_24)
  152. #define GPSR6_16 F_(SSI_SDATA6, IP15_19_16)
  153. #define GPSR6_15 F_(SSI_WS6, IP15_15_12)
  154. #define GPSR6_14 F_(SSI_SCK6, IP15_11_8)
  155. #define GPSR6_13 F_(SSI_SDATA5, IP15_7_4)
  156. #define GPSR6_12 F_(SSI_WS5, IP15_3_0)
  157. #define GPSR6_11 F_(SSI_SCK5, IP14_31_28)
  158. #define GPSR6_10 F_(SSI_SDATA4, IP14_27_24)
  159. #define GPSR6_9 F_(USB30_OVC, IP15_31_28)
  160. #define GPSR6_8 F_(AUDIO_CLKA, IP15_23_20)
  161. #define GPSR6_7 F_(SSI_SDATA3, IP14_23_20)
  162. #define GPSR6_6 F_(SSI_WS349, IP14_19_16)
  163. #define GPSR6_5 F_(SSI_SCK349, IP14_15_12)
  164. #define GPSR6_4 F_(SSI_SDATA2, IP14_11_8)
  165. #define GPSR6_3 F_(SSI_SDATA1, IP14_7_4)
  166. #define GPSR6_2 F_(SSI_SDATA0, IP14_3_0)
  167. #define GPSR6_1 F_(SSI_WS01239, IP13_31_28)
  168. #define GPSR6_0 F_(SSI_SCK01239, IP13_27_24)
  169. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  170. #define IP0_3_0 FM(QSPI0_SPCLK) FM(HSCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  171. #define IP0_7_4 FM(QSPI0_MOSI_IO0) FM(HCTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  172. #define IP0_11_8 FM(QSPI0_MISO_IO1) FM(HRTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  173. #define IP0_15_12 FM(QSPI0_IO2) FM(HTX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  174. #define IP0_19_16 FM(QSPI0_IO3) FM(HRX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  175. #define IP0_23_20 FM(QSPI1_SPCLK) FM(RIF2_CLK_A) FM(HSCK4_B) FM(VI4_DATA0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  176. #define IP0_27_24 FM(QSPI1_MOSI_IO0) FM(RIF2_SYNC_A) FM(HTX4_B) FM(VI4_DATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  177. #define IP0_31_28 FM(QSPI1_MISO_IO1) FM(RIF2_D0_A) FM(HRX4_B) FM(VI4_DATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  178. #define IP1_3_0 FM(QSPI1_IO2) FM(RIF2_D1_A) FM(HTX3_C) FM(VI4_DATA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  179. #define IP1_7_4 FM(QSPI1_IO3) FM(RIF3_CLK_A) FM(HRX3_C) FM(VI4_DATA4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  180. #define IP1_11_8 FM(QSPI1_SSL) FM(RIF3_SYNC_A) FM(HSCK3_C) FM(VI4_DATA5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  181. #define IP1_15_12 FM(RPC_INT_N) FM(RIF3_D0_A) FM(HCTS3_N_C) FM(VI4_DATA6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  182. #define IP1_19_16 FM(RPC_RESET_N) FM(RIF3_D1_A) FM(HRTS3_N_C) FM(VI4_DATA7_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  183. #define IP1_23_20 FM(AVB_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  184. #define IP1_27_24 FM(AVB_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  185. #define IP1_31_28 FM(AVB_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  186. #define IP2_3_0 FM(AVB_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  187. #define IP2_7_4 FM(AVB_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  188. #define IP2_11_8 FM(AVB_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  189. #define IP2_15_12 FM(BS_N) FM(PWM0_A) FM(AVB_MAGIC) FM(VI4_CLK) F_(0, 0) FM(TX3_C) F_(0, 0) FM(VI5_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  190. #define IP2_19_16 FM(RD_N) FM(PWM1_A) FM(AVB_LINK) FM(VI4_FIELD) F_(0, 0) FM(RX3_C) FM(FSCLKST2_N_A) FM(VI5_DATA0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  191. #define IP2_23_20 FM(RD_WR_N) FM(SCL7_A) FM(AVB_AVTP_MATCH_A) FM(VI4_VSYNC_N) FM(TX5_B) FM(SCK3_C) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  192. #define IP2_27_24 FM(EX_WAIT0) FM(SDA7_A) FM(AVB_AVTP_CAPTURE_A) FM(VI4_HSYNC_N) FM(RX5_B) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  193. #define IP2_31_28 FM(A0) FM(IRQ0) FM(PWM2_A) FM(MSIOF3_SS1_B) FM(VI5_CLK_A) FM(DU_CDE) FM(HRX3_D) FM(IERX) FM(QSTB_QHE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  194. #define IP3_3_0 FM(A1) FM(IRQ1) FM(PWM3_A) FM(DU_DOTCLKIN1) FM(VI5_DATA0_A) FM(DU_DISP_CDE) FM(SDA6_B) FM(IETX) FM(QCPV_QDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  195. #define IP3_7_4 FM(A2) FM(IRQ2) FM(AVB_AVTP_PPS) FM(VI4_CLKENB) FM(VI5_DATA1_A) FM(DU_DISP) FM(SCL6_B) F_(0, 0) FM(QSTVB_QVE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  196. #define IP3_11_8 FM(A3) FM(CTS4_N_A) FM(PWM4_A) FM(VI4_DATA12) F_(0, 0) FM(DU_DOTCLKOUT0) FM(HTX3_D) FM(IECLK) FM(LCDOUT12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  197. #define IP3_15_12 FM(A4) FM(RTS4_N_TANS_A) FM(MSIOF3_SYNC_B) FM(VI4_DATA8) FM(PWM2_B) FM(DU_DG4) FM(RIF2_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  198. #define IP3_19_16 FM(A5) FM(SCK4_A) FM(MSIOF3_SCK_B) FM(VI4_DATA9) FM(PWM3_B) F_(0, 0) FM(RIF2_SYNC_B) F_(0, 0) FM(QPOLA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  199. #define IP3_23_20 FM(A6) FM(RX4_A) FM(MSIOF3_RXD_B) FM(VI4_DATA10) F_(0, 0) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  200. #define IP3_27_24 FM(A7) FM(TX4_A) FM(MSIOF3_TXD_B) FM(VI4_DATA11) F_(0, 0) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  201. #define IP3_31_28 FM(A8) FM(SDA6_A) FM(RX3_B) FM(HRX4_C) FM(VI5_HSYNC_N_A) FM(DU_HSYNC) FM(VI4_DATA0_B) F_(0, 0) FM(QSTH_QHS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  202. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  203. #define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0) F_(0, 0) FM(LCDOUT15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  204. #define IP4_7_4 FM(A10) FM(IRQ4) FM(MSIOF2_SYNC_B) FM(VI4_DATA13) FM(VI5_FIELD_A) FM(DU_DG5) FM(FSCLKST2_N_B) F_(0, 0) FM(LCDOUT13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  205. #define IP4_11_8 FM(A11) FM(SCL6_A) FM(TX3_B) FM(HTX4_C) F_(0, 0) FM(DU_VSYNC) FM(VI4_DATA1_B) F_(0, 0) FM(QSTVA_QVS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  206. #define IP4_15_12 FM(A12) FM(RX5_A) FM(MSIOF2_SS2_B) FM(VI4_DATA17) FM(VI5_DATA3_A) FM(DU_DG6) F_(0, 0) F_(0, 0) FM(LCDOUT14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  207. #define IP4_19_16 FM(A13) FM(SCK5_A) FM(MSIOF2_SCK_B) FM(VI4_DATA14) FM(HRX4_D) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(LCDOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  208. #define IP4_23_20 FM(A14) FM(MSIOF1_SS1) FM(MSIOF2_RXD_B) FM(VI4_DATA15) FM(HTX4_D) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(LCDOUT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  209. #define IP4_27_24 FM(A15) FM(MSIOF1_SS2) FM(MSIOF2_TXD_B) FM(VI4_DATA18) FM(VI5_DATA4_A) FM(DU_DB4) F_(0, 0) F_(0, 0) FM(LCDOUT4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  210. #define IP4_31_28 FM(A16) FM(MSIOF1_SYNC) FM(MSIOF2_SS1_B) FM(VI4_DATA19) FM(VI5_DATA5_A) FM(DU_DB5) F_(0, 0) F_(0, 0) FM(LCDOUT5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  211. #define IP5_3_0 FM(A17) FM(MSIOF1_RXD) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA6_A) FM(DU_DB6) F_(0, 0) F_(0, 0) FM(LCDOUT6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  212. #define IP5_7_4 FM(A18) FM(MSIOF1_TXD) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA7_A) FM(DU_DB0) F_(0, 0) FM(HRX4_E) FM(LCDOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  213. #define IP5_11_8 FM(A19) FM(MSIOF1_SCK) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA2_A) FM(DU_DB1) F_(0, 0) FM(HTX4_E) FM(LCDOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  214. #define IP5_15_12 FM(CS0_N) FM(SCL5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR0) FM(VI4_DATA2_B) F_(0, 0) FM(LCDOUT16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  215. #define IP5_19_16 FM(WE0_N) FM(SDA5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR1) FM(VI4_DATA3_B) F_(0, 0) FM(LCDOUT17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  216. #define IP5_23_20 FM(D0) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(CTS4_N_C) F_(0, 0) FM(LCDOUT18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  217. #define IP5_27_24 FM(D1) FM(MSIOF3_SYNC_A) FM(SCK3_A) FM(VI4_DATA23) FM(VI5_CLKENB_A) FM(DU_DB7) FM(RTS4_N_TANS_C) F_(0, 0) FM(LCDOUT7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  218. #define IP5_31_28 FM(D2) FM(MSIOF3_RXD_A) FM(RX5_C) F_(0, 0) FM(VI5_DATA14_A) FM(DU_DR3) FM(RX4_C) F_(0, 0) FM(LCDOUT19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  219. #define IP6_3_0 FM(D3) FM(MSIOF3_TXD_A) FM(TX5_C) F_(0, 0) FM(VI5_DATA15_A) FM(DU_DR4) FM(TX4_C) F_(0, 0) FM(LCDOUT20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  220. #define IP6_7_4 FM(D4) FM(CANFD1_TX) FM(HSCK3_B) FM(CAN1_TX) FM(RTS3_N_TANS_A) FM(MSIOF3_SS2_A) F_(0, 0) FM(VI5_DATA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  221. #define IP6_11_8 FM(D5) FM(RX3_A) FM(HRX3_B) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(VI4_DATA4_B) F_(0, 0) FM(LCDOUT21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  222. #define IP6_15_12 FM(D6) FM(TX3_A) FM(HTX3_B) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(VI4_DATA5_B) F_(0, 0) FM(LCDOUT22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  223. #define IP6_19_16 FM(D7) FM(CANFD1_RX) FM(IRQ5) FM(CAN1_RX) FM(CTS3_N_A) F_(0, 0) F_(0, 0) FM(VI5_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  224. #define IP6_23_20 FM(D8) FM(MSIOF2_SCK_A) FM(SCK4_B) F_(0, 0) FM(VI5_DATA12_A) FM(DU_DR7) FM(RIF3_CLK_B) FM(HCTS3_N_E) FM(LCDOUT23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  225. #define IP6_27_24 FM(D9) FM(MSIOF2_SYNC_A) F_(0, 0) F_(0, 0) FM(VI5_DATA10_A) FM(DU_DG0) FM(RIF3_SYNC_B) FM(HRX3_E) FM(LCDOUT8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  226. #define IP6_31_28 FM(D10) FM(MSIOF2_RXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA13_A) FM(DU_DG1) FM(RIF3_D0_B) FM(HTX3_E) FM(LCDOUT9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  227. #define IP7_3_0 FM(D11) FM(MSIOF2_TXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA11_A) FM(DU_DG2) FM(RIF3_D1_B) FM(HRTS3_N_E) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  228. #define IP7_7_4 FM(D12) FM(CANFD0_TX) FM(TX4_B) FM(CAN0_TX) FM(VI5_DATA8_A) F_(0, 0) F_(0, 0) FM(VI5_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  229. #define IP7_11_8 FM(D13) FM(CANFD0_RX) FM(RX4_B) FM(CAN0_RX) FM(VI5_DATA9_A) FM(SCL7_B) F_(0, 0) FM(VI5_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  230. #define IP7_15_12 FM(D14) FM(CAN_CLK) FM(HRX3_A) FM(MSIOF2_SS2_A) F_(0, 0) FM(SDA7_B) F_(0, 0) FM(VI5_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  231. #define IP7_19_16 FM(D15) FM(MSIOF2_SS1_A) FM(HTX3_A) FM(MSIOF3_SS1_A) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) FM(LCDOUT11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  232. #define IP7_23_20 FM(SCL4) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN0) FM(VI4_DATA6_B) FM(VI5_DATA6_B) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  233. #define IP7_27_24 FM(SDA4) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI4_DATA7_B) FM(VI5_DATA7_B) FM(QPOLB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  234. #define IP7_31_28 FM(SD0_CLK) FM(NFDATA8) FM(SCL1_C) FM(HSCK1_B) FM(SDA2_E) FM(FMCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  235. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  236. #define IP8_3_0 FM(SD0_CMD) FM(NFDATA9) F_(0, 0) FM(HRX1_B) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  237. #define IP8_7_4 FM(SD0_DAT0) FM(NFDATA10) F_(0, 0) FM(HTX1_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  238. #define IP8_11_8 FM(SD0_DAT1) FM(NFDATA11) FM(SDA2_C) FM(HCTS1_N_B) F_(0, 0) FM(FMIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  239. #define IP8_15_12 FM(SD0_DAT2) FM(NFDATA12) FM(SCL2_C) FM(HRTS1_N_B) F_(0, 0) FM(BPFCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  240. #define IP8_19_16 FM(SD0_DAT3) FM(NFDATA13) FM(SDA1_C) FM(SCL2_E) FM(SPEEDIN_C) FM(REMOCON_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  241. #define IP8_23_20 FM(SD1_CLK) FM(NFDATA14_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  242. #define IP8_27_24 FM(SD1_CMD) FM(NFDATA15_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  243. #define IP8_31_28 FM(SD1_DAT0) FM(NFWP_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP9_3_0 FM(SD1_DAT1) FM(NFCE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP9_7_4 FM(SD1_DAT2) FM(NFALE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP9_11_8 FM(SD1_DAT3) FM(NFRB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP9_15_12 FM(SD3_CLK) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP9_19_16 FM(SD3_CMD) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP9_23_20 FM(SD3_DAT0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP9_27_24 FM(SD3_DAT1) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. #define IP9_31_28 FM(SD3_DAT2) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  252. #define IP10_3_0 FM(SD3_DAT3) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP10_7_4 FM(SD3_DAT4) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. #define IP10_11_8 FM(SD3_DAT5) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  255. #define IP10_15_12 FM(SD3_DAT6) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP10_19_16 FM(SD3_DAT7) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP10_23_20 FM(SD3_DS) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP10_27_24 FM(SD0_CD) FM(NFALE_A) FM(SD3_CD) FM(RIF0_CLK_B) FM(SCL2_B) FM(TCLK1_A) FM(SSI_SCK2_B) FM(TS_SCK0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. #define IP10_31_28 FM(SD0_WP) FM(NFRB_N_A) FM(SD3_WP) FM(RIF0_D0_B) FM(SDA2_B) FM(TCLK2_A) FM(SSI_WS2_B) FM(TS_SDAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  260. #define IP11_3_0 FM(SD1_CD) FM(NFCE_N_A) FM(SSI_SCK1) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP11_7_4 FM(SD1_WP) FM(NFWP_N_A) FM(SSI_WS1) FM(RIF0_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP11_11_8 FM(RX0_A) FM(HRX1_A) FM(SSI_SCK2_A) FM(RIF1_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP11_15_12 FM(TX0_A) FM(HTX1_A) FM(SSI_WS2_A) FM(RIF1_D0) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP11_19_16 FM(CTS0_N_A) FM(NFDATA14_A) FM(AUDIO_CLKOUT_A) FM(RIF1_D1) FM(SCIF_CLK_A) FM(FMCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP11_23_20 FM(RTS0_N_TANS_A) FM(NFDATA15_A) FM(AUDIO_CLKOUT1_A) FM(RIF1_CLK) FM(SCL2_A) FM(FMIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP11_27_24 FM(SCK0_A) FM(HSCK1_A) FM(USB3HS0_ID) FM(RTS1_N_TANS) FM(SDA2_A) FM(FMCLK_C) F_(0, 0) F_(0, 0) FM(USB0_ID) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP11_31_28 FM(RX1) FM(HRX2_B) FM(SSI_SCK9_B) FM(AUDIO_CLKOUT1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  269. #define IP12_3_0 FM(TX1) FM(HTX2_B) FM(SSI_WS9_B) FM(AUDIO_CLKOUT3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP12_7_4 FM(SCK2_A) FM(HSCK0_A) FM(AUDIO_CLKB_A) FM(CTS1_N) FM(RIF0_CLK_A) FM(REMOCON_A) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP12_11_8 FM(TX2_A) FM(HRX0_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) FM(SCL1_A) F_(0, 0) FM(FSO_CFE_0_N_A) FM(TS_SDEN1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP12_15_12 FM(RX2_A) FM(HTX0_A) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(SDA1_A) F_(0, 0) FM(FSO_CFE_1_N_A) FM(TS_SPSYNC1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP12_19_16 FM(MSIOF0_SCK) F_(0, 0) FM(SSI_SCK78) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP12_23_20 FM(MSIOF0_RXD) F_(0, 0) FM(SSI_WS78) F_(0, 0) F_(0, 0) FM(TX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. #define IP12_27_24 FM(MSIOF0_TXD) F_(0, 0) FM(SSI_SDATA7) F_(0, 0) F_(0, 0) FM(RX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  276. #define IP12_31_28 FM(MSIOF0_SYNC) FM(AUDIO_CLKOUT_B) FM(SSI_SDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP13_3_0 FM(MSIOF0_SS1) FM(HRX2_A) FM(SSI_SCK4) FM(HCTS0_N_A) FM(BPFCLK_C) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP13_7_4 FM(MSIOF0_SS2) FM(HTX2_A) FM(SSI_WS4) FM(HRTS0_N_A) FM(FMIN_C) FM(BPFCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP13_11_8 FM(SSI_SDATA9) F_(0, 0) FM(AUDIO_CLKC_A) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP13_15_12 FM(MLB_CLK) FM(RX0_B) F_(0, 0) FM(RIF0_D0_A) FM(SCL1_B) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP13_19_16 FM(MLB_SIG) FM(SCK0_B) F_(0, 0) FM(RIF0_D1_A) FM(SDA1_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) FM(SIM0_D_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP13_23_20 FM(MLB_DAT) FM(TX0_B) F_(0, 0) FM(RIF0_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP13_27_24 FM(SSI_SCK01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP13_31_28 FM(SSI_WS01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP14_3_0 FM(SSI_SDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP14_7_4 FM(SSI_SDATA1) FM(AUDIO_CLKC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP14_11_8 FM(SSI_SDATA2) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP14_15_12 FM(SSI_SCK349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP14_19_16 FM(SSI_WS349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. #define IP14_23_20 FM(SSI_SDATA3) FM(AUDIO_CLKOUT1_C) FM(AUDIO_CLKB_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP14_27_24 FM(SSI_SDATA4) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP14_31_28 FM(SSI_SCK5) FM(HRX0_B) F_(0, 0) FM(USB0_PWEN_B) FM(SCL2_D) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP15_3_0 FM(SSI_WS5) FM(HTX0_B) F_(0, 0) FM(USB0_OVC_B) FM(SDA2_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP15_7_4 FM(SSI_SDATA5) FM(HSCK0_B) FM(AUDIO_CLKB_C) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define IP15_11_8 FM(SSI_SCK6) FM(HSCK2_A) FM(AUDIO_CLKC_C) FM(TPU0TO1) F_(0, 0) F_(0, 0) FM(FSO_CFE_0_N_B) F_(0, 0) FM(SIM0_RST_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP15_15_12 FM(SSI_WS6) FM(HCTS2_N_A) FM(AUDIO_CLKOUT2_C) FM(TPU0TO2) FM(SDA1_D) F_(0, 0) FM(FSO_CFE_1_N_B) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP15_19_16 FM(SSI_SDATA6) FM(HRTS2_N_A) FM(AUDIO_CLKOUT3_C) FM(TPU0TO3) FM(SCL1_D) F_(0, 0) FM(FSO_TOE_N_B) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. #define IP15_23_20 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  299. #define IP15_27_24 FM(USB30_PWEN) FM(USB0_PWEN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  300. #define IP15_31_28 FM(USB30_OVC) FM(USB0_OVC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  301. #define PINMUX_GPSR \
  302. \
  303. \
  304. \
  305. \
  306. \
  307. \
  308. \
  309. GPSR2_25 \
  310. GPSR2_24 \
  311. GPSR2_23 \
  312. GPSR1_22 GPSR2_22 \
  313. GPSR1_21 GPSR2_21 \
  314. GPSR1_20 GPSR2_20 \
  315. GPSR1_19 GPSR2_19 GPSR5_19 \
  316. GPSR1_18 GPSR2_18 GPSR5_18 \
  317. GPSR0_17 GPSR1_17 GPSR2_17 GPSR5_17 GPSR6_17 \
  318. GPSR0_16 GPSR1_16 GPSR2_16 GPSR5_16 GPSR6_16 \
  319. GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR5_15 GPSR6_15 \
  320. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 GPSR6_14 \
  321. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 GPSR6_13 \
  322. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 GPSR6_12 \
  323. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 GPSR6_11 \
  324. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  325. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  326. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  327. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  328. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  329. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  330. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  331. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
  332. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
  333. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
  334. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
  335. #define PINMUX_IPSR \
  336. \
  337. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  338. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  339. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  340. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  341. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  342. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  343. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  344. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  345. \
  346. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  347. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  348. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  349. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
  350. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  351. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  352. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  353. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  354. \
  355. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  356. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  357. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  358. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  359. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  360. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  361. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  362. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  363. \
  364. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
  365. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
  366. FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
  367. FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
  368. FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
  369. FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
  370. FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
  371. FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28
  372. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  373. #define MOD_SEL0_30_29 FM(SEL_ADGB_0) FM(SEL_ADGB_1) FM(SEL_ADGB_2) F_(0, 0)
  374. #define MOD_SEL0_28 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1)
  375. #define MOD_SEL0_27_26 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) F_(0, 0)
  376. #define MOD_SEL0_25 FM(SEL_FSO_0) FM(SEL_FSO_1)
  377. #define MOD_SEL0_24 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
  378. #define MOD_SEL0_23 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
  379. #define MOD_SEL0_22 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
  380. #define MOD_SEL0_21_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1) FM(SEL_I2C1_2) FM(SEL_I2C1_3)
  381. #define MOD_SEL0_19_18_17 FM(SEL_I2C2_0) FM(SEL_I2C2_1) FM(SEL_I2C2_2) FM(SEL_I2C2_3) FM(SEL_I2C2_4) F_(0, 0) F_(0, 0) F_(0, 0)
  382. #define MOD_SEL0_16 FM(SEL_NDFC_0) FM(SEL_NDFC_1)
  383. #define MOD_SEL0_15 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
  384. #define MOD_SEL0_14 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
  385. #define MOD_SEL0_13_12 FM(SEL_PWM2_0) FM(SEL_PWM2_1) FM(SEL_PWM2_2) F_(0, 0)
  386. #define MOD_SEL0_11_10 FM(SEL_PWM3_0) FM(SEL_PWM3_1) FM(SEL_PWM3_2) F_(0, 0)
  387. #define MOD_SEL0_9 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
  388. #define MOD_SEL0_8 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
  389. #define MOD_SEL0_7 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
  390. #define MOD_SEL0_6_5 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1) FM(SEL_REMOCON_2) F_(0, 0)
  391. #define MOD_SEL0_4 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
  392. #define MOD_SEL0_3 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
  393. #define MOD_SEL0_2 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
  394. #define MOD_SEL0_1_0 FM(SEL_SPEED_PULSE_IF_0) FM(SEL_SPEED_PULSE_IF_1) FM(SEL_SPEED_PULSE_IF_2) F_(0, 0)
  395. /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  396. #define MOD_SEL1_31 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1)
  397. #define MOD_SEL1_30 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
  398. #define MOD_SEL1_29 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
  399. #define MOD_SEL1_28 FM(SEL_USB_20_CH0_0) FM(SEL_USB_20_CH0_1)
  400. #define MOD_SEL1_26 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
  401. #define MOD_SEL1_25 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
  402. #define MOD_SEL1_24_23_22 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3) FM(SEL_HSCIF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
  403. #define MOD_SEL1_21_20_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1) FM(SEL_HSCIF4_2) FM(SEL_HSCIF4_3) FM(SEL_HSCIF4_4) F_(0, 0) F_(0, 0) F_(0, 0)
  404. #define MOD_SEL1_18 FM(SEL_I2C6_0) FM(SEL_I2C6_1)
  405. #define MOD_SEL1_17 FM(SEL_I2C7_0) FM(SEL_I2C7_1)
  406. #define MOD_SEL1_16 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
  407. #define MOD_SEL1_15 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
  408. #define MOD_SEL1_14_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1) FM(SEL_SCIF3_2) F_(0, 0)
  409. #define MOD_SEL1_12_11 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
  410. #define MOD_SEL1_10_9 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1) FM(SEL_SCIF5_2) F_(0, 0)
  411. #define MOD_SEL1_8 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
  412. #define MOD_SEL1_7 FM(SEL_VIN5_0) FM(SEL_VIN5_1)
  413. #define MOD_SEL1_6_5 FM(SEL_ADGC_0) FM(SEL_ADGC_1) FM(SEL_ADGC_2) F_(0, 0)
  414. #define MOD_SEL1_4 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
  415. #define PINMUX_MOD_SELS \
  416. \
  417. MOD_SEL1_31 \
  418. MOD_SEL0_30_29 MOD_SEL1_30 \
  419. MOD_SEL1_29 \
  420. MOD_SEL0_28 MOD_SEL1_28 \
  421. MOD_SEL0_27_26 \
  422. MOD_SEL1_26 \
  423. MOD_SEL0_25 MOD_SEL1_25 \
  424. MOD_SEL0_24 MOD_SEL1_24_23_22 \
  425. MOD_SEL0_23 \
  426. MOD_SEL0_22 \
  427. MOD_SEL0_21_20 MOD_SEL1_21_20_19 \
  428. MOD_SEL0_19_18_17 MOD_SEL1_18 \
  429. MOD_SEL1_17 \
  430. MOD_SEL0_16 MOD_SEL1_16 \
  431. MOD_SEL0_15 MOD_SEL1_15 \
  432. MOD_SEL0_14 MOD_SEL1_14_13 \
  433. MOD_SEL0_13_12 \
  434. MOD_SEL1_12_11 \
  435. MOD_SEL0_11_10 \
  436. MOD_SEL1_10_9 \
  437. MOD_SEL0_9 \
  438. MOD_SEL0_8 MOD_SEL1_8 \
  439. MOD_SEL0_7 MOD_SEL1_7 \
  440. MOD_SEL0_6_5 MOD_SEL1_6_5 \
  441. MOD_SEL0_4 MOD_SEL1_4 \
  442. MOD_SEL0_3 \
  443. MOD_SEL0_2 \
  444. MOD_SEL0_1_0
  445. /*
  446. * These pins are not able to be muxed but have other properties
  447. * that can be set, such as pull-up/pull-down enable.
  448. */
  449. #define PINMUX_STATIC \
  450. FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) \
  451. FM(AVB_TD3) \
  452. FM(PRESETOUT_N) FM(FSCLKST_N) FM(TRST_N) FM(TCK) FM(TMS) FM(TDI) \
  453. FM(ASEBRK) \
  454. FM(MLB_REF)
  455. enum {
  456. PINMUX_RESERVED = 0,
  457. PINMUX_DATA_BEGIN,
  458. GP_ALL(DATA),
  459. PINMUX_DATA_END,
  460. #define F_(x, y)
  461. #define FM(x) FN_##x,
  462. PINMUX_FUNCTION_BEGIN,
  463. GP_ALL(FN),
  464. PINMUX_GPSR
  465. PINMUX_IPSR
  466. PINMUX_MOD_SELS
  467. PINMUX_FUNCTION_END,
  468. #undef F_
  469. #undef FM
  470. #define F_(x, y)
  471. #define FM(x) x##_MARK,
  472. PINMUX_MARK_BEGIN,
  473. PINMUX_GPSR
  474. PINMUX_IPSR
  475. PINMUX_MOD_SELS
  476. PINMUX_STATIC
  477. PINMUX_MARK_END,
  478. #undef F_
  479. #undef FM
  480. };
  481. static const u16 pinmux_data[] = {
  482. PINMUX_DATA_GP_ALL(),
  483. PINMUX_SINGLE(CLKOUT),
  484. PINMUX_SINGLE(AVB_PHY_INT),
  485. PINMUX_SINGLE(AVB_RD3),
  486. PINMUX_SINGLE(AVB_RXC),
  487. PINMUX_SINGLE(AVB_RX_CTL),
  488. PINMUX_SINGLE(QSPI0_SSL),
  489. /* IPSR0 */
  490. PINMUX_IPSR_GPSR(IP0_3_0, QSPI0_SPCLK),
  491. PINMUX_IPSR_MSEL(IP0_3_0, HSCK4_A, SEL_HSCIF4_0),
  492. PINMUX_IPSR_GPSR(IP0_7_4, QSPI0_MOSI_IO0),
  493. PINMUX_IPSR_MSEL(IP0_7_4, HCTS4_N_A, SEL_HSCIF4_0),
  494. PINMUX_IPSR_GPSR(IP0_11_8, QSPI0_MISO_IO1),
  495. PINMUX_IPSR_MSEL(IP0_11_8, HRTS4_N_A, SEL_HSCIF4_0),
  496. PINMUX_IPSR_GPSR(IP0_15_12, QSPI0_IO2),
  497. PINMUX_IPSR_GPSR(IP0_15_12, HTX4_A),
  498. PINMUX_IPSR_GPSR(IP0_19_16, QSPI0_IO3),
  499. PINMUX_IPSR_MSEL(IP0_19_16, HRX4_A, SEL_HSCIF4_0),
  500. PINMUX_IPSR_GPSR(IP0_23_20, QSPI1_SPCLK),
  501. PINMUX_IPSR_MSEL(IP0_23_20, RIF2_CLK_A, SEL_DRIF2_0),
  502. PINMUX_IPSR_MSEL(IP0_23_20, HSCK4_B, SEL_HSCIF4_1),
  503. PINMUX_IPSR_MSEL(IP0_23_20, VI4_DATA0_A, SEL_VIN4_0),
  504. PINMUX_IPSR_GPSR(IP0_27_24, QSPI1_MOSI_IO0),
  505. PINMUX_IPSR_MSEL(IP0_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
  506. PINMUX_IPSR_GPSR(IP0_27_24, HTX4_B),
  507. PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA1_A, SEL_VIN4_0),
  508. PINMUX_IPSR_GPSR(IP0_31_28, QSPI1_MISO_IO1),
  509. PINMUX_IPSR_MSEL(IP0_31_28, RIF2_D0_A, SEL_DRIF2_0),
  510. PINMUX_IPSR_MSEL(IP0_31_28, HRX4_B, SEL_HSCIF4_1),
  511. PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA2_A, SEL_VIN4_0),
  512. /* IPSR1 */
  513. PINMUX_IPSR_GPSR(IP1_3_0, QSPI1_IO2),
  514. PINMUX_IPSR_MSEL(IP1_3_0, RIF2_D1_A, SEL_DRIF2_0),
  515. PINMUX_IPSR_GPSR(IP1_3_0, HTX3_C),
  516. PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA3_A, SEL_VIN4_0),
  517. PINMUX_IPSR_GPSR(IP1_7_4, QSPI1_IO3),
  518. PINMUX_IPSR_MSEL(IP1_7_4, RIF3_CLK_A, SEL_DRIF3_0),
  519. PINMUX_IPSR_MSEL(IP1_7_4, HRX3_C, SEL_HSCIF3_2),
  520. PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA4_A, SEL_VIN4_0),
  521. PINMUX_IPSR_GPSR(IP1_11_8, QSPI1_SSL),
  522. PINMUX_IPSR_MSEL(IP1_11_8, RIF3_SYNC_A, SEL_DRIF3_0),
  523. PINMUX_IPSR_MSEL(IP1_11_8, HSCK3_C, SEL_HSCIF3_2),
  524. PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA5_A, SEL_VIN4_0),
  525. PINMUX_IPSR_GPSR(IP1_15_12, RPC_INT_N),
  526. PINMUX_IPSR_MSEL(IP1_15_12, RIF3_D0_A, SEL_DRIF3_0),
  527. PINMUX_IPSR_MSEL(IP1_15_12, HCTS3_N_C, SEL_HSCIF3_2),
  528. PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA6_A, SEL_VIN4_0),
  529. PINMUX_IPSR_GPSR(IP1_19_16, RPC_RESET_N),
  530. PINMUX_IPSR_MSEL(IP1_19_16, RIF3_D1_A, SEL_DRIF3_0),
  531. PINMUX_IPSR_MSEL(IP1_19_16, HRTS3_N_C, SEL_HSCIF3_2),
  532. PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA7_A, SEL_VIN4_0),
  533. PINMUX_IPSR_GPSR(IP1_23_20, AVB_RD0),
  534. PINMUX_IPSR_GPSR(IP1_27_24, AVB_RD1),
  535. PINMUX_IPSR_GPSR(IP1_31_28, AVB_RD2),
  536. /* IPSR2 */
  537. PINMUX_IPSR_GPSR(IP2_3_0, AVB_TXCREFCLK),
  538. PINMUX_IPSR_GPSR(IP2_7_4, AVB_MDIO),
  539. PINMUX_IPSR_GPSR(IP2_11_8, AVB_MDC),
  540. PINMUX_IPSR_GPSR(IP2_15_12, BS_N),
  541. PINMUX_IPSR_MSEL(IP2_15_12, PWM0_A, SEL_PWM0_0),
  542. PINMUX_IPSR_GPSR(IP2_15_12, AVB_MAGIC),
  543. PINMUX_IPSR_GPSR(IP2_15_12, VI4_CLK),
  544. PINMUX_IPSR_GPSR(IP2_15_12, TX3_C),
  545. PINMUX_IPSR_MSEL(IP2_15_12, VI5_CLK_B, SEL_VIN5_1),
  546. PINMUX_IPSR_GPSR(IP2_19_16, RD_N),
  547. PINMUX_IPSR_MSEL(IP2_19_16, PWM1_A, SEL_PWM1_0),
  548. PINMUX_IPSR_GPSR(IP2_19_16, AVB_LINK),
  549. PINMUX_IPSR_GPSR(IP2_19_16, VI4_FIELD),
  550. PINMUX_IPSR_MSEL(IP2_19_16, RX3_C, SEL_SCIF3_2),
  551. PINMUX_IPSR_GPSR(IP2_19_16, FSCLKST2_N_A),
  552. PINMUX_IPSR_MSEL(IP2_19_16, VI5_DATA0_B, SEL_VIN5_1),
  553. PINMUX_IPSR_GPSR(IP2_23_20, RD_WR_N),
  554. PINMUX_IPSR_MSEL(IP2_23_20, SCL7_A, SEL_I2C7_0),
  555. PINMUX_IPSR_GPSR(IP2_23_20, AVB_AVTP_MATCH_A),
  556. PINMUX_IPSR_GPSR(IP2_23_20, VI4_VSYNC_N),
  557. PINMUX_IPSR_GPSR(IP2_23_20, TX5_B),
  558. PINMUX_IPSR_MSEL(IP2_23_20, SCK3_C, SEL_SCIF3_2),
  559. PINMUX_IPSR_MSEL(IP2_23_20, PWM5_A, SEL_PWM5_0),
  560. PINMUX_IPSR_GPSR(IP2_27_24, EX_WAIT0),
  561. PINMUX_IPSR_MSEL(IP2_27_24, SDA7_A, SEL_I2C7_0),
  562. PINMUX_IPSR_GPSR(IP2_27_24, AVB_AVTP_CAPTURE_A),
  563. PINMUX_IPSR_GPSR(IP2_27_24, VI4_HSYNC_N),
  564. PINMUX_IPSR_MSEL(IP2_27_24, RX5_B, SEL_SCIF5_1),
  565. PINMUX_IPSR_MSEL(IP2_27_24, PWM6_A, SEL_PWM6_0),
  566. PINMUX_IPSR_GPSR(IP2_31_28, A0),
  567. PINMUX_IPSR_GPSR(IP2_31_28, IRQ0),
  568. PINMUX_IPSR_MSEL(IP2_31_28, PWM2_A, SEL_PWM2_0),
  569. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF3_SS1_B, SEL_MSIOF3_1),
  570. PINMUX_IPSR_MSEL(IP2_31_28, VI5_CLK_A, SEL_VIN5_0),
  571. PINMUX_IPSR_GPSR(IP2_31_28, DU_CDE),
  572. PINMUX_IPSR_MSEL(IP2_31_28, HRX3_D, SEL_HSCIF3_3),
  573. PINMUX_IPSR_GPSR(IP2_31_28, IERX),
  574. PINMUX_IPSR_GPSR(IP2_31_28, QSTB_QHE),
  575. /* IPSR3 */
  576. PINMUX_IPSR_GPSR(IP3_3_0, A1),
  577. PINMUX_IPSR_GPSR(IP3_3_0, IRQ1),
  578. PINMUX_IPSR_MSEL(IP3_3_0, PWM3_A, SEL_PWM3_0),
  579. PINMUX_IPSR_GPSR(IP3_3_0, DU_DOTCLKIN1),
  580. PINMUX_IPSR_MSEL(IP3_3_0, VI5_DATA0_A, SEL_VIN5_0),
  581. PINMUX_IPSR_GPSR(IP3_3_0, DU_DISP_CDE),
  582. PINMUX_IPSR_MSEL(IP3_3_0, SDA6_B, SEL_I2C6_1),
  583. PINMUX_IPSR_GPSR(IP3_3_0, IETX),
  584. PINMUX_IPSR_GPSR(IP3_3_0, QCPV_QDE),
  585. PINMUX_IPSR_GPSR(IP3_7_4, A2),
  586. PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
  587. PINMUX_IPSR_GPSR(IP3_7_4, AVB_AVTP_PPS),
  588. PINMUX_IPSR_GPSR(IP3_7_4, VI4_CLKENB),
  589. PINMUX_IPSR_MSEL(IP3_7_4, VI5_DATA1_A, SEL_VIN5_0),
  590. PINMUX_IPSR_GPSR(IP3_7_4, DU_DISP),
  591. PINMUX_IPSR_MSEL(IP3_7_4, SCL6_B, SEL_I2C6_1),
  592. PINMUX_IPSR_GPSR(IP3_7_4, QSTVB_QVE),
  593. PINMUX_IPSR_GPSR(IP3_11_8, A3),
  594. PINMUX_IPSR_MSEL(IP3_11_8, CTS4_N_A, SEL_SCIF4_0),
  595. PINMUX_IPSR_MSEL(IP3_11_8, PWM4_A, SEL_PWM4_0),
  596. PINMUX_IPSR_GPSR(IP3_11_8, VI4_DATA12),
  597. PINMUX_IPSR_GPSR(IP3_11_8, DU_DOTCLKOUT0),
  598. PINMUX_IPSR_GPSR(IP3_11_8, HTX3_D),
  599. PINMUX_IPSR_GPSR(IP3_11_8, IECLK),
  600. PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT12),
  601. PINMUX_IPSR_GPSR(IP3_15_12, A4),
  602. PINMUX_IPSR_MSEL(IP3_15_12, RTS4_N_TANS_A, SEL_SCIF4_0),
  603. PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  604. PINMUX_IPSR_GPSR(IP3_15_12, VI4_DATA8),
  605. PINMUX_IPSR_MSEL(IP3_15_12, PWM2_B, SEL_PWM2_1),
  606. PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
  607. PINMUX_IPSR_MSEL(IP3_15_12, RIF2_CLK_B, SEL_DRIF2_1),
  608. PINMUX_IPSR_GPSR(IP3_19_16, A5),
  609. PINMUX_IPSR_MSEL(IP3_19_16, SCK4_A, SEL_SCIF4_0),
  610. PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SCK_B, SEL_MSIOF3_1),
  611. PINMUX_IPSR_GPSR(IP3_19_16, VI4_DATA9),
  612. PINMUX_IPSR_MSEL(IP3_19_16, PWM3_B, SEL_PWM3_1),
  613. PINMUX_IPSR_MSEL(IP3_19_16, RIF2_SYNC_B, SEL_DRIF2_1),
  614. PINMUX_IPSR_GPSR(IP3_19_16, QPOLA),
  615. PINMUX_IPSR_GPSR(IP3_23_20, A6),
  616. PINMUX_IPSR_MSEL(IP3_23_20, RX4_A, SEL_SCIF4_0),
  617. PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_B, SEL_MSIOF3_1),
  618. PINMUX_IPSR_GPSR(IP3_23_20, VI4_DATA10),
  619. PINMUX_IPSR_MSEL(IP3_23_20, RIF2_D0_B, SEL_DRIF2_1),
  620. PINMUX_IPSR_GPSR(IP3_27_24, A7),
  621. PINMUX_IPSR_GPSR(IP3_27_24, TX4_A),
  622. PINMUX_IPSR_GPSR(IP3_27_24, MSIOF3_TXD_B),
  623. PINMUX_IPSR_GPSR(IP3_27_24, VI4_DATA11),
  624. PINMUX_IPSR_MSEL(IP3_27_24, RIF2_D1_B, SEL_DRIF2_1),
  625. PINMUX_IPSR_GPSR(IP3_31_28, A8),
  626. PINMUX_IPSR_MSEL(IP3_31_28, SDA6_A, SEL_I2C6_0),
  627. PINMUX_IPSR_MSEL(IP3_31_28, RX3_B, SEL_SCIF3_1),
  628. PINMUX_IPSR_MSEL(IP3_31_28, HRX4_C, SEL_HSCIF4_2),
  629. PINMUX_IPSR_MSEL(IP3_31_28, VI5_HSYNC_N_A, SEL_VIN5_0),
  630. PINMUX_IPSR_GPSR(IP3_31_28, DU_HSYNC),
  631. PINMUX_IPSR_MSEL(IP3_31_28, VI4_DATA0_B, SEL_VIN4_1),
  632. PINMUX_IPSR_GPSR(IP3_31_28, QSTH_QHS),
  633. /* IPSR4 */
  634. PINMUX_IPSR_GPSR(IP4_3_0, A9),
  635. PINMUX_IPSR_GPSR(IP4_3_0, TX5_A),
  636. PINMUX_IPSR_GPSR(IP4_3_0, IRQ3),
  637. PINMUX_IPSR_GPSR(IP4_3_0, VI4_DATA16),
  638. PINMUX_IPSR_MSEL(IP4_3_0, VI5_VSYNC_N_A, SEL_VIN5_0),
  639. PINMUX_IPSR_GPSR(IP4_3_0, DU_DG7),
  640. PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT15),
  641. PINMUX_IPSR_GPSR(IP4_7_4, A10),
  642. PINMUX_IPSR_GPSR(IP4_7_4, IRQ4),
  643. PINMUX_IPSR_MSEL(IP4_7_4, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  644. PINMUX_IPSR_GPSR(IP4_7_4, VI4_DATA13),
  645. PINMUX_IPSR_MSEL(IP4_7_4, VI5_FIELD_A, SEL_VIN5_0),
  646. PINMUX_IPSR_GPSR(IP4_7_4, DU_DG5),
  647. PINMUX_IPSR_GPSR(IP4_7_4, FSCLKST2_N_B),
  648. PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT13),
  649. PINMUX_IPSR_GPSR(IP4_11_8, A11),
  650. PINMUX_IPSR_MSEL(IP4_11_8, SCL6_A, SEL_I2C6_0),
  651. PINMUX_IPSR_GPSR(IP4_11_8, TX3_B),
  652. PINMUX_IPSR_GPSR(IP4_11_8, HTX4_C),
  653. PINMUX_IPSR_GPSR(IP4_11_8, DU_VSYNC),
  654. PINMUX_IPSR_MSEL(IP4_11_8, VI4_DATA1_B, SEL_VIN4_1),
  655. PINMUX_IPSR_GPSR(IP4_11_8, QSTVA_QVS),
  656. PINMUX_IPSR_GPSR(IP4_15_12, A12),
  657. PINMUX_IPSR_MSEL(IP4_15_12, RX5_A, SEL_SCIF5_0),
  658. PINMUX_IPSR_GPSR(IP4_15_12, MSIOF2_SS2_B),
  659. PINMUX_IPSR_GPSR(IP4_15_12, VI4_DATA17),
  660. PINMUX_IPSR_MSEL(IP4_15_12, VI5_DATA3_A, SEL_VIN5_0),
  661. PINMUX_IPSR_GPSR(IP4_15_12, DU_DG6),
  662. PINMUX_IPSR_GPSR(IP4_15_12, LCDOUT14),
  663. PINMUX_IPSR_GPSR(IP4_19_16, A13),
  664. PINMUX_IPSR_MSEL(IP4_19_16, SCK5_A, SEL_SCIF5_0),
  665. PINMUX_IPSR_MSEL(IP4_19_16, MSIOF2_SCK_B, SEL_MSIOF2_1),
  666. PINMUX_IPSR_GPSR(IP4_19_16, VI4_DATA14),
  667. PINMUX_IPSR_MSEL(IP4_19_16, HRX4_D, SEL_HSCIF4_3),
  668. PINMUX_IPSR_GPSR(IP4_19_16, DU_DB2),
  669. PINMUX_IPSR_GPSR(IP4_19_16, LCDOUT2),
  670. PINMUX_IPSR_GPSR(IP4_23_20, A14),
  671. PINMUX_IPSR_GPSR(IP4_23_20, MSIOF1_SS1),
  672. PINMUX_IPSR_MSEL(IP4_23_20, MSIOF2_RXD_B, SEL_MSIOF2_1),
  673. PINMUX_IPSR_GPSR(IP4_23_20, VI4_DATA15),
  674. PINMUX_IPSR_GPSR(IP4_23_20, HTX4_D),
  675. PINMUX_IPSR_GPSR(IP4_23_20, DU_DB3),
  676. PINMUX_IPSR_GPSR(IP4_23_20, LCDOUT3),
  677. PINMUX_IPSR_GPSR(IP4_27_24, A15),
  678. PINMUX_IPSR_GPSR(IP4_27_24, MSIOF1_SS2),
  679. PINMUX_IPSR_GPSR(IP4_27_24, MSIOF2_TXD_B),
  680. PINMUX_IPSR_GPSR(IP4_27_24, VI4_DATA18),
  681. PINMUX_IPSR_MSEL(IP4_27_24, VI5_DATA4_A, SEL_VIN5_0),
  682. PINMUX_IPSR_GPSR(IP4_27_24, DU_DB4),
  683. PINMUX_IPSR_GPSR(IP4_27_24, LCDOUT4),
  684. PINMUX_IPSR_GPSR(IP4_31_28, A16),
  685. PINMUX_IPSR_GPSR(IP4_31_28, MSIOF1_SYNC),
  686. PINMUX_IPSR_GPSR(IP4_31_28, MSIOF2_SS1_B),
  687. PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA19),
  688. PINMUX_IPSR_MSEL(IP4_31_28, VI5_DATA5_A, SEL_VIN5_0),
  689. PINMUX_IPSR_GPSR(IP4_31_28, DU_DB5),
  690. PINMUX_IPSR_GPSR(IP4_31_28, LCDOUT5),
  691. /* IPSR5 */
  692. PINMUX_IPSR_GPSR(IP5_3_0, A17),
  693. PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
  694. PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA20),
  695. PINMUX_IPSR_MSEL(IP5_3_0, VI5_DATA6_A, SEL_VIN5_0),
  696. PINMUX_IPSR_GPSR(IP5_3_0, DU_DB6),
  697. PINMUX_IPSR_GPSR(IP5_3_0, LCDOUT6),
  698. PINMUX_IPSR_GPSR(IP5_7_4, A18),
  699. PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
  700. PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA21),
  701. PINMUX_IPSR_MSEL(IP5_7_4, VI5_DATA7_A, SEL_VIN5_0),
  702. PINMUX_IPSR_GPSR(IP5_7_4, DU_DB0),
  703. PINMUX_IPSR_MSEL(IP5_7_4, HRX4_E, SEL_HSCIF4_4),
  704. PINMUX_IPSR_GPSR(IP5_7_4, LCDOUT0),
  705. PINMUX_IPSR_GPSR(IP5_11_8, A19),
  706. PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
  707. PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA22),
  708. PINMUX_IPSR_MSEL(IP5_11_8, VI5_DATA2_A, SEL_VIN5_0),
  709. PINMUX_IPSR_GPSR(IP5_11_8, DU_DB1),
  710. PINMUX_IPSR_GPSR(IP5_11_8, HTX4_E),
  711. PINMUX_IPSR_GPSR(IP5_11_8, LCDOUT1),
  712. PINMUX_IPSR_GPSR(IP5_15_12, CS0_N),
  713. PINMUX_IPSR_GPSR(IP5_15_12, SCL5),
  714. PINMUX_IPSR_GPSR(IP5_15_12, DU_DR0),
  715. PINMUX_IPSR_MSEL(IP5_15_12, VI4_DATA2_B, SEL_VIN4_1),
  716. PINMUX_IPSR_GPSR(IP5_15_12, LCDOUT16),
  717. PINMUX_IPSR_GPSR(IP5_19_16, WE0_N),
  718. PINMUX_IPSR_GPSR(IP5_19_16, SDA5),
  719. PINMUX_IPSR_GPSR(IP5_19_16, DU_DR1),
  720. PINMUX_IPSR_MSEL(IP5_19_16, VI4_DATA3_B, SEL_VIN4_1),
  721. PINMUX_IPSR_GPSR(IP5_19_16, LCDOUT17),
  722. PINMUX_IPSR_GPSR(IP5_23_20, D0),
  723. PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
  724. PINMUX_IPSR_GPSR(IP5_23_20, DU_DR2),
  725. PINMUX_IPSR_MSEL(IP5_23_20, CTS4_N_C, SEL_SCIF4_2),
  726. PINMUX_IPSR_GPSR(IP5_23_20, LCDOUT18),
  727. PINMUX_IPSR_GPSR(IP5_27_24, D1),
  728. PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  729. PINMUX_IPSR_MSEL(IP5_27_24, SCK3_A, SEL_SCIF3_0),
  730. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA23),
  731. PINMUX_IPSR_MSEL(IP5_27_24, VI5_CLKENB_A, SEL_VIN5_0),
  732. PINMUX_IPSR_GPSR(IP5_27_24, DU_DB7),
  733. PINMUX_IPSR_MSEL(IP5_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
  734. PINMUX_IPSR_GPSR(IP5_27_24, LCDOUT7),
  735. PINMUX_IPSR_GPSR(IP5_31_28, D2),
  736. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_RXD_A, SEL_MSIOF3_0),
  737. PINMUX_IPSR_MSEL(IP5_31_28, RX5_C, SEL_SCIF5_2),
  738. PINMUX_IPSR_MSEL(IP5_31_28, VI5_DATA14_A, SEL_VIN5_0),
  739. PINMUX_IPSR_GPSR(IP5_31_28, DU_DR3),
  740. PINMUX_IPSR_MSEL(IP5_31_28, RX4_C, SEL_SCIF4_2),
  741. PINMUX_IPSR_GPSR(IP5_31_28, LCDOUT19),
  742. /* IPSR6 */
  743. PINMUX_IPSR_GPSR(IP6_3_0, D3),
  744. PINMUX_IPSR_GPSR(IP6_3_0, MSIOF3_TXD_A),
  745. PINMUX_IPSR_GPSR(IP6_3_0, TX5_C),
  746. PINMUX_IPSR_MSEL(IP6_3_0, VI5_DATA15_A, SEL_VIN5_0),
  747. PINMUX_IPSR_GPSR(IP6_3_0, DU_DR4),
  748. PINMUX_IPSR_GPSR(IP6_3_0, TX4_C),
  749. PINMUX_IPSR_GPSR(IP6_3_0, LCDOUT20),
  750. PINMUX_IPSR_GPSR(IP6_7_4, D4),
  751. PINMUX_IPSR_GPSR(IP6_7_4, CANFD1_TX),
  752. PINMUX_IPSR_MSEL(IP6_7_4, HSCK3_B, SEL_HSCIF3_1),
  753. PINMUX_IPSR_GPSR(IP6_7_4, CAN1_TX),
  754. PINMUX_IPSR_MSEL(IP6_7_4, RTS3_N_TANS_A, SEL_SCIF3_0),
  755. PINMUX_IPSR_GPSR(IP6_7_4, MSIOF3_SS2_A),
  756. PINMUX_IPSR_MSEL(IP6_7_4, VI5_DATA1_B, SEL_VIN5_1),
  757. PINMUX_IPSR_GPSR(IP6_11_8, D5),
  758. PINMUX_IPSR_MSEL(IP6_11_8, RX3_A, SEL_SCIF3_0),
  759. PINMUX_IPSR_MSEL(IP6_11_8, HRX3_B, SEL_HSCIF3_1),
  760. PINMUX_IPSR_GPSR(IP6_11_8, DU_DR5),
  761. PINMUX_IPSR_MSEL(IP6_11_8, VI4_DATA4_B, SEL_VIN4_1),
  762. PINMUX_IPSR_GPSR(IP6_11_8, LCDOUT21),
  763. PINMUX_IPSR_GPSR(IP6_15_12, D6),
  764. PINMUX_IPSR_GPSR(IP6_15_12, TX3_A),
  765. PINMUX_IPSR_GPSR(IP6_15_12, HTX3_B),
  766. PINMUX_IPSR_GPSR(IP6_15_12, DU_DR6),
  767. PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA5_B, SEL_VIN4_1),
  768. PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT22),
  769. PINMUX_IPSR_GPSR(IP6_19_16, D7),
  770. PINMUX_IPSR_GPSR(IP6_19_16, CANFD1_RX),
  771. PINMUX_IPSR_GPSR(IP6_19_16, IRQ5),
  772. PINMUX_IPSR_GPSR(IP6_19_16, CAN1_RX),
  773. PINMUX_IPSR_MSEL(IP6_19_16, CTS3_N_A, SEL_SCIF3_0),
  774. PINMUX_IPSR_MSEL(IP6_19_16, VI5_DATA2_B, SEL_VIN5_1),
  775. PINMUX_IPSR_GPSR(IP6_23_20, D8),
  776. PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_SCK_A, SEL_MSIOF2_0),
  777. PINMUX_IPSR_MSEL(IP6_23_20, SCK4_B, SEL_SCIF4_1),
  778. PINMUX_IPSR_MSEL(IP6_23_20, VI5_DATA12_A, SEL_VIN5_0),
  779. PINMUX_IPSR_GPSR(IP6_23_20, DU_DR7),
  780. PINMUX_IPSR_MSEL(IP6_23_20, RIF3_CLK_B, SEL_DRIF3_1),
  781. PINMUX_IPSR_MSEL(IP6_23_20, HCTS3_N_E, SEL_HSCIF3_4),
  782. PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT23),
  783. PINMUX_IPSR_GPSR(IP6_27_24, D9),
  784. PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  785. PINMUX_IPSR_MSEL(IP6_27_24, VI5_DATA10_A, SEL_VIN5_0),
  786. PINMUX_IPSR_GPSR(IP6_27_24, DU_DG0),
  787. PINMUX_IPSR_MSEL(IP6_27_24, RIF3_SYNC_B, SEL_DRIF3_1),
  788. PINMUX_IPSR_MSEL(IP6_27_24, HRX3_E, SEL_HSCIF3_4),
  789. PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT8),
  790. PINMUX_IPSR_GPSR(IP6_31_28, D10),
  791. PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_RXD_A, SEL_MSIOF2_0),
  792. PINMUX_IPSR_MSEL(IP6_31_28, VI5_DATA13_A, SEL_VIN5_0),
  793. PINMUX_IPSR_GPSR(IP6_31_28, DU_DG1),
  794. PINMUX_IPSR_MSEL(IP6_31_28, RIF3_D0_B, SEL_DRIF3_1),
  795. PINMUX_IPSR_GPSR(IP6_31_28, HTX3_E),
  796. PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT9),
  797. /* IPSR7 */
  798. PINMUX_IPSR_GPSR(IP7_3_0, D11),
  799. PINMUX_IPSR_GPSR(IP7_3_0, MSIOF2_TXD_A),
  800. PINMUX_IPSR_MSEL(IP7_3_0, VI5_DATA11_A, SEL_VIN5_0),
  801. PINMUX_IPSR_GPSR(IP7_3_0, DU_DG2),
  802. PINMUX_IPSR_MSEL(IP7_3_0, RIF3_D1_B, SEL_DRIF3_1),
  803. PINMUX_IPSR_MSEL(IP7_3_0, HRTS3_N_E, SEL_HSCIF3_4),
  804. PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT10),
  805. PINMUX_IPSR_GPSR(IP7_7_4, D12),
  806. PINMUX_IPSR_GPSR(IP7_7_4, CANFD0_TX),
  807. PINMUX_IPSR_GPSR(IP7_7_4, TX4_B),
  808. PINMUX_IPSR_GPSR(IP7_7_4, CAN0_TX),
  809. PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA8_A, SEL_VIN5_0),
  810. PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA3_B, SEL_VIN5_1),
  811. PINMUX_IPSR_GPSR(IP7_11_8, D13),
  812. PINMUX_IPSR_GPSR(IP7_11_8, CANFD0_RX),
  813. PINMUX_IPSR_MSEL(IP7_11_8, RX4_B, SEL_SCIF4_1),
  814. PINMUX_IPSR_GPSR(IP7_11_8, CAN0_RX),
  815. PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA9_A, SEL_VIN5_0),
  816. PINMUX_IPSR_MSEL(IP7_11_8, SCL7_B, SEL_I2C7_1),
  817. PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA4_B, SEL_VIN5_1),
  818. PINMUX_IPSR_GPSR(IP7_15_12, D14),
  819. PINMUX_IPSR_GPSR(IP7_15_12, CAN_CLK),
  820. PINMUX_IPSR_MSEL(IP7_15_12, HRX3_A, SEL_HSCIF3_0),
  821. PINMUX_IPSR_GPSR(IP7_15_12, MSIOF2_SS2_A),
  822. PINMUX_IPSR_MSEL(IP7_15_12, SDA7_B, SEL_I2C7_1),
  823. PINMUX_IPSR_MSEL(IP7_15_12, VI5_DATA5_B, SEL_VIN5_1),
  824. PINMUX_IPSR_GPSR(IP7_19_16, D15),
  825. PINMUX_IPSR_GPSR(IP7_19_16, MSIOF2_SS1_A),
  826. PINMUX_IPSR_GPSR(IP7_19_16, HTX3_A),
  827. PINMUX_IPSR_GPSR(IP7_19_16, MSIOF3_SS1_A),
  828. PINMUX_IPSR_GPSR(IP7_19_16, DU_DG3),
  829. PINMUX_IPSR_GPSR(IP7_19_16, LCDOUT11),
  830. PINMUX_IPSR_GPSR(IP7_23_20, SCL4),
  831. PINMUX_IPSR_GPSR(IP7_23_20, CS1_N_A26),
  832. PINMUX_IPSR_GPSR(IP7_23_20, DU_DOTCLKIN0),
  833. PINMUX_IPSR_MSEL(IP7_23_20, VI4_DATA6_B, SEL_VIN4_1),
  834. PINMUX_IPSR_MSEL(IP7_23_20, VI5_DATA6_B, SEL_VIN5_1),
  835. PINMUX_IPSR_GPSR(IP7_23_20, QCLK),
  836. PINMUX_IPSR_GPSR(IP7_27_24, SDA4),
  837. PINMUX_IPSR_GPSR(IP7_27_24, WE1_N),
  838. PINMUX_IPSR_MSEL(IP7_27_24, VI4_DATA7_B, SEL_VIN4_1),
  839. PINMUX_IPSR_MSEL(IP7_27_24, VI5_DATA7_B, SEL_VIN5_1),
  840. PINMUX_IPSR_GPSR(IP7_27_24, QPOLB),
  841. PINMUX_IPSR_GPSR(IP7_31_28, SD0_CLK),
  842. PINMUX_IPSR_GPSR(IP7_31_28, NFDATA8),
  843. PINMUX_IPSR_MSEL(IP7_31_28, SCL1_C, SEL_I2C1_2),
  844. PINMUX_IPSR_MSEL(IP7_31_28, HSCK1_B, SEL_HSCIF1_1),
  845. PINMUX_IPSR_MSEL(IP7_31_28, SDA2_E, SEL_I2C2_4),
  846. PINMUX_IPSR_MSEL(IP7_31_28, FMCLK_B, SEL_FM_1),
  847. /* IPSR8 */
  848. PINMUX_IPSR_GPSR(IP8_3_0, SD0_CMD),
  849. PINMUX_IPSR_GPSR(IP8_3_0, NFDATA9),
  850. PINMUX_IPSR_MSEL(IP8_3_0, HRX1_B, SEL_HSCIF1_1),
  851. PINMUX_IPSR_MSEL(IP8_3_0, SPEEDIN_B, SEL_SPEED_PULSE_IF_1),
  852. PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT0),
  853. PINMUX_IPSR_GPSR(IP8_7_4, NFDATA10),
  854. PINMUX_IPSR_GPSR(IP8_7_4, HTX1_B),
  855. PINMUX_IPSR_MSEL(IP8_7_4, REMOCON_B, SEL_REMOCON_1),
  856. PINMUX_IPSR_GPSR(IP8_11_8, SD0_DAT1),
  857. PINMUX_IPSR_GPSR(IP8_11_8, NFDATA11),
  858. PINMUX_IPSR_MSEL(IP8_11_8, SDA2_C, SEL_I2C2_2),
  859. PINMUX_IPSR_MSEL(IP8_11_8, HCTS1_N_B, SEL_HSCIF1_1),
  860. PINMUX_IPSR_MSEL(IP8_11_8, FMIN_B, SEL_FM_1),
  861. PINMUX_IPSR_GPSR(IP8_15_12, SD0_DAT2),
  862. PINMUX_IPSR_GPSR(IP8_15_12, NFDATA12),
  863. PINMUX_IPSR_MSEL(IP8_15_12, SCL2_C, SEL_I2C2_2),
  864. PINMUX_IPSR_MSEL(IP8_15_12, HRTS1_N_B, SEL_HSCIF1_1),
  865. PINMUX_IPSR_GPSR(IP8_15_12, BPFCLK_B),
  866. PINMUX_IPSR_GPSR(IP8_19_16, SD0_DAT3),
  867. PINMUX_IPSR_GPSR(IP8_19_16, NFDATA13),
  868. PINMUX_IPSR_MSEL(IP8_19_16, SDA1_C, SEL_I2C1_2),
  869. PINMUX_IPSR_MSEL(IP8_19_16, SCL2_E, SEL_I2C2_4),
  870. PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_C, SEL_SPEED_PULSE_IF_2),
  871. PINMUX_IPSR_MSEL(IP8_19_16, REMOCON_C, SEL_REMOCON_2),
  872. PINMUX_IPSR_GPSR(IP8_23_20, SD1_CLK),
  873. PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDFC_1),
  874. PINMUX_IPSR_GPSR(IP8_27_24, SD1_CMD),
  875. PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDFC_1),
  876. PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT0),
  877. PINMUX_IPSR_MSEL(IP8_31_28, NFWP_N_B, SEL_NDFC_1),
  878. /* IPSR9 */
  879. PINMUX_IPSR_GPSR(IP9_3_0, SD1_DAT1),
  880. PINMUX_IPSR_MSEL(IP9_3_0, NFCE_N_B, SEL_NDFC_1),
  881. PINMUX_IPSR_GPSR(IP9_7_4, SD1_DAT2),
  882. PINMUX_IPSR_MSEL(IP9_7_4, NFALE_B, SEL_NDFC_1),
  883. PINMUX_IPSR_GPSR(IP9_11_8, SD1_DAT3),
  884. PINMUX_IPSR_MSEL(IP9_11_8, NFRB_N_B, SEL_NDFC_1),
  885. PINMUX_IPSR_GPSR(IP9_15_12, SD3_CLK),
  886. PINMUX_IPSR_GPSR(IP9_15_12, NFWE_N),
  887. PINMUX_IPSR_GPSR(IP9_19_16, SD3_CMD),
  888. PINMUX_IPSR_GPSR(IP9_19_16, NFRE_N),
  889. PINMUX_IPSR_GPSR(IP9_23_20, SD3_DAT0),
  890. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA0),
  891. PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT1),
  892. PINMUX_IPSR_GPSR(IP9_27_24, NFDATA1),
  893. PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT2),
  894. PINMUX_IPSR_GPSR(IP9_31_28, NFDATA2),
  895. /* IPSR10 */
  896. PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT3),
  897. PINMUX_IPSR_GPSR(IP10_3_0, NFDATA3),
  898. PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT4),
  899. PINMUX_IPSR_GPSR(IP10_7_4, NFDATA4),
  900. PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT5),
  901. PINMUX_IPSR_GPSR(IP10_11_8, NFDATA5),
  902. PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT6),
  903. PINMUX_IPSR_GPSR(IP10_15_12, NFDATA6),
  904. PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT7),
  905. PINMUX_IPSR_GPSR(IP10_19_16, NFDATA7),
  906. PINMUX_IPSR_GPSR(IP10_23_20, SD3_DS),
  907. PINMUX_IPSR_GPSR(IP10_23_20, NFCLE),
  908. PINMUX_IPSR_GPSR(IP10_27_24, SD0_CD),
  909. PINMUX_IPSR_GPSR(IP10_27_24, NFALE_A),
  910. PINMUX_IPSR_GPSR(IP10_27_24, SD3_CD),
  911. PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
  912. PINMUX_IPSR_MSEL(IP10_27_24, SCL2_B, SEL_I2C2_1),
  913. PINMUX_IPSR_MSEL(IP10_27_24, TCLK1_A, SEL_TIMER_TMU_0),
  914. PINMUX_IPSR_MSEL(IP10_27_24, SSI_SCK2_B, SEL_SSI2_1),
  915. PINMUX_IPSR_GPSR(IP10_27_24, TS_SCK0),
  916. PINMUX_IPSR_GPSR(IP10_31_28, SD0_WP),
  917. PINMUX_IPSR_GPSR(IP10_31_28, NFRB_N_A),
  918. PINMUX_IPSR_GPSR(IP10_31_28, SD3_WP),
  919. PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
  920. PINMUX_IPSR_MSEL(IP10_31_28, SDA2_B, SEL_I2C2_1),
  921. PINMUX_IPSR_MSEL(IP10_31_28, TCLK2_A, SEL_TIMER_TMU_0),
  922. PINMUX_IPSR_MSEL(IP10_31_28, SSI_WS2_B, SEL_SSI2_1),
  923. PINMUX_IPSR_GPSR(IP10_31_28, TS_SDAT0),
  924. /* IPSR11 */
  925. PINMUX_IPSR_GPSR(IP11_3_0, SD1_CD),
  926. PINMUX_IPSR_MSEL(IP11_3_0, NFCE_N_A, SEL_NDFC_0),
  927. PINMUX_IPSR_GPSR(IP11_3_0, SSI_SCK1),
  928. PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
  929. PINMUX_IPSR_GPSR(IP11_3_0, TS_SDEN0),
  930. PINMUX_IPSR_GPSR(IP11_7_4, SD1_WP),
  931. PINMUX_IPSR_MSEL(IP11_7_4, NFWP_N_A, SEL_NDFC_0),
  932. PINMUX_IPSR_GPSR(IP11_7_4, SSI_WS1),
  933. PINMUX_IPSR_MSEL(IP11_7_4, RIF0_SYNC_B, SEL_DRIF0_1),
  934. PINMUX_IPSR_GPSR(IP11_7_4, TS_SPSYNC0),
  935. PINMUX_IPSR_MSEL(IP11_11_8, RX0_A, SEL_SCIF0_0),
  936. PINMUX_IPSR_MSEL(IP11_11_8, HRX1_A, SEL_HSCIF1_0),
  937. PINMUX_IPSR_MSEL(IP11_11_8, SSI_SCK2_A, SEL_SSI2_0),
  938. PINMUX_IPSR_GPSR(IP11_11_8, RIF1_SYNC),
  939. PINMUX_IPSR_GPSR(IP11_11_8, TS_SCK1),
  940. PINMUX_IPSR_GPSR(IP11_15_12, TX0_A),
  941. PINMUX_IPSR_GPSR(IP11_15_12, HTX1_A),
  942. PINMUX_IPSR_MSEL(IP11_15_12, SSI_WS2_A, SEL_SSI2_0),
  943. PINMUX_IPSR_GPSR(IP11_15_12, RIF1_D0),
  944. PINMUX_IPSR_GPSR(IP11_15_12, TS_SDAT1),
  945. PINMUX_IPSR_MSEL(IP11_19_16, CTS0_N_A, SEL_SCIF0_0),
  946. PINMUX_IPSR_MSEL(IP11_19_16, NFDATA14_A, SEL_NDFC_0),
  947. PINMUX_IPSR_GPSR(IP11_19_16, AUDIO_CLKOUT_A),
  948. PINMUX_IPSR_GPSR(IP11_19_16, RIF1_D1),
  949. PINMUX_IPSR_MSEL(IP11_19_16, SCIF_CLK_A, SEL_SCIF_0),
  950. PINMUX_IPSR_MSEL(IP11_19_16, FMCLK_A, SEL_FM_0),
  951. PINMUX_IPSR_MSEL(IP11_23_20, RTS0_N_TANS_A, SEL_SCIF0_0),
  952. PINMUX_IPSR_MSEL(IP11_23_20, NFDATA15_A, SEL_NDFC_0),
  953. PINMUX_IPSR_GPSR(IP11_23_20, AUDIO_CLKOUT1_A),
  954. PINMUX_IPSR_GPSR(IP11_23_20, RIF1_CLK),
  955. PINMUX_IPSR_MSEL(IP11_23_20, SCL2_A, SEL_I2C2_0),
  956. PINMUX_IPSR_MSEL(IP11_23_20, FMIN_A, SEL_FM_0),
  957. PINMUX_IPSR_MSEL(IP11_27_24, SCK0_A, SEL_SCIF0_0),
  958. PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_A, SEL_HSCIF1_0),
  959. PINMUX_IPSR_GPSR(IP11_27_24, USB3HS0_ID),
  960. PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS),
  961. PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
  962. PINMUX_IPSR_MSEL(IP11_27_24, FMCLK_C, SEL_FM_2),
  963. PINMUX_IPSR_GPSR(IP11_27_24, USB0_ID),
  964. PINMUX_IPSR_GPSR(IP11_31_28, RX1),
  965. PINMUX_IPSR_MSEL(IP11_31_28, HRX2_B, SEL_HSCIF2_1),
  966. PINMUX_IPSR_MSEL(IP11_31_28, SSI_SCK9_B, SEL_SSI9_1),
  967. PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1_B),
  968. /* IPSR12 */
  969. PINMUX_IPSR_GPSR(IP12_3_0, TX1),
  970. PINMUX_IPSR_GPSR(IP12_3_0, HTX2_B),
  971. PINMUX_IPSR_MSEL(IP12_3_0, SSI_WS9_B, SEL_SSI9_1),
  972. PINMUX_IPSR_GPSR(IP12_3_0, AUDIO_CLKOUT3_B),
  973. PINMUX_IPSR_GPSR(IP12_7_4, SCK2_A),
  974. PINMUX_IPSR_MSEL(IP12_7_4, HSCK0_A, SEL_HSCIF0_0),
  975. PINMUX_IPSR_MSEL(IP12_7_4, AUDIO_CLKB_A, SEL_ADGB_0),
  976. PINMUX_IPSR_GPSR(IP12_7_4, CTS1_N),
  977. PINMUX_IPSR_MSEL(IP12_7_4, RIF0_CLK_A, SEL_DRIF0_0),
  978. PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_A, SEL_REMOCON_0),
  979. PINMUX_IPSR_MSEL(IP12_7_4, SCIF_CLK_B, SEL_SCIF_1),
  980. PINMUX_IPSR_GPSR(IP12_11_8, TX2_A),
  981. PINMUX_IPSR_MSEL(IP12_11_8, HRX0_A, SEL_HSCIF0_0),
  982. PINMUX_IPSR_GPSR(IP12_11_8, AUDIO_CLKOUT2_A),
  983. PINMUX_IPSR_MSEL(IP12_11_8, SCL1_A, SEL_I2C1_0),
  984. PINMUX_IPSR_MSEL(IP12_11_8, FSO_CFE_0_N_A, SEL_FSO_0),
  985. PINMUX_IPSR_GPSR(IP12_11_8, TS_SDEN1),
  986. PINMUX_IPSR_GPSR(IP12_15_12, RX2_A),
  987. PINMUX_IPSR_GPSR(IP12_15_12, HTX0_A),
  988. PINMUX_IPSR_GPSR(IP12_15_12, AUDIO_CLKOUT3_A),
  989. PINMUX_IPSR_MSEL(IP12_15_12, SDA1_A, SEL_I2C1_0),
  990. PINMUX_IPSR_MSEL(IP12_15_12, FSO_CFE_1_N_A, SEL_FSO_0),
  991. PINMUX_IPSR_GPSR(IP12_15_12, TS_SPSYNC1),
  992. PINMUX_IPSR_GPSR(IP12_19_16, MSIOF0_SCK),
  993. PINMUX_IPSR_GPSR(IP12_19_16, SSI_SCK78),
  994. PINMUX_IPSR_GPSR(IP12_23_20, MSIOF0_RXD),
  995. PINMUX_IPSR_GPSR(IP12_23_20, SSI_WS78),
  996. PINMUX_IPSR_GPSR(IP12_23_20, TX2_B),
  997. PINMUX_IPSR_GPSR(IP12_27_24, MSIOF0_TXD),
  998. PINMUX_IPSR_GPSR(IP12_27_24, SSI_SDATA7),
  999. PINMUX_IPSR_GPSR(IP12_27_24, RX2_B),
  1000. PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
  1001. PINMUX_IPSR_GPSR(IP12_31_28, AUDIO_CLKOUT_B),
  1002. PINMUX_IPSR_GPSR(IP12_31_28, SSI_SDATA8),
  1003. /* IPSR13 */
  1004. PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
  1005. PINMUX_IPSR_MSEL(IP13_3_0, HRX2_A, SEL_HSCIF2_0),
  1006. PINMUX_IPSR_GPSR(IP13_3_0, SSI_SCK4),
  1007. PINMUX_IPSR_MSEL(IP13_3_0, HCTS0_N_A, SEL_HSCIF0_0),
  1008. PINMUX_IPSR_GPSR(IP13_3_0, BPFCLK_C),
  1009. PINMUX_IPSR_MSEL(IP13_3_0, SPEEDIN_A, SEL_SPEED_PULSE_IF_0),
  1010. PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
  1011. PINMUX_IPSR_GPSR(IP13_7_4, HTX2_A),
  1012. PINMUX_IPSR_GPSR(IP13_7_4, SSI_WS4),
  1013. PINMUX_IPSR_MSEL(IP13_7_4, HRTS0_N_A, SEL_HSCIF0_0),
  1014. PINMUX_IPSR_MSEL(IP13_7_4, FMIN_C, SEL_FM_2),
  1015. PINMUX_IPSR_GPSR(IP13_7_4, BPFCLK_A),
  1016. PINMUX_IPSR_GPSR(IP13_11_8, SSI_SDATA9),
  1017. PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKC_A, SEL_ADGC_0),
  1018. PINMUX_IPSR_GPSR(IP13_11_8, SCK1),
  1019. PINMUX_IPSR_GPSR(IP13_15_12, MLB_CLK),
  1020. PINMUX_IPSR_MSEL(IP13_15_12, RX0_B, SEL_SCIF0_1),
  1021. PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_A, SEL_DRIF0_0),
  1022. PINMUX_IPSR_MSEL(IP13_15_12, SCL1_B, SEL_I2C1_1),
  1023. PINMUX_IPSR_MSEL(IP13_15_12, TCLK1_B, SEL_TIMER_TMU_1),
  1024. PINMUX_IPSR_GPSR(IP13_15_12, SIM0_RST_A),
  1025. PINMUX_IPSR_GPSR(IP13_19_16, MLB_SIG),
  1026. PINMUX_IPSR_MSEL(IP13_19_16, SCK0_B, SEL_SCIF0_1),
  1027. PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_A, SEL_DRIF0_0),
  1028. PINMUX_IPSR_MSEL(IP13_19_16, SDA1_B, SEL_I2C1_1),
  1029. PINMUX_IPSR_MSEL(IP13_19_16, TCLK2_B, SEL_TIMER_TMU_1),
  1030. PINMUX_IPSR_MSEL(IP13_19_16, SIM0_D_A, SEL_SIMCARD_0),
  1031. PINMUX_IPSR_GPSR(IP13_23_20, MLB_DAT),
  1032. PINMUX_IPSR_GPSR(IP13_23_20, TX0_B),
  1033. PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_A, SEL_DRIF0_0),
  1034. PINMUX_IPSR_GPSR(IP13_23_20, SIM0_CLK_A),
  1035. PINMUX_IPSR_GPSR(IP13_27_24, SSI_SCK01239),
  1036. PINMUX_IPSR_GPSR(IP13_31_28, SSI_WS01239),
  1037. /* IPSR14 */
  1038. PINMUX_IPSR_GPSR(IP14_3_0, SSI_SDATA0),
  1039. PINMUX_IPSR_GPSR(IP14_7_4, SSI_SDATA1),
  1040. PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_B, SEL_ADGC_1),
  1041. PINMUX_IPSR_MSEL(IP14_7_4, PWM0_B, SEL_PWM0_1),
  1042. PINMUX_IPSR_GPSR(IP14_11_8, SSI_SDATA2),
  1043. PINMUX_IPSR_GPSR(IP14_11_8, AUDIO_CLKOUT2_B),
  1044. PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK9_A, SEL_SSI9_0),
  1045. PINMUX_IPSR_MSEL(IP14_11_8, PWM1_B, SEL_PWM1_1),
  1046. PINMUX_IPSR_GPSR(IP14_15_12, SSI_SCK349),
  1047. PINMUX_IPSR_MSEL(IP14_15_12, PWM2_C, SEL_PWM2_2),
  1048. PINMUX_IPSR_GPSR(IP14_19_16, SSI_WS349),
  1049. PINMUX_IPSR_MSEL(IP14_19_16, PWM3_C, SEL_PWM3_2),
  1050. PINMUX_IPSR_GPSR(IP14_23_20, SSI_SDATA3),
  1051. PINMUX_IPSR_GPSR(IP14_23_20, AUDIO_CLKOUT1_C),
  1052. PINMUX_IPSR_MSEL(IP14_23_20, AUDIO_CLKB_B, SEL_ADGB_1),
  1053. PINMUX_IPSR_MSEL(IP14_23_20, PWM4_B, SEL_PWM4_1),
  1054. PINMUX_IPSR_GPSR(IP14_27_24, SSI_SDATA4),
  1055. PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS9_A, SEL_SSI9_0),
  1056. PINMUX_IPSR_MSEL(IP14_27_24, PWM5_B, SEL_PWM5_1),
  1057. PINMUX_IPSR_GPSR(IP14_31_28, SSI_SCK5),
  1058. PINMUX_IPSR_MSEL(IP14_31_28, HRX0_B, SEL_HSCIF0_1),
  1059. PINMUX_IPSR_GPSR(IP14_31_28, USB0_PWEN_B),
  1060. PINMUX_IPSR_MSEL(IP14_31_28, SCL2_D, SEL_I2C2_3),
  1061. PINMUX_IPSR_MSEL(IP14_31_28, PWM6_B, SEL_PWM6_1),
  1062. /* IPSR15 */
  1063. PINMUX_IPSR_GPSR(IP15_3_0, SSI_WS5),
  1064. PINMUX_IPSR_GPSR(IP15_3_0, HTX0_B),
  1065. PINMUX_IPSR_MSEL(IP15_3_0, USB0_OVC_B, SEL_USB_20_CH0_1),
  1066. PINMUX_IPSR_MSEL(IP15_3_0, SDA2_D, SEL_I2C2_3),
  1067. PINMUX_IPSR_GPSR(IP15_7_4, SSI_SDATA5),
  1068. PINMUX_IPSR_MSEL(IP15_7_4, HSCK0_B, SEL_HSCIF0_1),
  1069. PINMUX_IPSR_MSEL(IP15_7_4, AUDIO_CLKB_C, SEL_ADGB_2),
  1070. PINMUX_IPSR_GPSR(IP15_7_4, TPU0TO0),
  1071. PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK6),
  1072. PINMUX_IPSR_MSEL(IP15_11_8, HSCK2_A, SEL_HSCIF2_0),
  1073. PINMUX_IPSR_MSEL(IP15_11_8, AUDIO_CLKC_C, SEL_ADGC_2),
  1074. PINMUX_IPSR_GPSR(IP15_11_8, TPU0TO1),
  1075. PINMUX_IPSR_MSEL(IP15_11_8, FSO_CFE_0_N_B, SEL_FSO_1),
  1076. PINMUX_IPSR_GPSR(IP15_11_8, SIM0_RST_B),
  1077. PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS6),
  1078. PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
  1079. PINMUX_IPSR_GPSR(IP15_15_12, AUDIO_CLKOUT2_C),
  1080. PINMUX_IPSR_GPSR(IP15_15_12, TPU0TO2),
  1081. PINMUX_IPSR_MSEL(IP15_15_12, SDA1_D, SEL_I2C1_3),
  1082. PINMUX_IPSR_MSEL(IP15_15_12, FSO_CFE_1_N_B, SEL_FSO_1),
  1083. PINMUX_IPSR_MSEL(IP15_15_12, SIM0_D_B, SEL_SIMCARD_1),
  1084. PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA6),
  1085. PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
  1086. PINMUX_IPSR_GPSR(IP15_19_16, AUDIO_CLKOUT3_C),
  1087. PINMUX_IPSR_GPSR(IP15_19_16, TPU0TO3),
  1088. PINMUX_IPSR_MSEL(IP15_19_16, SCL1_D, SEL_I2C1_3),
  1089. PINMUX_IPSR_MSEL(IP15_19_16, FSO_TOE_N_B, SEL_FSO_1),
  1090. PINMUX_IPSR_GPSR(IP15_19_16, SIM0_CLK_B),
  1091. PINMUX_IPSR_GPSR(IP15_23_20, AUDIO_CLKA),
  1092. PINMUX_IPSR_GPSR(IP15_27_24, USB30_PWEN),
  1093. PINMUX_IPSR_GPSR(IP15_27_24, USB0_PWEN_A),
  1094. PINMUX_IPSR_GPSR(IP15_31_28, USB30_OVC),
  1095. PINMUX_IPSR_MSEL(IP15_31_28, USB0_OVC_A, SEL_USB_20_CH0_0),
  1096. /*
  1097. * Static pins can not be muxed between different functions but
  1098. * still need mark entries in the pinmux list. Add each static
  1099. * pin to the list without an associated function. The sh-pfc
  1100. * core will do the right thing and skip trying to mux the pin
  1101. * while still applying configuration to it.
  1102. */
  1103. #define FM(x) PINMUX_DATA(x##_MARK, 0),
  1104. PINMUX_STATIC
  1105. #undef FM
  1106. };
  1107. /*
  1108. * R8A77990 has 7 banks with 32 GPIOs in each => 224 GPIOs.
  1109. * Physical layout rows: A - AE, cols: 1 - 25.
  1110. */
  1111. #define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
  1112. #define PIN_NUMBER(r, c) (((r) - 'A') * 25 + (c) + 300)
  1113. #define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
  1114. #define PIN_NONE U16_MAX
  1115. static const struct sh_pfc_pin pinmux_pins[] = {
  1116. PINMUX_GPIO_GP_ALL(),
  1117. /*
  1118. * Pins not associated with a GPIO port.
  1119. *
  1120. * The pin positions are different between different R8A77990
  1121. * packages, all that is needed for the pfc driver is a unique
  1122. * number for each pin. To this end use the pin layout from
  1123. * R8A77990 to calculate a unique number for each pin.
  1124. */
  1125. SH_PFC_PIN_NAMED_CFG('F', 1, TRST_N, CFG_FLAGS),
  1126. SH_PFC_PIN_NAMED_CFG('F', 3, TMS, CFG_FLAGS),
  1127. SH_PFC_PIN_NAMED_CFG('F', 4, TCK, CFG_FLAGS),
  1128. SH_PFC_PIN_NAMED_CFG('G', 2, TDI, CFG_FLAGS),
  1129. SH_PFC_PIN_NAMED_CFG('G', 3, FSCLKST_N, CFG_FLAGS),
  1130. SH_PFC_PIN_NAMED_CFG('H', 1, ASEBRK, CFG_FLAGS),
  1131. SH_PFC_PIN_NAMED_CFG('N', 1, AVB_TXC, CFG_FLAGS),
  1132. SH_PFC_PIN_NAMED_CFG('N', 2, AVB_TD0, CFG_FLAGS),
  1133. SH_PFC_PIN_NAMED_CFG('N', 3, AVB_TD1, CFG_FLAGS),
  1134. SH_PFC_PIN_NAMED_CFG('N', 5, AVB_TD2, CFG_FLAGS),
  1135. SH_PFC_PIN_NAMED_CFG('N', 6, AVB_TD3, CFG_FLAGS),
  1136. SH_PFC_PIN_NAMED_CFG('P', 3, AVB_TX_CTL, CFG_FLAGS),
  1137. SH_PFC_PIN_NAMED_CFG('P', 4, AVB_MDIO, CFG_FLAGS),
  1138. SH_PFC_PIN_NAMED_CFG('P', 5, AVB_MDC, CFG_FLAGS),
  1139. SH_PFC_PIN_NAMED_CFG('T', 21, MLB_REF, CFG_FLAGS),
  1140. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 3, PRESETOUT_N, CFG_FLAGS),
  1141. };
  1142. /* - EtherAVB --------------------------------------------------------------- */
  1143. static const unsigned int avb_link_pins[] = {
  1144. /* AVB_LINK */
  1145. RCAR_GP_PIN(2, 23),
  1146. };
  1147. static const unsigned int avb_link_mux[] = {
  1148. AVB_LINK_MARK,
  1149. };
  1150. static const unsigned int avb_magic_pins[] = {
  1151. /* AVB_MAGIC */
  1152. RCAR_GP_PIN(2, 22),
  1153. };
  1154. static const unsigned int avb_magic_mux[] = {
  1155. AVB_MAGIC_MARK,
  1156. };
  1157. static const unsigned int avb_phy_int_pins[] = {
  1158. /* AVB_PHY_INT */
  1159. RCAR_GP_PIN(2, 21),
  1160. };
  1161. static const unsigned int avb_phy_int_mux[] = {
  1162. AVB_PHY_INT_MARK,
  1163. };
  1164. static const unsigned int avb_mii_pins[] = {
  1165. /*
  1166. * AVB_RX_CTL, AVB_RXC, AVB_RD0,
  1167. * AVB_RD1, AVB_RD2, AVB_RD3,
  1168. * AVB_TXCREFCLK
  1169. */
  1170. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  1171. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  1172. RCAR_GP_PIN(2, 20),
  1173. };
  1174. static const unsigned int avb_mii_mux[] = {
  1175. AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
  1176. AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
  1177. AVB_TXCREFCLK_MARK,
  1178. };
  1179. static const unsigned int avb_avtp_pps_pins[] = {
  1180. /* AVB_AVTP_PPS */
  1181. RCAR_GP_PIN(1, 2),
  1182. };
  1183. static const unsigned int avb_avtp_pps_mux[] = {
  1184. AVB_AVTP_PPS_MARK,
  1185. };
  1186. static const unsigned int avb_avtp_match_a_pins[] = {
  1187. /* AVB_AVTP_MATCH_A */
  1188. RCAR_GP_PIN(2, 24),
  1189. };
  1190. static const unsigned int avb_avtp_match_a_mux[] = {
  1191. AVB_AVTP_MATCH_A_MARK,
  1192. };
  1193. static const unsigned int avb_avtp_capture_a_pins[] = {
  1194. /* AVB_AVTP_CAPTURE_A */
  1195. RCAR_GP_PIN(2, 25),
  1196. };
  1197. static const unsigned int avb_avtp_capture_a_mux[] = {
  1198. AVB_AVTP_CAPTURE_A_MARK,
  1199. };
  1200. /* - I2C -------------------------------------------------------------------- */
  1201. static const unsigned int i2c1_a_pins[] = {
  1202. /* SCL, SDA */
  1203. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1204. };
  1205. static const unsigned int i2c1_a_mux[] = {
  1206. SCL1_A_MARK, SDA1_A_MARK,
  1207. };
  1208. static const unsigned int i2c1_b_pins[] = {
  1209. /* SCL, SDA */
  1210. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  1211. };
  1212. static const unsigned int i2c1_b_mux[] = {
  1213. SCL1_B_MARK, SDA1_B_MARK,
  1214. };
  1215. static const unsigned int i2c1_c_pins[] = {
  1216. /* SCL, SDA */
  1217. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 5),
  1218. };
  1219. static const unsigned int i2c1_c_mux[] = {
  1220. SCL1_C_MARK, SDA1_C_MARK,
  1221. };
  1222. static const unsigned int i2c1_d_pins[] = {
  1223. /* SCL, SDA */
  1224. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
  1225. };
  1226. static const unsigned int i2c1_d_mux[] = {
  1227. SCL1_D_MARK, SDA1_D_MARK,
  1228. };
  1229. static const unsigned int i2c2_a_pins[] = {
  1230. /* SCL, SDA */
  1231. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 0),
  1232. };
  1233. static const unsigned int i2c2_a_mux[] = {
  1234. SCL2_A_MARK, SDA2_A_MARK,
  1235. };
  1236. static const unsigned int i2c2_b_pins[] = {
  1237. /* SCL, SDA */
  1238. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  1239. };
  1240. static const unsigned int i2c2_b_mux[] = {
  1241. SCL2_B_MARK, SDA2_B_MARK,
  1242. };
  1243. static const unsigned int i2c2_c_pins[] = {
  1244. /* SCL, SDA */
  1245. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
  1246. };
  1247. static const unsigned int i2c2_c_mux[] = {
  1248. SCL2_C_MARK, SDA2_C_MARK,
  1249. };
  1250. static const unsigned int i2c2_d_pins[] = {
  1251. /* SCL, SDA */
  1252. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  1253. };
  1254. static const unsigned int i2c2_d_mux[] = {
  1255. SCL2_D_MARK, SDA2_D_MARK,
  1256. };
  1257. static const unsigned int i2c2_e_pins[] = {
  1258. /* SCL, SDA */
  1259. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 0),
  1260. };
  1261. static const unsigned int i2c2_e_mux[] = {
  1262. SCL2_E_MARK, SDA2_E_MARK,
  1263. };
  1264. static const unsigned int i2c4_pins[] = {
  1265. /* SCL, SDA */
  1266. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  1267. };
  1268. static const unsigned int i2c4_mux[] = {
  1269. SCL4_MARK, SDA4_MARK,
  1270. };
  1271. static const unsigned int i2c5_pins[] = {
  1272. /* SCL, SDA */
  1273. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  1274. };
  1275. static const unsigned int i2c5_mux[] = {
  1276. SCL5_MARK, SDA5_MARK,
  1277. };
  1278. static const unsigned int i2c6_a_pins[] = {
  1279. /* SCL, SDA */
  1280. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
  1281. };
  1282. static const unsigned int i2c6_a_mux[] = {
  1283. SCL6_A_MARK, SDA6_A_MARK,
  1284. };
  1285. static const unsigned int i2c6_b_pins[] = {
  1286. /* SCL, SDA */
  1287. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
  1288. };
  1289. static const unsigned int i2c6_b_mux[] = {
  1290. SCL6_B_MARK, SDA6_B_MARK,
  1291. };
  1292. static const unsigned int i2c7_a_pins[] = {
  1293. /* SCL, SDA */
  1294. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25),
  1295. };
  1296. static const unsigned int i2c7_a_mux[] = {
  1297. SCL7_A_MARK, SDA7_A_MARK,
  1298. };
  1299. static const unsigned int i2c7_b_pins[] = {
  1300. /* SCL, SDA */
  1301. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
  1302. };
  1303. static const unsigned int i2c7_b_mux[] = {
  1304. SCL7_B_MARK, SDA7_B_MARK,
  1305. };
  1306. /* - SCIF0 ------------------------------------------------------------------ */
  1307. static const unsigned int scif0_data_a_pins[] = {
  1308. /* RX, TX */
  1309. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1310. };
  1311. static const unsigned int scif0_data_a_mux[] = {
  1312. RX0_A_MARK, TX0_A_MARK,
  1313. };
  1314. static const unsigned int scif0_clk_a_pins[] = {
  1315. /* SCK */
  1316. RCAR_GP_PIN(5, 0),
  1317. };
  1318. static const unsigned int scif0_clk_a_mux[] = {
  1319. SCK0_A_MARK,
  1320. };
  1321. static const unsigned int scif0_ctrl_a_pins[] = {
  1322. /* RTS, CTS */
  1323. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  1324. };
  1325. static const unsigned int scif0_ctrl_a_mux[] = {
  1326. RTS0_N_TANS_A_MARK, CTS0_N_A_MARK,
  1327. };
  1328. static const unsigned int scif0_data_b_pins[] = {
  1329. /* RX, TX */
  1330. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
  1331. };
  1332. static const unsigned int scif0_data_b_mux[] = {
  1333. RX0_B_MARK, TX0_B_MARK,
  1334. };
  1335. static const unsigned int scif0_clk_b_pins[] = {
  1336. /* SCK */
  1337. RCAR_GP_PIN(5, 18),
  1338. };
  1339. static const unsigned int scif0_clk_b_mux[] = {
  1340. SCK0_B_MARK,
  1341. };
  1342. /* - SCIF1 ------------------------------------------------------------------ */
  1343. static const unsigned int scif1_data_pins[] = {
  1344. /* RX, TX */
  1345. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  1346. };
  1347. static const unsigned int scif1_data_mux[] = {
  1348. RX1_MARK, TX1_MARK,
  1349. };
  1350. static const unsigned int scif1_clk_pins[] = {
  1351. /* SCK */
  1352. RCAR_GP_PIN(5, 16),
  1353. };
  1354. static const unsigned int scif1_clk_mux[] = {
  1355. SCK1_MARK,
  1356. };
  1357. static const unsigned int scif1_ctrl_pins[] = {
  1358. /* RTS, CTS */
  1359. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 7),
  1360. };
  1361. static const unsigned int scif1_ctrl_mux[] = {
  1362. RTS1_N_TANS_MARK, CTS1_N_MARK,
  1363. };
  1364. /* - SCIF2 ------------------------------------------------------------------ */
  1365. static const unsigned int scif2_data_a_pins[] = {
  1366. /* RX, TX */
  1367. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
  1368. };
  1369. static const unsigned int scif2_data_a_mux[] = {
  1370. RX2_A_MARK, TX2_A_MARK,
  1371. };
  1372. static const unsigned int scif2_clk_a_pins[] = {
  1373. /* SCK */
  1374. RCAR_GP_PIN(5, 7),
  1375. };
  1376. static const unsigned int scif2_clk_a_mux[] = {
  1377. SCK2_A_MARK,
  1378. };
  1379. static const unsigned int scif2_data_b_pins[] = {
  1380. /* RX, TX */
  1381. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
  1382. };
  1383. static const unsigned int scif2_data_b_mux[] = {
  1384. RX2_B_MARK, TX2_B_MARK,
  1385. };
  1386. /* - SCIF3 ------------------------------------------------------------------ */
  1387. static const unsigned int scif3_data_a_pins[] = {
  1388. /* RX, TX */
  1389. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1390. };
  1391. static const unsigned int scif3_data_a_mux[] = {
  1392. RX3_A_MARK, TX3_A_MARK,
  1393. };
  1394. static const unsigned int scif3_clk_a_pins[] = {
  1395. /* SCK */
  1396. RCAR_GP_PIN(0, 1),
  1397. };
  1398. static const unsigned int scif3_clk_a_mux[] = {
  1399. SCK3_A_MARK,
  1400. };
  1401. static const unsigned int scif3_ctrl_a_pins[] = {
  1402. /* RTS, CTS */
  1403. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
  1404. };
  1405. static const unsigned int scif3_ctrl_a_mux[] = {
  1406. RTS3_N_TANS_A_MARK, CTS3_N_A_MARK,
  1407. };
  1408. static const unsigned int scif3_data_b_pins[] = {
  1409. /* RX, TX */
  1410. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  1411. };
  1412. static const unsigned int scif3_data_b_mux[] = {
  1413. RX3_B_MARK, TX3_B_MARK,
  1414. };
  1415. static const unsigned int scif3_data_c_pins[] = {
  1416. /* RX, TX */
  1417. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
  1418. };
  1419. static const unsigned int scif3_data_c_mux[] = {
  1420. RX3_C_MARK, TX3_C_MARK,
  1421. };
  1422. static const unsigned int scif3_clk_c_pins[] = {
  1423. /* SCK */
  1424. RCAR_GP_PIN(2, 24),
  1425. };
  1426. static const unsigned int scif3_clk_c_mux[] = {
  1427. SCK3_C_MARK,
  1428. };
  1429. /* - SCIF4 ------------------------------------------------------------------ */
  1430. static const unsigned int scif4_data_a_pins[] = {
  1431. /* RX, TX */
  1432. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  1433. };
  1434. static const unsigned int scif4_data_a_mux[] = {
  1435. RX4_A_MARK, TX4_A_MARK,
  1436. };
  1437. static const unsigned int scif4_clk_a_pins[] = {
  1438. /* SCK */
  1439. RCAR_GP_PIN(1, 5),
  1440. };
  1441. static const unsigned int scif4_clk_a_mux[] = {
  1442. SCK4_A_MARK,
  1443. };
  1444. static const unsigned int scif4_ctrl_a_pins[] = {
  1445. /* RTS, CTS */
  1446. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
  1447. };
  1448. static const unsigned int scif4_ctrl_a_mux[] = {
  1449. RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
  1450. };
  1451. static const unsigned int scif4_data_b_pins[] = {
  1452. /* RX, TX */
  1453. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
  1454. };
  1455. static const unsigned int scif4_data_b_mux[] = {
  1456. RX4_B_MARK, TX4_B_MARK,
  1457. };
  1458. static const unsigned int scif4_clk_b_pins[] = {
  1459. /* SCK */
  1460. RCAR_GP_PIN(0, 8),
  1461. };
  1462. static const unsigned int scif4_clk_b_mux[] = {
  1463. SCK4_B_MARK,
  1464. };
  1465. static const unsigned int scif4_data_c_pins[] = {
  1466. /* RX, TX */
  1467. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  1468. };
  1469. static const unsigned int scif4_data_c_mux[] = {
  1470. RX4_C_MARK, TX4_C_MARK,
  1471. };
  1472. static const unsigned int scif4_ctrl_c_pins[] = {
  1473. /* RTS, CTS */
  1474. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
  1475. };
  1476. static const unsigned int scif4_ctrl_c_mux[] = {
  1477. RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
  1478. };
  1479. /* - SCIF5 ------------------------------------------------------------------ */
  1480. static const unsigned int scif5_data_a_pins[] = {
  1481. /* RX, TX */
  1482. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 9),
  1483. };
  1484. static const unsigned int scif5_data_a_mux[] = {
  1485. RX5_A_MARK, TX5_A_MARK,
  1486. };
  1487. static const unsigned int scif5_clk_a_pins[] = {
  1488. /* SCK */
  1489. RCAR_GP_PIN(1, 13),
  1490. };
  1491. static const unsigned int scif5_clk_a_mux[] = {
  1492. SCK5_A_MARK,
  1493. };
  1494. static const unsigned int scif5_data_b_pins[] = {
  1495. /* RX, TX */
  1496. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  1497. };
  1498. static const unsigned int scif5_data_b_mux[] = {
  1499. RX5_B_MARK, TX5_B_MARK,
  1500. };
  1501. static const unsigned int scif5_data_c_pins[] = {
  1502. /* RX, TX */
  1503. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  1504. };
  1505. static const unsigned int scif5_data_c_mux[] = {
  1506. RX5_C_MARK, TX5_C_MARK,
  1507. };
  1508. /* - SCIF Clock ------------------------------------------------------------- */
  1509. static const unsigned int scif_clk_a_pins[] = {
  1510. /* SCIF_CLK */
  1511. RCAR_GP_PIN(5, 3),
  1512. };
  1513. static const unsigned int scif_clk_a_mux[] = {
  1514. SCIF_CLK_A_MARK,
  1515. };
  1516. static const unsigned int scif_clk_b_pins[] = {
  1517. /* SCIF_CLK */
  1518. RCAR_GP_PIN(5, 7),
  1519. };
  1520. static const unsigned int scif_clk_b_mux[] = {
  1521. SCIF_CLK_B_MARK,
  1522. };
  1523. /* - USB0 ------------------------------------------------------------------- */
  1524. static const unsigned int usb0_a_pins[] = {
  1525. /* PWEN, OVC */
  1526. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
  1527. };
  1528. static const unsigned int usb0_a_mux[] = {
  1529. USB0_PWEN_A_MARK, USB0_OVC_A_MARK,
  1530. };
  1531. static const unsigned int usb0_b_pins[] = {
  1532. /* PWEN, OVC */
  1533. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  1534. };
  1535. static const unsigned int usb0_b_mux[] = {
  1536. USB0_PWEN_B_MARK, USB0_OVC_B_MARK,
  1537. };
  1538. static const unsigned int usb0_id_pins[] = {
  1539. /* ID */
  1540. RCAR_GP_PIN(5, 0)
  1541. };
  1542. static const unsigned int usb0_id_mux[] = {
  1543. USB0_ID_MARK,
  1544. };
  1545. /* - USB30 ------------------------------------------------------------------ */
  1546. static const unsigned int usb30_pins[] = {
  1547. /* PWEN, OVC */
  1548. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
  1549. };
  1550. static const unsigned int usb30_mux[] = {
  1551. USB30_PWEN_MARK, USB30_OVC_MARK,
  1552. };
  1553. static const unsigned int usb30_id_pins[] = {
  1554. /* ID */
  1555. RCAR_GP_PIN(5, 0),
  1556. };
  1557. static const unsigned int usb30_id_mux[] = {
  1558. USB3HS0_ID_MARK,
  1559. };
  1560. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1561. SH_PFC_PIN_GROUP(avb_link),
  1562. SH_PFC_PIN_GROUP(avb_magic),
  1563. SH_PFC_PIN_GROUP(avb_phy_int),
  1564. SH_PFC_PIN_GROUP(avb_mii),
  1565. SH_PFC_PIN_GROUP(avb_avtp_pps),
  1566. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  1567. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  1568. SH_PFC_PIN_GROUP(i2c1_a),
  1569. SH_PFC_PIN_GROUP(i2c1_b),
  1570. SH_PFC_PIN_GROUP(i2c1_c),
  1571. SH_PFC_PIN_GROUP(i2c1_d),
  1572. SH_PFC_PIN_GROUP(i2c2_a),
  1573. SH_PFC_PIN_GROUP(i2c2_b),
  1574. SH_PFC_PIN_GROUP(i2c2_c),
  1575. SH_PFC_PIN_GROUP(i2c2_d),
  1576. SH_PFC_PIN_GROUP(i2c2_e),
  1577. SH_PFC_PIN_GROUP(i2c4),
  1578. SH_PFC_PIN_GROUP(i2c5),
  1579. SH_PFC_PIN_GROUP(i2c6_a),
  1580. SH_PFC_PIN_GROUP(i2c6_b),
  1581. SH_PFC_PIN_GROUP(i2c7_a),
  1582. SH_PFC_PIN_GROUP(i2c7_b),
  1583. SH_PFC_PIN_GROUP(scif0_data_a),
  1584. SH_PFC_PIN_GROUP(scif0_clk_a),
  1585. SH_PFC_PIN_GROUP(scif0_ctrl_a),
  1586. SH_PFC_PIN_GROUP(scif0_data_b),
  1587. SH_PFC_PIN_GROUP(scif0_clk_b),
  1588. SH_PFC_PIN_GROUP(scif1_data),
  1589. SH_PFC_PIN_GROUP(scif1_clk),
  1590. SH_PFC_PIN_GROUP(scif1_ctrl),
  1591. SH_PFC_PIN_GROUP(scif2_data_a),
  1592. SH_PFC_PIN_GROUP(scif2_clk_a),
  1593. SH_PFC_PIN_GROUP(scif2_data_b),
  1594. SH_PFC_PIN_GROUP(scif3_data_a),
  1595. SH_PFC_PIN_GROUP(scif3_clk_a),
  1596. SH_PFC_PIN_GROUP(scif3_ctrl_a),
  1597. SH_PFC_PIN_GROUP(scif3_data_b),
  1598. SH_PFC_PIN_GROUP(scif3_data_c),
  1599. SH_PFC_PIN_GROUP(scif3_clk_c),
  1600. SH_PFC_PIN_GROUP(scif4_data_a),
  1601. SH_PFC_PIN_GROUP(scif4_clk_a),
  1602. SH_PFC_PIN_GROUP(scif4_ctrl_a),
  1603. SH_PFC_PIN_GROUP(scif4_data_b),
  1604. SH_PFC_PIN_GROUP(scif4_clk_b),
  1605. SH_PFC_PIN_GROUP(scif4_data_c),
  1606. SH_PFC_PIN_GROUP(scif4_ctrl_c),
  1607. SH_PFC_PIN_GROUP(scif5_data_a),
  1608. SH_PFC_PIN_GROUP(scif5_clk_a),
  1609. SH_PFC_PIN_GROUP(scif5_data_b),
  1610. SH_PFC_PIN_GROUP(scif5_data_c),
  1611. SH_PFC_PIN_GROUP(scif_clk_a),
  1612. SH_PFC_PIN_GROUP(scif_clk_b),
  1613. SH_PFC_PIN_GROUP(usb0_a),
  1614. SH_PFC_PIN_GROUP(usb0_b),
  1615. SH_PFC_PIN_GROUP(usb0_id),
  1616. SH_PFC_PIN_GROUP(usb30),
  1617. SH_PFC_PIN_GROUP(usb30_id),
  1618. };
  1619. static const char * const avb_groups[] = {
  1620. "avb_link",
  1621. "avb_magic",
  1622. "avb_phy_int",
  1623. "avb_mii",
  1624. "avb_avtp_pps",
  1625. "avb_avtp_match_a",
  1626. "avb_avtp_capture_a",
  1627. };
  1628. static const char * const i2c1_groups[] = {
  1629. "i2c1_a",
  1630. "i2c1_b",
  1631. "i2c1_c",
  1632. "i2c1_d",
  1633. };
  1634. static const char * const i2c2_groups[] = {
  1635. "i2c2_a",
  1636. "i2c2_b",
  1637. "i2c2_c",
  1638. "i2c2_d",
  1639. "i2c2_e",
  1640. };
  1641. static const char * const i2c4_groups[] = {
  1642. "i2c4",
  1643. };
  1644. static const char * const i2c5_groups[] = {
  1645. "i2c5",
  1646. };
  1647. static const char * const i2c6_groups[] = {
  1648. "i2c6_a",
  1649. "i2c6_b",
  1650. };
  1651. static const char * const i2c7_groups[] = {
  1652. "i2c7_a",
  1653. "i2c7_b",
  1654. };
  1655. static const char * const scif0_groups[] = {
  1656. "scif0_data_a",
  1657. "scif0_clk_a",
  1658. "scif0_ctrl_a",
  1659. "scif0_data_b",
  1660. "scif0_clk_b",
  1661. };
  1662. static const char * const scif1_groups[] = {
  1663. "scif1_data",
  1664. "scif1_clk",
  1665. "scif1_ctrl",
  1666. };
  1667. static const char * const scif2_groups[] = {
  1668. "scif2_data_a",
  1669. "scif2_clk_a",
  1670. "scif2_data_b",
  1671. };
  1672. static const char * const scif3_groups[] = {
  1673. "scif3_data_a",
  1674. "scif3_clk_a",
  1675. "scif3_ctrl_a",
  1676. "scif3_data_b",
  1677. "scif3_data_c",
  1678. "scif3_clk_c",
  1679. };
  1680. static const char * const scif4_groups[] = {
  1681. "scif4_data_a",
  1682. "scif4_clk_a",
  1683. "scif4_ctrl_a",
  1684. "scif4_data_b",
  1685. "scif4_clk_b",
  1686. "scif4_data_c",
  1687. "scif4_ctrl_c",
  1688. };
  1689. static const char * const scif5_groups[] = {
  1690. "scif5_data_a",
  1691. "scif5_clk_a",
  1692. "scif5_data_b",
  1693. "scif5_data_c",
  1694. };
  1695. static const char * const scif_clk_groups[] = {
  1696. "scif_clk_a",
  1697. "scif_clk_b",
  1698. };
  1699. static const char * const usb0_groups[] = {
  1700. "usb0_a",
  1701. "usb0_b",
  1702. "usb0_id",
  1703. };
  1704. static const char * const usb30_groups[] = {
  1705. "usb30",
  1706. "usb30_id",
  1707. };
  1708. static const struct sh_pfc_function pinmux_functions[] = {
  1709. SH_PFC_FUNCTION(avb),
  1710. SH_PFC_FUNCTION(i2c1),
  1711. SH_PFC_FUNCTION(i2c2),
  1712. SH_PFC_FUNCTION(i2c4),
  1713. SH_PFC_FUNCTION(i2c5),
  1714. SH_PFC_FUNCTION(i2c6),
  1715. SH_PFC_FUNCTION(i2c7),
  1716. SH_PFC_FUNCTION(scif0),
  1717. SH_PFC_FUNCTION(scif1),
  1718. SH_PFC_FUNCTION(scif2),
  1719. SH_PFC_FUNCTION(scif3),
  1720. SH_PFC_FUNCTION(scif4),
  1721. SH_PFC_FUNCTION(scif5),
  1722. SH_PFC_FUNCTION(scif_clk),
  1723. SH_PFC_FUNCTION(usb0),
  1724. SH_PFC_FUNCTION(usb30),
  1725. };
  1726. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1727. #define F_(x, y) FN_##y
  1728. #define FM(x) FN_##x
  1729. { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
  1730. 0, 0,
  1731. 0, 0,
  1732. 0, 0,
  1733. 0, 0,
  1734. 0, 0,
  1735. 0, 0,
  1736. 0, 0,
  1737. 0, 0,
  1738. 0, 0,
  1739. 0, 0,
  1740. 0, 0,
  1741. 0, 0,
  1742. 0, 0,
  1743. 0, 0,
  1744. GP_0_17_FN, GPSR0_17,
  1745. GP_0_16_FN, GPSR0_16,
  1746. GP_0_15_FN, GPSR0_15,
  1747. GP_0_14_FN, GPSR0_14,
  1748. GP_0_13_FN, GPSR0_13,
  1749. GP_0_12_FN, GPSR0_12,
  1750. GP_0_11_FN, GPSR0_11,
  1751. GP_0_10_FN, GPSR0_10,
  1752. GP_0_9_FN, GPSR0_9,
  1753. GP_0_8_FN, GPSR0_8,
  1754. GP_0_7_FN, GPSR0_7,
  1755. GP_0_6_FN, GPSR0_6,
  1756. GP_0_5_FN, GPSR0_5,
  1757. GP_0_4_FN, GPSR0_4,
  1758. GP_0_3_FN, GPSR0_3,
  1759. GP_0_2_FN, GPSR0_2,
  1760. GP_0_1_FN, GPSR0_1,
  1761. GP_0_0_FN, GPSR0_0, }
  1762. },
  1763. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
  1764. 0, 0,
  1765. 0, 0,
  1766. 0, 0,
  1767. 0, 0,
  1768. 0, 0,
  1769. 0, 0,
  1770. 0, 0,
  1771. 0, 0,
  1772. 0, 0,
  1773. GP_1_22_FN, GPSR1_22,
  1774. GP_1_21_FN, GPSR1_21,
  1775. GP_1_20_FN, GPSR1_20,
  1776. GP_1_19_FN, GPSR1_19,
  1777. GP_1_18_FN, GPSR1_18,
  1778. GP_1_17_FN, GPSR1_17,
  1779. GP_1_16_FN, GPSR1_16,
  1780. GP_1_15_FN, GPSR1_15,
  1781. GP_1_14_FN, GPSR1_14,
  1782. GP_1_13_FN, GPSR1_13,
  1783. GP_1_12_FN, GPSR1_12,
  1784. GP_1_11_FN, GPSR1_11,
  1785. GP_1_10_FN, GPSR1_10,
  1786. GP_1_9_FN, GPSR1_9,
  1787. GP_1_8_FN, GPSR1_8,
  1788. GP_1_7_FN, GPSR1_7,
  1789. GP_1_6_FN, GPSR1_6,
  1790. GP_1_5_FN, GPSR1_5,
  1791. GP_1_4_FN, GPSR1_4,
  1792. GP_1_3_FN, GPSR1_3,
  1793. GP_1_2_FN, GPSR1_2,
  1794. GP_1_1_FN, GPSR1_1,
  1795. GP_1_0_FN, GPSR1_0, }
  1796. },
  1797. { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
  1798. 0, 0,
  1799. 0, 0,
  1800. 0, 0,
  1801. 0, 0,
  1802. 0, 0,
  1803. 0, 0,
  1804. GP_2_25_FN, GPSR2_25,
  1805. GP_2_24_FN, GPSR2_24,
  1806. GP_2_23_FN, GPSR2_23,
  1807. GP_2_22_FN, GPSR2_22,
  1808. GP_2_21_FN, GPSR2_21,
  1809. GP_2_20_FN, GPSR2_20,
  1810. GP_2_19_FN, GPSR2_19,
  1811. GP_2_18_FN, GPSR2_18,
  1812. GP_2_17_FN, GPSR2_17,
  1813. GP_2_16_FN, GPSR2_16,
  1814. GP_2_15_FN, GPSR2_15,
  1815. GP_2_14_FN, GPSR2_14,
  1816. GP_2_13_FN, GPSR2_13,
  1817. GP_2_12_FN, GPSR2_12,
  1818. GP_2_11_FN, GPSR2_11,
  1819. GP_2_10_FN, GPSR2_10,
  1820. GP_2_9_FN, GPSR2_9,
  1821. GP_2_8_FN, GPSR2_8,
  1822. GP_2_7_FN, GPSR2_7,
  1823. GP_2_6_FN, GPSR2_6,
  1824. GP_2_5_FN, GPSR2_5,
  1825. GP_2_4_FN, GPSR2_4,
  1826. GP_2_3_FN, GPSR2_3,
  1827. GP_2_2_FN, GPSR2_2,
  1828. GP_2_1_FN, GPSR2_1,
  1829. GP_2_0_FN, GPSR2_0, }
  1830. },
  1831. { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
  1832. 0, 0,
  1833. 0, 0,
  1834. 0, 0,
  1835. 0, 0,
  1836. 0, 0,
  1837. 0, 0,
  1838. 0, 0,
  1839. 0, 0,
  1840. 0, 0,
  1841. 0, 0,
  1842. 0, 0,
  1843. 0, 0,
  1844. 0, 0,
  1845. 0, 0,
  1846. 0, 0,
  1847. 0, 0,
  1848. GP_3_15_FN, GPSR3_15,
  1849. GP_3_14_FN, GPSR3_14,
  1850. GP_3_13_FN, GPSR3_13,
  1851. GP_3_12_FN, GPSR3_12,
  1852. GP_3_11_FN, GPSR3_11,
  1853. GP_3_10_FN, GPSR3_10,
  1854. GP_3_9_FN, GPSR3_9,
  1855. GP_3_8_FN, GPSR3_8,
  1856. GP_3_7_FN, GPSR3_7,
  1857. GP_3_6_FN, GPSR3_6,
  1858. GP_3_5_FN, GPSR3_5,
  1859. GP_3_4_FN, GPSR3_4,
  1860. GP_3_3_FN, GPSR3_3,
  1861. GP_3_2_FN, GPSR3_2,
  1862. GP_3_1_FN, GPSR3_1,
  1863. GP_3_0_FN, GPSR3_0, }
  1864. },
  1865. { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
  1866. 0, 0,
  1867. 0, 0,
  1868. 0, 0,
  1869. 0, 0,
  1870. 0, 0,
  1871. 0, 0,
  1872. 0, 0,
  1873. 0, 0,
  1874. 0, 0,
  1875. 0, 0,
  1876. 0, 0,
  1877. 0, 0,
  1878. 0, 0,
  1879. 0, 0,
  1880. 0, 0,
  1881. 0, 0,
  1882. 0, 0,
  1883. 0, 0,
  1884. 0, 0,
  1885. 0, 0,
  1886. 0, 0,
  1887. GP_4_10_FN, GPSR4_10,
  1888. GP_4_9_FN, GPSR4_9,
  1889. GP_4_8_FN, GPSR4_8,
  1890. GP_4_7_FN, GPSR4_7,
  1891. GP_4_6_FN, GPSR4_6,
  1892. GP_4_5_FN, GPSR4_5,
  1893. GP_4_4_FN, GPSR4_4,
  1894. GP_4_3_FN, GPSR4_3,
  1895. GP_4_2_FN, GPSR4_2,
  1896. GP_4_1_FN, GPSR4_1,
  1897. GP_4_0_FN, GPSR4_0, }
  1898. },
  1899. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
  1900. 0, 0,
  1901. 0, 0,
  1902. 0, 0,
  1903. 0, 0,
  1904. 0, 0,
  1905. 0, 0,
  1906. 0, 0,
  1907. 0, 0,
  1908. 0, 0,
  1909. 0, 0,
  1910. 0, 0,
  1911. 0, 0,
  1912. GP_5_19_FN, GPSR5_19,
  1913. GP_5_18_FN, GPSR5_18,
  1914. GP_5_17_FN, GPSR5_17,
  1915. GP_5_16_FN, GPSR5_16,
  1916. GP_5_15_FN, GPSR5_15,
  1917. GP_5_14_FN, GPSR5_14,
  1918. GP_5_13_FN, GPSR5_13,
  1919. GP_5_12_FN, GPSR5_12,
  1920. GP_5_11_FN, GPSR5_11,
  1921. GP_5_10_FN, GPSR5_10,
  1922. GP_5_9_FN, GPSR5_9,
  1923. GP_5_8_FN, GPSR5_8,
  1924. GP_5_7_FN, GPSR5_7,
  1925. GP_5_6_FN, GPSR5_6,
  1926. GP_5_5_FN, GPSR5_5,
  1927. GP_5_4_FN, GPSR5_4,
  1928. GP_5_3_FN, GPSR5_3,
  1929. GP_5_2_FN, GPSR5_2,
  1930. GP_5_1_FN, GPSR5_1,
  1931. GP_5_0_FN, GPSR5_0, }
  1932. },
  1933. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
  1934. 0, 0,
  1935. 0, 0,
  1936. 0, 0,
  1937. 0, 0,
  1938. 0, 0,
  1939. 0, 0,
  1940. 0, 0,
  1941. 0, 0,
  1942. 0, 0,
  1943. 0, 0,
  1944. 0, 0,
  1945. 0, 0,
  1946. 0, 0,
  1947. 0, 0,
  1948. GP_6_17_FN, GPSR6_17,
  1949. GP_6_16_FN, GPSR6_16,
  1950. GP_6_15_FN, GPSR6_15,
  1951. GP_6_14_FN, GPSR6_14,
  1952. GP_6_13_FN, GPSR6_13,
  1953. GP_6_12_FN, GPSR6_12,
  1954. GP_6_11_FN, GPSR6_11,
  1955. GP_6_10_FN, GPSR6_10,
  1956. GP_6_9_FN, GPSR6_9,
  1957. GP_6_8_FN, GPSR6_8,
  1958. GP_6_7_FN, GPSR6_7,
  1959. GP_6_6_FN, GPSR6_6,
  1960. GP_6_5_FN, GPSR6_5,
  1961. GP_6_4_FN, GPSR6_4,
  1962. GP_6_3_FN, GPSR6_3,
  1963. GP_6_2_FN, GPSR6_2,
  1964. GP_6_1_FN, GPSR6_1,
  1965. GP_6_0_FN, GPSR6_0, }
  1966. },
  1967. #undef F_
  1968. #undef FM
  1969. #define F_(x, y) x,
  1970. #define FM(x) FN_##x,
  1971. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
  1972. IP0_31_28
  1973. IP0_27_24
  1974. IP0_23_20
  1975. IP0_19_16
  1976. IP0_15_12
  1977. IP0_11_8
  1978. IP0_7_4
  1979. IP0_3_0 }
  1980. },
  1981. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
  1982. IP1_31_28
  1983. IP1_27_24
  1984. IP1_23_20
  1985. IP1_19_16
  1986. IP1_15_12
  1987. IP1_11_8
  1988. IP1_7_4
  1989. IP1_3_0 }
  1990. },
  1991. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
  1992. IP2_31_28
  1993. IP2_27_24
  1994. IP2_23_20
  1995. IP2_19_16
  1996. IP2_15_12
  1997. IP2_11_8
  1998. IP2_7_4
  1999. IP2_3_0 }
  2000. },
  2001. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
  2002. IP3_31_28
  2003. IP3_27_24
  2004. IP3_23_20
  2005. IP3_19_16
  2006. IP3_15_12
  2007. IP3_11_8
  2008. IP3_7_4
  2009. IP3_3_0 }
  2010. },
  2011. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
  2012. IP4_31_28
  2013. IP4_27_24
  2014. IP4_23_20
  2015. IP4_19_16
  2016. IP4_15_12
  2017. IP4_11_8
  2018. IP4_7_4
  2019. IP4_3_0 }
  2020. },
  2021. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
  2022. IP5_31_28
  2023. IP5_27_24
  2024. IP5_23_20
  2025. IP5_19_16
  2026. IP5_15_12
  2027. IP5_11_8
  2028. IP5_7_4
  2029. IP5_3_0 }
  2030. },
  2031. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
  2032. IP6_31_28
  2033. IP6_27_24
  2034. IP6_23_20
  2035. IP6_19_16
  2036. IP6_15_12
  2037. IP6_11_8
  2038. IP6_7_4
  2039. IP6_3_0 }
  2040. },
  2041. { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
  2042. IP7_31_28
  2043. IP7_27_24
  2044. IP7_23_20
  2045. IP7_19_16
  2046. IP7_15_12
  2047. IP7_11_8
  2048. IP7_7_4
  2049. IP7_3_0 }
  2050. },
  2051. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
  2052. IP8_31_28
  2053. IP8_27_24
  2054. IP8_23_20
  2055. IP8_19_16
  2056. IP8_15_12
  2057. IP8_11_8
  2058. IP8_7_4
  2059. IP8_3_0 }
  2060. },
  2061. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
  2062. IP9_31_28
  2063. IP9_27_24
  2064. IP9_23_20
  2065. IP9_19_16
  2066. IP9_15_12
  2067. IP9_11_8
  2068. IP9_7_4
  2069. IP9_3_0 }
  2070. },
  2071. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
  2072. IP10_31_28
  2073. IP10_27_24
  2074. IP10_23_20
  2075. IP10_19_16
  2076. IP10_15_12
  2077. IP10_11_8
  2078. IP10_7_4
  2079. IP10_3_0 }
  2080. },
  2081. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
  2082. IP11_31_28
  2083. IP11_27_24
  2084. IP11_23_20
  2085. IP11_19_16
  2086. IP11_15_12
  2087. IP11_11_8
  2088. IP11_7_4
  2089. IP11_3_0 }
  2090. },
  2091. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
  2092. IP12_31_28
  2093. IP12_27_24
  2094. IP12_23_20
  2095. IP12_19_16
  2096. IP12_15_12
  2097. IP12_11_8
  2098. IP12_7_4
  2099. IP12_3_0 }
  2100. },
  2101. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
  2102. IP13_31_28
  2103. IP13_27_24
  2104. IP13_23_20
  2105. IP13_19_16
  2106. IP13_15_12
  2107. IP13_11_8
  2108. IP13_7_4
  2109. IP13_3_0 }
  2110. },
  2111. { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
  2112. IP14_31_28
  2113. IP14_27_24
  2114. IP14_23_20
  2115. IP14_19_16
  2116. IP14_15_12
  2117. IP14_11_8
  2118. IP14_7_4
  2119. IP14_3_0 }
  2120. },
  2121. { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
  2122. IP15_31_28
  2123. IP15_27_24
  2124. IP15_23_20
  2125. IP15_19_16
  2126. IP15_15_12
  2127. IP15_11_8
  2128. IP15_7_4
  2129. IP15_3_0 }
  2130. },
  2131. #undef F_
  2132. #undef FM
  2133. #define F_(x, y) x,
  2134. #define FM(x) FN_##x,
  2135. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  2136. 1, 2, 1, 2, 1, 1, 1, 1, 2, 3, 1,
  2137. 1, 1, 2, 2, 1, 1, 1, 2, 1, 1, 1, 2) {
  2138. /* RESERVED 31 */
  2139. 0, 0,
  2140. MOD_SEL0_30_29
  2141. MOD_SEL0_28
  2142. MOD_SEL0_27_26
  2143. MOD_SEL0_25
  2144. MOD_SEL0_24
  2145. MOD_SEL0_23
  2146. MOD_SEL0_22
  2147. MOD_SEL0_21_20
  2148. MOD_SEL0_19_18_17
  2149. MOD_SEL0_16
  2150. MOD_SEL0_15
  2151. MOD_SEL0_14
  2152. MOD_SEL0_13_12
  2153. MOD_SEL0_11_10
  2154. MOD_SEL0_9
  2155. MOD_SEL0_8
  2156. MOD_SEL0_7
  2157. MOD_SEL0_6_5
  2158. MOD_SEL0_4
  2159. MOD_SEL0_3
  2160. MOD_SEL0_2
  2161. MOD_SEL0_1_0 }
  2162. },
  2163. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  2164. 1, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1,
  2165. 1, 2, 2, 2, 1, 1, 2, 1, 4) {
  2166. MOD_SEL1_31
  2167. MOD_SEL1_30
  2168. MOD_SEL1_29
  2169. MOD_SEL1_28
  2170. /* RESERVED 27 */
  2171. 0, 0,
  2172. MOD_SEL1_26
  2173. MOD_SEL1_25
  2174. MOD_SEL1_24_23_22
  2175. MOD_SEL1_21_20_19
  2176. MOD_SEL1_18
  2177. MOD_SEL1_17
  2178. MOD_SEL1_16
  2179. MOD_SEL1_15
  2180. MOD_SEL1_14_13
  2181. MOD_SEL1_12_11
  2182. MOD_SEL1_10_9
  2183. MOD_SEL1_8
  2184. MOD_SEL1_7
  2185. MOD_SEL1_6_5
  2186. MOD_SEL1_4
  2187. /* RESERVED 3, 2, 1, 0 */
  2188. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
  2189. },
  2190. { },
  2191. };
  2192. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  2193. { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
  2194. [0] = RCAR_GP_PIN(2, 23), /* RD# */
  2195. [1] = RCAR_GP_PIN(2, 22), /* BS# */
  2196. [2] = RCAR_GP_PIN(2, 21), /* AVB_PHY_INT */
  2197. [3] = PIN_NUMBER('P', 5), /* AVB_MDC */
  2198. [4] = PIN_NUMBER('P', 4), /* AVB_MDIO */
  2199. [5] = RCAR_GP_PIN(2, 20), /* AVB_TXCREFCLK */
  2200. [6] = PIN_NUMBER('N', 6), /* AVB_TD3 */
  2201. [7] = PIN_NUMBER('N', 5), /* AVB_TD2 */
  2202. [8] = PIN_NUMBER('N', 3), /* AVB_TD1 */
  2203. [9] = PIN_NUMBER('N', 2), /* AVB_TD0 */
  2204. [10] = PIN_NUMBER('N', 1), /* AVB_TXC */
  2205. [11] = PIN_NUMBER('P', 3), /* AVB_TX_CTL */
  2206. [12] = RCAR_GP_PIN(2, 19), /* AVB_RD3 */
  2207. [13] = RCAR_GP_PIN(2, 18), /* AVB_RD2 */
  2208. [14] = RCAR_GP_PIN(2, 17), /* AVB_RD1 */
  2209. [15] = RCAR_GP_PIN(2, 16), /* AVB_RD0 */
  2210. [16] = RCAR_GP_PIN(2, 15), /* AVB_RXC */
  2211. [17] = RCAR_GP_PIN(2, 14), /* AVB_RX_CTL */
  2212. [18] = RCAR_GP_PIN(2, 13), /* RPC_RESET# */
  2213. [19] = RCAR_GP_PIN(2, 12), /* RPC_INT# */
  2214. [20] = RCAR_GP_PIN(2, 11), /* QSPI1_SSL */
  2215. [21] = RCAR_GP_PIN(2, 10), /* QSPI1_IO3 */
  2216. [22] = RCAR_GP_PIN(2, 9), /* QSPI1_IO2 */
  2217. [23] = RCAR_GP_PIN(2, 8), /* QSPI1_MISO/IO1 */
  2218. [24] = RCAR_GP_PIN(2, 7), /* QSPI1_MOSI/IO0 */
  2219. [25] = RCAR_GP_PIN(2, 6), /* QSPI1_SPCLK */
  2220. [26] = RCAR_GP_PIN(2, 5), /* QSPI0_SSL */
  2221. [27] = RCAR_GP_PIN(2, 4), /* QSPI0_IO3 */
  2222. [28] = RCAR_GP_PIN(2, 3), /* QSPI0_IO2 */
  2223. [29] = RCAR_GP_PIN(2, 2), /* QSPI0_MISO/IO1 */
  2224. [30] = RCAR_GP_PIN(2, 1), /* QSPI0_MOSI/IO0 */
  2225. [31] = RCAR_GP_PIN(2, 0), /* QSPI0_SPCLK */
  2226. } },
  2227. { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
  2228. [0] = RCAR_GP_PIN(0, 4), /* D4 */
  2229. [1] = RCAR_GP_PIN(0, 3), /* D3 */
  2230. [2] = RCAR_GP_PIN(0, 2), /* D2 */
  2231. [3] = RCAR_GP_PIN(0, 1), /* D1 */
  2232. [4] = RCAR_GP_PIN(0, 0), /* D0 */
  2233. [5] = RCAR_GP_PIN(1, 22), /* WE0# */
  2234. [6] = RCAR_GP_PIN(1, 21), /* CS0# */
  2235. [7] = RCAR_GP_PIN(1, 20), /* CLKOUT */
  2236. [8] = RCAR_GP_PIN(1, 19), /* A19 */
  2237. [9] = RCAR_GP_PIN(1, 18), /* A18 */
  2238. [10] = RCAR_GP_PIN(1, 17), /* A17 */
  2239. [11] = RCAR_GP_PIN(1, 16), /* A16 */
  2240. [12] = RCAR_GP_PIN(1, 15), /* A15 */
  2241. [13] = RCAR_GP_PIN(1, 14), /* A14 */
  2242. [14] = RCAR_GP_PIN(1, 13), /* A13 */
  2243. [15] = RCAR_GP_PIN(1, 12), /* A12 */
  2244. [16] = RCAR_GP_PIN(1, 11), /* A11 */
  2245. [17] = RCAR_GP_PIN(1, 10), /* A10 */
  2246. [18] = RCAR_GP_PIN(1, 9), /* A9 */
  2247. [19] = RCAR_GP_PIN(1, 8), /* A8 */
  2248. [20] = RCAR_GP_PIN(1, 7), /* A7 */
  2249. [21] = RCAR_GP_PIN(1, 6), /* A6 */
  2250. [22] = RCAR_GP_PIN(1, 5), /* A5 */
  2251. [23] = RCAR_GP_PIN(1, 4), /* A4 */
  2252. [24] = RCAR_GP_PIN(1, 3), /* A3 */
  2253. [25] = RCAR_GP_PIN(1, 2), /* A2 */
  2254. [26] = RCAR_GP_PIN(1, 1), /* A1 */
  2255. [27] = RCAR_GP_PIN(1, 0), /* A0 */
  2256. [28] = PIN_NONE,
  2257. [29] = PIN_NONE,
  2258. [30] = RCAR_GP_PIN(2, 25), /* PUEN_EX_WAIT0 */
  2259. [31] = RCAR_GP_PIN(2, 24), /* PUEN_RD/WR# */
  2260. } },
  2261. { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
  2262. [0] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
  2263. [1] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
  2264. [2] = PIN_NUMBER('H', 1), /* ASEBRK */
  2265. [3] = PIN_NONE,
  2266. [4] = PIN_NUMBER('G', 2), /* TDI */
  2267. [5] = PIN_NUMBER('F', 3), /* TMS */
  2268. [6] = PIN_NUMBER('F', 4), /* TCK */
  2269. [7] = PIN_NUMBER('F', 1), /* TRST# */
  2270. [8] = PIN_NONE,
  2271. [9] = PIN_NONE,
  2272. [10] = PIN_NONE,
  2273. [11] = PIN_NONE,
  2274. [12] = PIN_NONE,
  2275. [13] = PIN_NONE,
  2276. [14] = PIN_NONE,
  2277. [15] = PIN_NUMBER('G', 3), /* FSCLKST# */
  2278. [16] = RCAR_GP_PIN(0, 17), /* SDA4 */
  2279. [17] = RCAR_GP_PIN(0, 16), /* SCL4 */
  2280. [18] = PIN_NONE,
  2281. [19] = PIN_NONE,
  2282. [20] = PIN_A_NUMBER('D', 3), /* PRESETOUT# */
  2283. [21] = RCAR_GP_PIN(0, 15), /* D15 */
  2284. [22] = RCAR_GP_PIN(0, 14), /* D14 */
  2285. [23] = RCAR_GP_PIN(0, 13), /* D13 */
  2286. [24] = RCAR_GP_PIN(0, 12), /* D12 */
  2287. [25] = RCAR_GP_PIN(0, 11), /* D11 */
  2288. [26] = RCAR_GP_PIN(0, 10), /* D10 */
  2289. [27] = RCAR_GP_PIN(0, 9), /* D9 */
  2290. [28] = RCAR_GP_PIN(0, 8), /* D8 */
  2291. [29] = RCAR_GP_PIN(0, 7), /* D7 */
  2292. [30] = RCAR_GP_PIN(0, 6), /* D6 */
  2293. [31] = RCAR_GP_PIN(0, 5), /* D5 */
  2294. } },
  2295. { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
  2296. [0] = RCAR_GP_PIN(5, 0), /* SCK0_A */
  2297. [1] = RCAR_GP_PIN(5, 4), /* RTS0#/TANS_A */
  2298. [2] = RCAR_GP_PIN(5, 3), /* CTS0#_A */
  2299. [3] = RCAR_GP_PIN(5, 2), /* TX0_A */
  2300. [4] = RCAR_GP_PIN(5, 1), /* RX0_A */
  2301. [5] = PIN_NONE,
  2302. [6] = PIN_NONE,
  2303. [7] = RCAR_GP_PIN(3, 15), /* SD1_WP */
  2304. [8] = RCAR_GP_PIN(3, 14), /* SD1_CD */
  2305. [9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
  2306. [10] = RCAR_GP_PIN(3, 12), /* SD0_CD */
  2307. [11] = RCAR_GP_PIN(4, 10), /* SD3_DS */
  2308. [12] = RCAR_GP_PIN(4, 9), /* SD3_DAT7 */
  2309. [13] = RCAR_GP_PIN(4, 8), /* SD3_DAT6 */
  2310. [14] = RCAR_GP_PIN(4, 7), /* SD3_DAT5 */
  2311. [15] = RCAR_GP_PIN(4, 6), /* SD3_DAT4 */
  2312. [16] = RCAR_GP_PIN(4, 5), /* SD3_DAT3 */
  2313. [17] = RCAR_GP_PIN(4, 4), /* SD3_DAT2 */
  2314. [18] = RCAR_GP_PIN(4, 3), /* SD3_DAT1 */
  2315. [19] = RCAR_GP_PIN(4, 2), /* SD3_DAT0 */
  2316. [20] = RCAR_GP_PIN(4, 1), /* SD3_CMD */
  2317. [21] = RCAR_GP_PIN(4, 0), /* SD3_CLK */
  2318. [22] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
  2319. [23] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
  2320. [24] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
  2321. [25] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
  2322. [26] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
  2323. [27] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
  2324. [28] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
  2325. [29] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
  2326. [30] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
  2327. [31] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
  2328. } },
  2329. { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
  2330. [0] = RCAR_GP_PIN(6, 8), /* AUDIO_CLKA */
  2331. [1] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
  2332. [2] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
  2333. [3] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
  2334. [4] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
  2335. [5] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
  2336. [6] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
  2337. [7] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
  2338. [8] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
  2339. [9] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
  2340. [10] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
  2341. [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2 */
  2342. [12] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1 */
  2343. [13] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
  2344. [14] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
  2345. [15] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
  2346. [16] = PIN_NUMBER('T', 21), /* MLB_REF */
  2347. [17] = RCAR_GP_PIN(5, 19), /* MLB_DAT */
  2348. [18] = RCAR_GP_PIN(5, 18), /* MLB_SIG */
  2349. [19] = RCAR_GP_PIN(5, 17), /* MLB_CLK */
  2350. [20] = RCAR_GP_PIN(5, 16), /* SSI_SDATA9 */
  2351. [21] = RCAR_GP_PIN(5, 15), /* MSIOF0_SS2 */
  2352. [22] = RCAR_GP_PIN(5, 14), /* MSIOF0_SS1 */
  2353. [23] = RCAR_GP_PIN(5, 13), /* MSIOF0_SYNC */
  2354. [24] = RCAR_GP_PIN(5, 12), /* MSIOF0_TXD */
  2355. [25] = RCAR_GP_PIN(5, 11), /* MSIOF0_RXD */
  2356. [26] = RCAR_GP_PIN(5, 10), /* MSIOF0_SCK */
  2357. [27] = RCAR_GP_PIN(5, 9), /* RX2_A */
  2358. [28] = RCAR_GP_PIN(5, 8), /* TX2_A */
  2359. [29] = RCAR_GP_PIN(5, 7), /* SCK2_A */
  2360. [30] = RCAR_GP_PIN(5, 6), /* TX1 */
  2361. [31] = RCAR_GP_PIN(5, 5), /* RX1 */
  2362. } },
  2363. { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
  2364. [0] = PIN_NONE,
  2365. [1] = PIN_NONE,
  2366. [2] = PIN_NONE,
  2367. [3] = PIN_NONE,
  2368. [4] = PIN_NONE,
  2369. [5] = PIN_NONE,
  2370. [6] = PIN_NONE,
  2371. [7] = PIN_NONE,
  2372. [8] = PIN_NONE,
  2373. [9] = PIN_NONE,
  2374. [10] = PIN_NONE,
  2375. [11] = PIN_NONE,
  2376. [12] = PIN_NONE,
  2377. [13] = PIN_NONE,
  2378. [14] = PIN_NONE,
  2379. [15] = PIN_NONE,
  2380. [16] = PIN_NONE,
  2381. [17] = PIN_NONE,
  2382. [18] = PIN_NONE,
  2383. [19] = PIN_NONE,
  2384. [20] = PIN_NONE,
  2385. [21] = PIN_NONE,
  2386. [22] = PIN_NONE,
  2387. [23] = PIN_NONE,
  2388. [24] = PIN_NONE,
  2389. [25] = PIN_NONE,
  2390. [26] = PIN_NONE,
  2391. [27] = PIN_NONE,
  2392. [28] = PIN_NONE,
  2393. [29] = PIN_NONE,
  2394. [30] = RCAR_GP_PIN(6, 9), /* PUEN_USB30_OVC */
  2395. [31] = RCAR_GP_PIN(6, 17), /* PUEN_USB30_PWEN */
  2396. } },
  2397. { /* sentinel */ },
  2398. };
  2399. static unsigned int r8a77990_pinmux_get_bias(struct sh_pfc *pfc,
  2400. unsigned int pin)
  2401. {
  2402. const struct pinmux_bias_reg *reg;
  2403. unsigned int bit;
  2404. reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
  2405. if (!reg)
  2406. return PIN_CONFIG_BIAS_DISABLE;
  2407. if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
  2408. return PIN_CONFIG_BIAS_DISABLE;
  2409. else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
  2410. return PIN_CONFIG_BIAS_PULL_UP;
  2411. else
  2412. return PIN_CONFIG_BIAS_PULL_DOWN;
  2413. }
  2414. static void r8a77990_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  2415. unsigned int bias)
  2416. {
  2417. const struct pinmux_bias_reg *reg;
  2418. u32 enable, updown;
  2419. unsigned int bit;
  2420. reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
  2421. if (!reg)
  2422. return;
  2423. enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
  2424. if (bias != PIN_CONFIG_BIAS_DISABLE)
  2425. enable |= BIT(bit);
  2426. updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
  2427. if (bias == PIN_CONFIG_BIAS_PULL_UP)
  2428. updown |= BIT(bit);
  2429. sh_pfc_write(pfc, reg->pud, updown);
  2430. sh_pfc_write(pfc, reg->puen, enable);
  2431. }
  2432. static const struct sh_pfc_soc_operations r8a77990_pinmux_ops = {
  2433. .get_bias = r8a77990_pinmux_get_bias,
  2434. .set_bias = r8a77990_pinmux_set_bias,
  2435. };
  2436. const struct sh_pfc_soc_info r8a77990_pinmux_info = {
  2437. .name = "r8a77990_pfc",
  2438. .ops = &r8a77990_pinmux_ops,
  2439. .unlock_reg = 0xe6060000, /* PMMR */
  2440. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2441. .pins = pinmux_pins,
  2442. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2443. .groups = pinmux_groups,
  2444. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2445. .functions = pinmux_functions,
  2446. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2447. .cfg_regs = pinmux_config_regs,
  2448. .bias_regs = pinmux_bias_regs,
  2449. .pinmux_data = pinmux_data,
  2450. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  2451. };