qcom_q6v5_pil.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396
  1. /*
  2. * Qualcomm Peripheral Image Loader
  3. *
  4. * Copyright (C) 2016 Linaro Ltd.
  5. * Copyright (C) 2014 Sony Mobile Communications AB
  6. * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/module.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/regmap.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/remoteproc.h>
  30. #include <linux/reset.h>
  31. #include <linux/soc/qcom/mdt_loader.h>
  32. #include <linux/iopoll.h>
  33. #include "remoteproc_internal.h"
  34. #include "qcom_common.h"
  35. #include "qcom_q6v5.h"
  36. #include <linux/qcom_scm.h>
  37. #define MPSS_CRASH_REASON_SMEM 421
  38. /* RMB Status Register Values */
  39. #define RMB_PBL_SUCCESS 0x1
  40. #define RMB_MBA_XPU_UNLOCKED 0x1
  41. #define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
  42. #define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
  43. #define RMB_MBA_AUTH_COMPLETE 0x4
  44. /* PBL/MBA interface registers */
  45. #define RMB_MBA_IMAGE_REG 0x00
  46. #define RMB_PBL_STATUS_REG 0x04
  47. #define RMB_MBA_COMMAND_REG 0x08
  48. #define RMB_MBA_STATUS_REG 0x0C
  49. #define RMB_PMI_META_DATA_REG 0x10
  50. #define RMB_PMI_CODE_START_REG 0x14
  51. #define RMB_PMI_CODE_LENGTH_REG 0x18
  52. #define RMB_MBA_MSS_STATUS 0x40
  53. #define RMB_MBA_ALT_RESET 0x44
  54. #define RMB_CMD_META_DATA_READY 0x1
  55. #define RMB_CMD_LOAD_READY 0x2
  56. /* QDSP6SS Register Offsets */
  57. #define QDSP6SS_RESET_REG 0x014
  58. #define QDSP6SS_GFMUX_CTL_REG 0x020
  59. #define QDSP6SS_PWR_CTL_REG 0x030
  60. #define QDSP6SS_MEM_PWR_CTL 0x0B0
  61. #define QDSP6SS_STRAP_ACC 0x110
  62. /* AXI Halt Register Offsets */
  63. #define AXI_HALTREQ_REG 0x0
  64. #define AXI_HALTACK_REG 0x4
  65. #define AXI_IDLE_REG 0x8
  66. #define HALT_ACK_TIMEOUT_MS 100
  67. /* QDSP6SS_RESET */
  68. #define Q6SS_STOP_CORE BIT(0)
  69. #define Q6SS_CORE_ARES BIT(1)
  70. #define Q6SS_BUS_ARES_ENABLE BIT(2)
  71. /* QDSP6SS_GFMUX_CTL */
  72. #define Q6SS_CLK_ENABLE BIT(1)
  73. /* QDSP6SS_PWR_CTL */
  74. #define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
  75. #define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
  76. #define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
  77. #define Q6SS_L2TAG_SLP_NRET_N BIT(16)
  78. #define Q6SS_ETB_SLP_NRET_N BIT(17)
  79. #define Q6SS_L2DATA_STBY_N BIT(18)
  80. #define Q6SS_SLP_RET_N BIT(19)
  81. #define Q6SS_CLAMP_IO BIT(20)
  82. #define QDSS_BHS_ON BIT(21)
  83. #define QDSS_LDO_BYP BIT(22)
  84. /* QDSP6v56 parameters */
  85. #define QDSP6v56_LDO_BYP BIT(25)
  86. #define QDSP6v56_BHS_ON BIT(24)
  87. #define QDSP6v56_CLAMP_WL BIT(21)
  88. #define QDSP6v56_CLAMP_QMC_MEM BIT(22)
  89. #define HALT_CHECK_MAX_LOOPS 200
  90. #define QDSP6SS_XO_CBCR 0x0038
  91. #define QDSP6SS_ACC_OVERRIDE_VAL 0x20
  92. /* QDSP6v65 parameters */
  93. #define QDSP6SS_SLEEP 0x3C
  94. #define QDSP6SS_BOOT_CORE_START 0x400
  95. #define QDSP6SS_BOOT_CMD 0x404
  96. #define SLEEP_CHECK_MAX_LOOPS 200
  97. #define BOOT_FSM_TIMEOUT 10000
  98. struct reg_info {
  99. struct regulator *reg;
  100. int uV;
  101. int uA;
  102. };
  103. struct qcom_mss_reg_res {
  104. const char *supply;
  105. int uV;
  106. int uA;
  107. };
  108. struct rproc_hexagon_res {
  109. const char *hexagon_mba_image;
  110. struct qcom_mss_reg_res *proxy_supply;
  111. struct qcom_mss_reg_res *active_supply;
  112. char **proxy_clk_names;
  113. char **reset_clk_names;
  114. char **active_clk_names;
  115. int version;
  116. bool need_mem_protection;
  117. bool has_alt_reset;
  118. };
  119. struct q6v5 {
  120. struct device *dev;
  121. struct rproc *rproc;
  122. void __iomem *reg_base;
  123. void __iomem *rmb_base;
  124. struct regmap *halt_map;
  125. u32 halt_q6;
  126. u32 halt_modem;
  127. u32 halt_nc;
  128. struct reset_control *mss_restart;
  129. struct qcom_q6v5 q6v5;
  130. struct clk *active_clks[8];
  131. struct clk *reset_clks[4];
  132. struct clk *proxy_clks[4];
  133. int active_clk_count;
  134. int reset_clk_count;
  135. int proxy_clk_count;
  136. struct reg_info active_regs[1];
  137. struct reg_info proxy_regs[3];
  138. int active_reg_count;
  139. int proxy_reg_count;
  140. bool running;
  141. phys_addr_t mba_phys;
  142. void *mba_region;
  143. size_t mba_size;
  144. phys_addr_t mpss_phys;
  145. phys_addr_t mpss_reloc;
  146. void *mpss_region;
  147. size_t mpss_size;
  148. struct qcom_rproc_glink glink_subdev;
  149. struct qcom_rproc_subdev smd_subdev;
  150. struct qcom_rproc_ssr ssr_subdev;
  151. struct qcom_sysmon *sysmon;
  152. bool need_mem_protection;
  153. bool has_alt_reset;
  154. int mpss_perm;
  155. int mba_perm;
  156. int version;
  157. };
  158. enum {
  159. MSS_MSM8916,
  160. MSS_MSM8974,
  161. MSS_MSM8996,
  162. MSS_SDM845,
  163. };
  164. static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
  165. const struct qcom_mss_reg_res *reg_res)
  166. {
  167. int rc;
  168. int i;
  169. if (!reg_res)
  170. return 0;
  171. for (i = 0; reg_res[i].supply; i++) {
  172. regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
  173. if (IS_ERR(regs[i].reg)) {
  174. rc = PTR_ERR(regs[i].reg);
  175. if (rc != -EPROBE_DEFER)
  176. dev_err(dev, "Failed to get %s\n regulator",
  177. reg_res[i].supply);
  178. return rc;
  179. }
  180. regs[i].uV = reg_res[i].uV;
  181. regs[i].uA = reg_res[i].uA;
  182. }
  183. return i;
  184. }
  185. static int q6v5_regulator_enable(struct q6v5 *qproc,
  186. struct reg_info *regs, int count)
  187. {
  188. int ret;
  189. int i;
  190. for (i = 0; i < count; i++) {
  191. if (regs[i].uV > 0) {
  192. ret = regulator_set_voltage(regs[i].reg,
  193. regs[i].uV, INT_MAX);
  194. if (ret) {
  195. dev_err(qproc->dev,
  196. "Failed to request voltage for %d.\n",
  197. i);
  198. goto err;
  199. }
  200. }
  201. if (regs[i].uA > 0) {
  202. ret = regulator_set_load(regs[i].reg,
  203. regs[i].uA);
  204. if (ret < 0) {
  205. dev_err(qproc->dev,
  206. "Failed to set regulator mode\n");
  207. goto err;
  208. }
  209. }
  210. ret = regulator_enable(regs[i].reg);
  211. if (ret) {
  212. dev_err(qproc->dev, "Regulator enable failed\n");
  213. goto err;
  214. }
  215. }
  216. return 0;
  217. err:
  218. for (; i >= 0; i--) {
  219. if (regs[i].uV > 0)
  220. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  221. if (regs[i].uA > 0)
  222. regulator_set_load(regs[i].reg, 0);
  223. regulator_disable(regs[i].reg);
  224. }
  225. return ret;
  226. }
  227. static void q6v5_regulator_disable(struct q6v5 *qproc,
  228. struct reg_info *regs, int count)
  229. {
  230. int i;
  231. for (i = 0; i < count; i++) {
  232. if (regs[i].uV > 0)
  233. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  234. if (regs[i].uA > 0)
  235. regulator_set_load(regs[i].reg, 0);
  236. regulator_disable(regs[i].reg);
  237. }
  238. }
  239. static int q6v5_clk_enable(struct device *dev,
  240. struct clk **clks, int count)
  241. {
  242. int rc;
  243. int i;
  244. for (i = 0; i < count; i++) {
  245. rc = clk_prepare_enable(clks[i]);
  246. if (rc) {
  247. dev_err(dev, "Clock enable failed\n");
  248. goto err;
  249. }
  250. }
  251. return 0;
  252. err:
  253. for (i--; i >= 0; i--)
  254. clk_disable_unprepare(clks[i]);
  255. return rc;
  256. }
  257. static void q6v5_clk_disable(struct device *dev,
  258. struct clk **clks, int count)
  259. {
  260. int i;
  261. for (i = 0; i < count; i++)
  262. clk_disable_unprepare(clks[i]);
  263. }
  264. static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
  265. bool remote_owner, phys_addr_t addr,
  266. size_t size)
  267. {
  268. struct qcom_scm_vmperm next;
  269. if (!qproc->need_mem_protection)
  270. return 0;
  271. if (remote_owner && *current_perm == BIT(QCOM_SCM_VMID_MSS_MSA))
  272. return 0;
  273. if (!remote_owner && *current_perm == BIT(QCOM_SCM_VMID_HLOS))
  274. return 0;
  275. next.vmid = remote_owner ? QCOM_SCM_VMID_MSS_MSA : QCOM_SCM_VMID_HLOS;
  276. next.perm = remote_owner ? QCOM_SCM_PERM_RW : QCOM_SCM_PERM_RWX;
  277. return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
  278. current_perm, &next, 1);
  279. }
  280. static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
  281. {
  282. struct q6v5 *qproc = rproc->priv;
  283. /* MBA is restricted to a maximum size of 1M */
  284. if (fw->size > qproc->mba_size || fw->size > SZ_1M) {
  285. dev_err(qproc->dev, "MBA firmware load failed\n");
  286. return -EINVAL;
  287. }
  288. memcpy(qproc->mba_region, fw->data, fw->size);
  289. return 0;
  290. }
  291. static int q6v5_reset_assert(struct q6v5 *qproc)
  292. {
  293. if (qproc->has_alt_reset)
  294. return reset_control_reset(qproc->mss_restart);
  295. else
  296. return reset_control_assert(qproc->mss_restart);
  297. }
  298. static int q6v5_reset_deassert(struct q6v5 *qproc)
  299. {
  300. int ret;
  301. if (qproc->has_alt_reset) {
  302. writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET);
  303. ret = reset_control_reset(qproc->mss_restart);
  304. writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET);
  305. } else {
  306. ret = reset_control_deassert(qproc->mss_restart);
  307. }
  308. return ret;
  309. }
  310. static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
  311. {
  312. unsigned long timeout;
  313. s32 val;
  314. timeout = jiffies + msecs_to_jiffies(ms);
  315. for (;;) {
  316. val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
  317. if (val)
  318. break;
  319. if (time_after(jiffies, timeout))
  320. return -ETIMEDOUT;
  321. msleep(1);
  322. }
  323. return val;
  324. }
  325. static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
  326. {
  327. unsigned long timeout;
  328. s32 val;
  329. timeout = jiffies + msecs_to_jiffies(ms);
  330. for (;;) {
  331. val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
  332. if (val < 0)
  333. break;
  334. if (!status && val)
  335. break;
  336. else if (status && val == status)
  337. break;
  338. if (time_after(jiffies, timeout))
  339. return -ETIMEDOUT;
  340. msleep(1);
  341. }
  342. return val;
  343. }
  344. static int q6v5proc_reset(struct q6v5 *qproc)
  345. {
  346. u32 val;
  347. int ret;
  348. int i;
  349. if (qproc->version == MSS_SDM845) {
  350. val = readl(qproc->reg_base + QDSP6SS_SLEEP);
  351. val |= 0x1;
  352. writel(val, qproc->reg_base + QDSP6SS_SLEEP);
  353. ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
  354. val, !(val & BIT(31)), 1,
  355. SLEEP_CHECK_MAX_LOOPS);
  356. if (ret) {
  357. dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
  358. return -ETIMEDOUT;
  359. }
  360. /* De-assert QDSP6 stop core */
  361. writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
  362. /* Trigger boot FSM */
  363. writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
  364. ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
  365. val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
  366. if (ret) {
  367. dev_err(qproc->dev, "Boot FSM failed to complete.\n");
  368. /* Reset the modem so that boot FSM is in reset state */
  369. q6v5_reset_deassert(qproc);
  370. return ret;
  371. }
  372. goto pbl_wait;
  373. } else if (qproc->version == MSS_MSM8996) {
  374. /* Override the ACC value if required */
  375. writel(QDSP6SS_ACC_OVERRIDE_VAL,
  376. qproc->reg_base + QDSP6SS_STRAP_ACC);
  377. /* Assert resets, stop core */
  378. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  379. val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
  380. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  381. /* BHS require xo cbcr to be enabled */
  382. val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
  383. val |= 0x1;
  384. writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
  385. /* Read CLKOFF bit to go low indicating CLK is enabled */
  386. ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
  387. val, !(val & BIT(31)), 1,
  388. HALT_CHECK_MAX_LOOPS);
  389. if (ret) {
  390. dev_err(qproc->dev,
  391. "xo cbcr enabling timed out (rc:%d)\n", ret);
  392. return ret;
  393. }
  394. /* Enable power block headswitch and wait for it to stabilize */
  395. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  396. val |= QDSP6v56_BHS_ON;
  397. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  398. val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  399. udelay(1);
  400. /* Put LDO in bypass mode */
  401. val |= QDSP6v56_LDO_BYP;
  402. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  403. /* Deassert QDSP6 compiler memory clamp */
  404. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  405. val &= ~QDSP6v56_CLAMP_QMC_MEM;
  406. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  407. /* Deassert memory peripheral sleep and L2 memory standby */
  408. val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
  409. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  410. /* Turn on L1, L2, ETB and JU memories 1 at a time */
  411. val = readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
  412. for (i = 19; i >= 0; i--) {
  413. val |= BIT(i);
  414. writel(val, qproc->reg_base +
  415. QDSP6SS_MEM_PWR_CTL);
  416. /*
  417. * Read back value to ensure the write is done then
  418. * wait for 1us for both memory peripheral and data
  419. * array to turn on.
  420. */
  421. val |= readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
  422. udelay(1);
  423. }
  424. /* Remove word line clamp */
  425. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  426. val &= ~QDSP6v56_CLAMP_WL;
  427. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  428. } else {
  429. /* Assert resets, stop core */
  430. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  431. val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
  432. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  433. /* Enable power block headswitch and wait for it to stabilize */
  434. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  435. val |= QDSS_BHS_ON | QDSS_LDO_BYP;
  436. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  437. val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  438. udelay(1);
  439. /*
  440. * Turn on memories. L2 banks should be done individually
  441. * to minimize inrush current.
  442. */
  443. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  444. val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
  445. Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
  446. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  447. val |= Q6SS_L2DATA_SLP_NRET_N_2;
  448. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  449. val |= Q6SS_L2DATA_SLP_NRET_N_1;
  450. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  451. val |= Q6SS_L2DATA_SLP_NRET_N_0;
  452. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  453. }
  454. /* Remove IO clamp */
  455. val &= ~Q6SS_CLAMP_IO;
  456. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  457. /* Bring core out of reset */
  458. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  459. val &= ~Q6SS_CORE_ARES;
  460. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  461. /* Turn on core clock */
  462. val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  463. val |= Q6SS_CLK_ENABLE;
  464. writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  465. /* Start core execution */
  466. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  467. val &= ~Q6SS_STOP_CORE;
  468. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  469. pbl_wait:
  470. /* Wait for PBL status */
  471. ret = q6v5_rmb_pbl_wait(qproc, 1000);
  472. if (ret == -ETIMEDOUT) {
  473. dev_err(qproc->dev, "PBL boot timed out\n");
  474. } else if (ret != RMB_PBL_SUCCESS) {
  475. dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
  476. ret = -EINVAL;
  477. } else {
  478. ret = 0;
  479. }
  480. return ret;
  481. }
  482. static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
  483. struct regmap *halt_map,
  484. u32 offset)
  485. {
  486. unsigned long timeout;
  487. unsigned int val;
  488. int ret;
  489. /* Check if we're already idle */
  490. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  491. if (!ret && val)
  492. return;
  493. /* Assert halt request */
  494. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
  495. /* Wait for halt */
  496. timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS);
  497. for (;;) {
  498. ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val);
  499. if (ret || val || time_after(jiffies, timeout))
  500. break;
  501. msleep(1);
  502. }
  503. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  504. if (ret || !val)
  505. dev_err(qproc->dev, "port failed halt\n");
  506. /* Clear halt request (port will remain halted until reset) */
  507. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
  508. }
  509. static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
  510. {
  511. unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
  512. dma_addr_t phys;
  513. int mdata_perm;
  514. int xferop_ret;
  515. void *ptr;
  516. int ret;
  517. ptr = dma_alloc_attrs(qproc->dev, fw->size, &phys, GFP_KERNEL, dma_attrs);
  518. if (!ptr) {
  519. dev_err(qproc->dev, "failed to allocate mdt buffer\n");
  520. return -ENOMEM;
  521. }
  522. memcpy(ptr, fw->data, fw->size);
  523. /* Hypervisor mapping to access metadata by modem */
  524. mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
  525. ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm,
  526. true, phys, fw->size);
  527. if (ret) {
  528. dev_err(qproc->dev,
  529. "assigning Q6 access to metadata failed: %d\n", ret);
  530. ret = -EAGAIN;
  531. goto free_dma_attrs;
  532. }
  533. writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
  534. writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  535. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
  536. if (ret == -ETIMEDOUT)
  537. dev_err(qproc->dev, "MPSS header authentication timed out\n");
  538. else if (ret < 0)
  539. dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
  540. /* Metadata authentication done, remove modem access */
  541. xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm,
  542. false, phys, fw->size);
  543. if (xferop_ret)
  544. dev_warn(qproc->dev,
  545. "mdt buffer not reclaimed system may become unstable\n");
  546. free_dma_attrs:
  547. dma_free_attrs(qproc->dev, fw->size, ptr, phys, dma_attrs);
  548. return ret < 0 ? ret : 0;
  549. }
  550. static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
  551. {
  552. if (phdr->p_type != PT_LOAD)
  553. return false;
  554. if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
  555. return false;
  556. if (!phdr->p_memsz)
  557. return false;
  558. return true;
  559. }
  560. static int q6v5_mpss_load(struct q6v5 *qproc)
  561. {
  562. const struct elf32_phdr *phdrs;
  563. const struct elf32_phdr *phdr;
  564. const struct firmware *seg_fw;
  565. const struct firmware *fw;
  566. struct elf32_hdr *ehdr;
  567. phys_addr_t mpss_reloc;
  568. phys_addr_t boot_addr;
  569. phys_addr_t min_addr = PHYS_ADDR_MAX;
  570. phys_addr_t max_addr = 0;
  571. bool relocate = false;
  572. char seg_name[10];
  573. ssize_t offset;
  574. size_t size = 0;
  575. void *ptr;
  576. int ret;
  577. int i;
  578. ret = request_firmware(&fw, "modem.mdt", qproc->dev);
  579. if (ret < 0) {
  580. dev_err(qproc->dev, "unable to load modem.mdt\n");
  581. return ret;
  582. }
  583. /* Initialize the RMB validator */
  584. writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  585. ret = q6v5_mpss_init_image(qproc, fw);
  586. if (ret)
  587. goto release_firmware;
  588. ehdr = (struct elf32_hdr *)fw->data;
  589. phdrs = (struct elf32_phdr *)(ehdr + 1);
  590. for (i = 0; i < ehdr->e_phnum; i++) {
  591. phdr = &phdrs[i];
  592. if (!q6v5_phdr_valid(phdr))
  593. continue;
  594. if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
  595. relocate = true;
  596. if (phdr->p_paddr < min_addr)
  597. min_addr = phdr->p_paddr;
  598. if (phdr->p_paddr + phdr->p_memsz > max_addr)
  599. max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
  600. }
  601. mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
  602. /* Load firmware segments */
  603. for (i = 0; i < ehdr->e_phnum; i++) {
  604. phdr = &phdrs[i];
  605. if (!q6v5_phdr_valid(phdr))
  606. continue;
  607. offset = phdr->p_paddr - mpss_reloc;
  608. if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
  609. dev_err(qproc->dev, "segment outside memory range\n");
  610. ret = -EINVAL;
  611. goto release_firmware;
  612. }
  613. ptr = qproc->mpss_region + offset;
  614. if (phdr->p_filesz) {
  615. snprintf(seg_name, sizeof(seg_name), "modem.b%02d", i);
  616. ret = request_firmware_into_buf(&seg_fw, seg_name, qproc->dev,
  617. ptr, phdr->p_filesz);
  618. if (ret) {
  619. dev_err(qproc->dev, "failed to load %s\n", seg_name);
  620. goto release_firmware;
  621. }
  622. release_firmware(seg_fw);
  623. }
  624. if (phdr->p_memsz > phdr->p_filesz) {
  625. memset(ptr + phdr->p_filesz, 0,
  626. phdr->p_memsz - phdr->p_filesz);
  627. }
  628. size += phdr->p_memsz;
  629. }
  630. /* Transfer ownership of modem ddr region to q6 */
  631. ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true,
  632. qproc->mpss_phys, qproc->mpss_size);
  633. if (ret) {
  634. dev_err(qproc->dev,
  635. "assigning Q6 access to mpss memory failed: %d\n", ret);
  636. ret = -EAGAIN;
  637. goto release_firmware;
  638. }
  639. boot_addr = relocate ? qproc->mpss_phys : min_addr;
  640. writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
  641. writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  642. writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  643. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
  644. if (ret == -ETIMEDOUT)
  645. dev_err(qproc->dev, "MPSS authentication timed out\n");
  646. else if (ret < 0)
  647. dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
  648. release_firmware:
  649. release_firmware(fw);
  650. return ret < 0 ? ret : 0;
  651. }
  652. static int q6v5_start(struct rproc *rproc)
  653. {
  654. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  655. int xfermemop_ret;
  656. int ret;
  657. qcom_q6v5_prepare(&qproc->q6v5);
  658. ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
  659. qproc->proxy_reg_count);
  660. if (ret) {
  661. dev_err(qproc->dev, "failed to enable proxy supplies\n");
  662. goto disable_irqs;
  663. }
  664. ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
  665. qproc->proxy_clk_count);
  666. if (ret) {
  667. dev_err(qproc->dev, "failed to enable proxy clocks\n");
  668. goto disable_proxy_reg;
  669. }
  670. ret = q6v5_regulator_enable(qproc, qproc->active_regs,
  671. qproc->active_reg_count);
  672. if (ret) {
  673. dev_err(qproc->dev, "failed to enable supplies\n");
  674. goto disable_proxy_clk;
  675. }
  676. ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks,
  677. qproc->reset_clk_count);
  678. if (ret) {
  679. dev_err(qproc->dev, "failed to enable reset clocks\n");
  680. goto disable_vdd;
  681. }
  682. ret = q6v5_reset_deassert(qproc);
  683. if (ret) {
  684. dev_err(qproc->dev, "failed to deassert mss restart\n");
  685. goto disable_reset_clks;
  686. }
  687. ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
  688. qproc->active_clk_count);
  689. if (ret) {
  690. dev_err(qproc->dev, "failed to enable clocks\n");
  691. goto assert_reset;
  692. }
  693. /* Assign MBA image access in DDR to q6 */
  694. ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
  695. qproc->mba_phys, qproc->mba_size);
  696. if (ret) {
  697. dev_err(qproc->dev,
  698. "assigning Q6 access to mba memory failed: %d\n", ret);
  699. goto disable_active_clks;
  700. }
  701. writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
  702. ret = q6v5proc_reset(qproc);
  703. if (ret)
  704. goto reclaim_mba;
  705. ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
  706. if (ret == -ETIMEDOUT) {
  707. dev_err(qproc->dev, "MBA boot timed out\n");
  708. goto halt_axi_ports;
  709. } else if (ret != RMB_MBA_XPU_UNLOCKED &&
  710. ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
  711. dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
  712. ret = -EINVAL;
  713. goto halt_axi_ports;
  714. }
  715. dev_info(qproc->dev, "MBA booted, loading mpss\n");
  716. ret = q6v5_mpss_load(qproc);
  717. if (ret)
  718. goto reclaim_mpss;
  719. ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000));
  720. if (ret == -ETIMEDOUT) {
  721. dev_err(qproc->dev, "start timed out\n");
  722. goto reclaim_mpss;
  723. }
  724. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
  725. qproc->mba_phys,
  726. qproc->mba_size);
  727. if (xfermemop_ret)
  728. dev_err(qproc->dev,
  729. "Failed to reclaim mba buffer system may become unstable\n");
  730. qproc->running = true;
  731. return 0;
  732. reclaim_mpss:
  733. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
  734. false, qproc->mpss_phys,
  735. qproc->mpss_size);
  736. WARN_ON(xfermemop_ret);
  737. halt_axi_ports:
  738. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  739. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  740. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  741. reclaim_mba:
  742. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
  743. qproc->mba_phys,
  744. qproc->mba_size);
  745. if (xfermemop_ret) {
  746. dev_err(qproc->dev,
  747. "Failed to reclaim mba buffer, system may become unstable\n");
  748. }
  749. disable_active_clks:
  750. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  751. qproc->active_clk_count);
  752. assert_reset:
  753. q6v5_reset_assert(qproc);
  754. disable_reset_clks:
  755. q6v5_clk_disable(qproc->dev, qproc->reset_clks,
  756. qproc->reset_clk_count);
  757. disable_vdd:
  758. q6v5_regulator_disable(qproc, qproc->active_regs,
  759. qproc->active_reg_count);
  760. disable_proxy_clk:
  761. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  762. qproc->proxy_clk_count);
  763. disable_proxy_reg:
  764. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  765. qproc->proxy_reg_count);
  766. disable_irqs:
  767. qcom_q6v5_unprepare(&qproc->q6v5);
  768. return ret;
  769. }
  770. static int q6v5_stop(struct rproc *rproc)
  771. {
  772. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  773. int ret;
  774. u32 val;
  775. qproc->running = false;
  776. ret = qcom_q6v5_request_stop(&qproc->q6v5);
  777. if (ret == -ETIMEDOUT)
  778. dev_err(qproc->dev, "timed out on wait\n");
  779. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  780. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  781. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  782. if (qproc->version == MSS_MSM8996) {
  783. /*
  784. * To avoid high MX current during LPASS/MSS restart.
  785. */
  786. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  787. val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
  788. QDSP6v56_CLAMP_QMC_MEM;
  789. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  790. }
  791. ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false,
  792. qproc->mpss_phys, qproc->mpss_size);
  793. WARN_ON(ret);
  794. q6v5_reset_assert(qproc);
  795. ret = qcom_q6v5_unprepare(&qproc->q6v5);
  796. if (ret) {
  797. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  798. qproc->proxy_clk_count);
  799. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  800. qproc->proxy_reg_count);
  801. }
  802. q6v5_clk_disable(qproc->dev, qproc->reset_clks,
  803. qproc->reset_clk_count);
  804. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  805. qproc->active_clk_count);
  806. q6v5_regulator_disable(qproc, qproc->active_regs,
  807. qproc->active_reg_count);
  808. return 0;
  809. }
  810. static void *q6v5_da_to_va(struct rproc *rproc, u64 da, int len)
  811. {
  812. struct q6v5 *qproc = rproc->priv;
  813. int offset;
  814. offset = da - qproc->mpss_reloc;
  815. if (offset < 0 || offset + len > qproc->mpss_size)
  816. return NULL;
  817. return qproc->mpss_region + offset;
  818. }
  819. static const struct rproc_ops q6v5_ops = {
  820. .start = q6v5_start,
  821. .stop = q6v5_stop,
  822. .da_to_va = q6v5_da_to_va,
  823. .load = q6v5_load,
  824. };
  825. static void qcom_msa_handover(struct qcom_q6v5 *q6v5)
  826. {
  827. struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5);
  828. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  829. qproc->proxy_clk_count);
  830. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  831. qproc->proxy_reg_count);
  832. }
  833. static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
  834. {
  835. struct of_phandle_args args;
  836. struct resource *res;
  837. int ret;
  838. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
  839. qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
  840. if (IS_ERR(qproc->reg_base))
  841. return PTR_ERR(qproc->reg_base);
  842. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
  843. qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
  844. if (IS_ERR(qproc->rmb_base))
  845. return PTR_ERR(qproc->rmb_base);
  846. ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
  847. "qcom,halt-regs", 3, 0, &args);
  848. if (ret < 0) {
  849. dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
  850. return -EINVAL;
  851. }
  852. qproc->halt_map = syscon_node_to_regmap(args.np);
  853. of_node_put(args.np);
  854. if (IS_ERR(qproc->halt_map))
  855. return PTR_ERR(qproc->halt_map);
  856. qproc->halt_q6 = args.args[0];
  857. qproc->halt_modem = args.args[1];
  858. qproc->halt_nc = args.args[2];
  859. return 0;
  860. }
  861. static int q6v5_init_clocks(struct device *dev, struct clk **clks,
  862. char **clk_names)
  863. {
  864. int i;
  865. if (!clk_names)
  866. return 0;
  867. for (i = 0; clk_names[i]; i++) {
  868. clks[i] = devm_clk_get(dev, clk_names[i]);
  869. if (IS_ERR(clks[i])) {
  870. int rc = PTR_ERR(clks[i]);
  871. if (rc != -EPROBE_DEFER)
  872. dev_err(dev, "Failed to get %s clock\n",
  873. clk_names[i]);
  874. return rc;
  875. }
  876. }
  877. return i;
  878. }
  879. static int q6v5_init_reset(struct q6v5 *qproc)
  880. {
  881. qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
  882. NULL);
  883. if (IS_ERR(qproc->mss_restart)) {
  884. dev_err(qproc->dev, "failed to acquire mss restart\n");
  885. return PTR_ERR(qproc->mss_restart);
  886. }
  887. return 0;
  888. }
  889. static int q6v5_alloc_memory_region(struct q6v5 *qproc)
  890. {
  891. struct device_node *child;
  892. struct device_node *node;
  893. struct resource r;
  894. int ret;
  895. child = of_get_child_by_name(qproc->dev->of_node, "mba");
  896. node = of_parse_phandle(child, "memory-region", 0);
  897. ret = of_address_to_resource(node, 0, &r);
  898. if (ret) {
  899. dev_err(qproc->dev, "unable to resolve mba region\n");
  900. return ret;
  901. }
  902. of_node_put(node);
  903. qproc->mba_phys = r.start;
  904. qproc->mba_size = resource_size(&r);
  905. qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
  906. if (!qproc->mba_region) {
  907. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  908. &r.start, qproc->mba_size);
  909. return -EBUSY;
  910. }
  911. child = of_get_child_by_name(qproc->dev->of_node, "mpss");
  912. node = of_parse_phandle(child, "memory-region", 0);
  913. ret = of_address_to_resource(node, 0, &r);
  914. if (ret) {
  915. dev_err(qproc->dev, "unable to resolve mpss region\n");
  916. return ret;
  917. }
  918. of_node_put(node);
  919. qproc->mpss_phys = qproc->mpss_reloc = r.start;
  920. qproc->mpss_size = resource_size(&r);
  921. qproc->mpss_region = devm_ioremap_wc(qproc->dev, qproc->mpss_phys, qproc->mpss_size);
  922. if (!qproc->mpss_region) {
  923. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  924. &r.start, qproc->mpss_size);
  925. return -EBUSY;
  926. }
  927. return 0;
  928. }
  929. static int q6v5_probe(struct platform_device *pdev)
  930. {
  931. const struct rproc_hexagon_res *desc;
  932. struct q6v5 *qproc;
  933. struct rproc *rproc;
  934. int ret;
  935. desc = of_device_get_match_data(&pdev->dev);
  936. if (!desc)
  937. return -EINVAL;
  938. if (desc->need_mem_protection && !qcom_scm_is_available())
  939. return -EPROBE_DEFER;
  940. rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
  941. desc->hexagon_mba_image, sizeof(*qproc));
  942. if (!rproc) {
  943. dev_err(&pdev->dev, "failed to allocate rproc\n");
  944. return -ENOMEM;
  945. }
  946. qproc = (struct q6v5 *)rproc->priv;
  947. qproc->dev = &pdev->dev;
  948. qproc->rproc = rproc;
  949. platform_set_drvdata(pdev, qproc);
  950. ret = q6v5_init_mem(qproc, pdev);
  951. if (ret)
  952. goto free_rproc;
  953. ret = q6v5_alloc_memory_region(qproc);
  954. if (ret)
  955. goto free_rproc;
  956. ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
  957. desc->proxy_clk_names);
  958. if (ret < 0) {
  959. dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
  960. goto free_rproc;
  961. }
  962. qproc->proxy_clk_count = ret;
  963. ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks,
  964. desc->reset_clk_names);
  965. if (ret < 0) {
  966. dev_err(&pdev->dev, "Failed to get reset clocks.\n");
  967. goto free_rproc;
  968. }
  969. qproc->reset_clk_count = ret;
  970. ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
  971. desc->active_clk_names);
  972. if (ret < 0) {
  973. dev_err(&pdev->dev, "Failed to get active clocks.\n");
  974. goto free_rproc;
  975. }
  976. qproc->active_clk_count = ret;
  977. ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
  978. desc->proxy_supply);
  979. if (ret < 0) {
  980. dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
  981. goto free_rproc;
  982. }
  983. qproc->proxy_reg_count = ret;
  984. ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
  985. desc->active_supply);
  986. if (ret < 0) {
  987. dev_err(&pdev->dev, "Failed to get active regulators.\n");
  988. goto free_rproc;
  989. }
  990. qproc->active_reg_count = ret;
  991. ret = q6v5_init_reset(qproc);
  992. if (ret)
  993. goto free_rproc;
  994. qproc->version = desc->version;
  995. qproc->has_alt_reset = desc->has_alt_reset;
  996. qproc->need_mem_protection = desc->need_mem_protection;
  997. ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM,
  998. qcom_msa_handover);
  999. if (ret)
  1000. goto free_rproc;
  1001. qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
  1002. qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
  1003. qcom_add_glink_subdev(rproc, &qproc->glink_subdev);
  1004. qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
  1005. qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
  1006. qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
  1007. ret = rproc_add(rproc);
  1008. if (ret)
  1009. goto free_rproc;
  1010. return 0;
  1011. free_rproc:
  1012. rproc_free(rproc);
  1013. return ret;
  1014. }
  1015. static int q6v5_remove(struct platform_device *pdev)
  1016. {
  1017. struct q6v5 *qproc = platform_get_drvdata(pdev);
  1018. rproc_del(qproc->rproc);
  1019. qcom_remove_sysmon_subdev(qproc->sysmon);
  1020. qcom_remove_glink_subdev(qproc->rproc, &qproc->glink_subdev);
  1021. qcom_remove_smd_subdev(qproc->rproc, &qproc->smd_subdev);
  1022. qcom_remove_ssr_subdev(qproc->rproc, &qproc->ssr_subdev);
  1023. rproc_free(qproc->rproc);
  1024. return 0;
  1025. }
  1026. static const struct rproc_hexagon_res sdm845_mss = {
  1027. .hexagon_mba_image = "mba.mbn",
  1028. .proxy_clk_names = (char*[]){
  1029. "xo",
  1030. "prng",
  1031. NULL
  1032. },
  1033. .reset_clk_names = (char*[]){
  1034. "iface",
  1035. "snoc_axi",
  1036. NULL
  1037. },
  1038. .active_clk_names = (char*[]){
  1039. "bus",
  1040. "mem",
  1041. "gpll0_mss",
  1042. "mnoc_axi",
  1043. NULL
  1044. },
  1045. .need_mem_protection = true,
  1046. .has_alt_reset = true,
  1047. .version = MSS_SDM845,
  1048. };
  1049. static const struct rproc_hexagon_res msm8996_mss = {
  1050. .hexagon_mba_image = "mba.mbn",
  1051. .proxy_supply = (struct qcom_mss_reg_res[]) {
  1052. {
  1053. .supply = "pll",
  1054. .uA = 100000,
  1055. },
  1056. {}
  1057. },
  1058. .proxy_clk_names = (char*[]){
  1059. "xo",
  1060. "pnoc",
  1061. "qdss",
  1062. NULL
  1063. },
  1064. .active_clk_names = (char*[]){
  1065. "iface",
  1066. "bus",
  1067. "mem",
  1068. "gpll0_mss",
  1069. "snoc_axi",
  1070. "mnoc_axi",
  1071. NULL
  1072. },
  1073. .need_mem_protection = true,
  1074. .has_alt_reset = false,
  1075. .version = MSS_MSM8996,
  1076. };
  1077. static const struct rproc_hexagon_res msm8916_mss = {
  1078. .hexagon_mba_image = "mba.mbn",
  1079. .proxy_supply = (struct qcom_mss_reg_res[]) {
  1080. {
  1081. .supply = "mx",
  1082. .uV = 1050000,
  1083. },
  1084. {
  1085. .supply = "cx",
  1086. .uA = 100000,
  1087. },
  1088. {
  1089. .supply = "pll",
  1090. .uA = 100000,
  1091. },
  1092. {}
  1093. },
  1094. .proxy_clk_names = (char*[]){
  1095. "xo",
  1096. NULL
  1097. },
  1098. .active_clk_names = (char*[]){
  1099. "iface",
  1100. "bus",
  1101. "mem",
  1102. NULL
  1103. },
  1104. .need_mem_protection = false,
  1105. .has_alt_reset = false,
  1106. .version = MSS_MSM8916,
  1107. };
  1108. static const struct rproc_hexagon_res msm8974_mss = {
  1109. .hexagon_mba_image = "mba.b00",
  1110. .proxy_supply = (struct qcom_mss_reg_res[]) {
  1111. {
  1112. .supply = "mx",
  1113. .uV = 1050000,
  1114. },
  1115. {
  1116. .supply = "cx",
  1117. .uA = 100000,
  1118. },
  1119. {
  1120. .supply = "pll",
  1121. .uA = 100000,
  1122. },
  1123. {}
  1124. },
  1125. .active_supply = (struct qcom_mss_reg_res[]) {
  1126. {
  1127. .supply = "mss",
  1128. .uV = 1050000,
  1129. .uA = 100000,
  1130. },
  1131. {}
  1132. },
  1133. .proxy_clk_names = (char*[]){
  1134. "xo",
  1135. NULL
  1136. },
  1137. .active_clk_names = (char*[]){
  1138. "iface",
  1139. "bus",
  1140. "mem",
  1141. NULL
  1142. },
  1143. .need_mem_protection = false,
  1144. .has_alt_reset = false,
  1145. .version = MSS_MSM8974,
  1146. };
  1147. static const struct of_device_id q6v5_of_match[] = {
  1148. { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
  1149. { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
  1150. { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
  1151. { .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
  1152. { .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
  1153. { },
  1154. };
  1155. MODULE_DEVICE_TABLE(of, q6v5_of_match);
  1156. static struct platform_driver q6v5_driver = {
  1157. .probe = q6v5_probe,
  1158. .remove = q6v5_remove,
  1159. .driver = {
  1160. .name = "qcom-q6v5-pil",
  1161. .of_match_table = q6v5_of_match,
  1162. },
  1163. };
  1164. module_platform_driver(q6v5_driver);
  1165. MODULE_DESCRIPTION("Peripheral Image Loader for Hexagon");
  1166. MODULE_LICENSE("GPL v2");