qla_dbg.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0193 | 0x0146 |
  14. * | | | 0x015b-0x0160 |
  15. * | | | 0x016e |
  16. * | Mailbox commands | 0x1206 | 0x11a2-0x11ff |
  17. * | Device Discovery | 0x2134 | 0x210e-0x2116 |
  18. * | | | 0x211a |
  19. * | | | 0x211c-0x2128 |
  20. * | | | 0x212a-0x2130 |
  21. * | Queue Command and IO tracing | 0x3074 | 0x300b |
  22. * | | | 0x3027-0x3028 |
  23. * | | | 0x303d-0x3041 |
  24. * | | | 0x302d,0x3033 |
  25. * | | | 0x3036,0x3038 |
  26. * | | | 0x303a |
  27. * | DPC Thread | 0x4023 | 0x4002,0x4013 |
  28. * | Async Events | 0x5090 | 0x502b-0x502f |
  29. * | | | 0x5047 |
  30. * | | | 0x5084,0x5075 |
  31. * | | | 0x503d,0x5044 |
  32. * | | | 0x505f |
  33. * | Timer Routines | 0x6012 | |
  34. * | User Space Interactions | 0x70e3 | 0x7018,0x702e |
  35. * | | | 0x7020,0x7024 |
  36. * | | | 0x7039,0x7045 |
  37. * | | | 0x7073-0x7075 |
  38. * | | | 0x70a5-0x70a6 |
  39. * | | | 0x70a8,0x70ab |
  40. * | | | 0x70ad-0x70ae |
  41. * | | | 0x70d0-0x70d6 |
  42. * | | | 0x70d7-0x70db |
  43. * | Task Management | 0x8042 | 0x8000 |
  44. * | | | 0x8019 |
  45. * | | | 0x8025,0x8026 |
  46. * | | | 0x8031,0x8032 |
  47. * | | | 0x8039,0x803c |
  48. * | AER/EEH | 0x9011 | |
  49. * | Virtual Port | 0xa007 | |
  50. * | ISP82XX Specific | 0xb157 | 0xb002,0xb024 |
  51. * | | | 0xb09e,0xb0ae |
  52. * | | | 0xb0c3,0xb0c6 |
  53. * | | | 0xb0e0-0xb0ef |
  54. * | | | 0xb085,0xb0dc |
  55. * | | | 0xb107,0xb108 |
  56. * | | | 0xb111,0xb11e |
  57. * | | | 0xb12c,0xb12d |
  58. * | | | 0xb13a,0xb142 |
  59. * | | | 0xb13c-0xb140 |
  60. * | | | 0xb149 |
  61. * | MultiQ | 0xc010 | |
  62. * | Misc | 0xd303 | 0xd031-0xd0ff |
  63. * | | | 0xd101-0xd1fe |
  64. * | | | 0xd214-0xd2fe |
  65. * | Target Mode | 0xe081 | |
  66. * | Target Mode Management | 0xf09b | 0xf002 |
  67. * | | | 0xf046-0xf049 |
  68. * | Target Mode Task Management | 0x1000d | |
  69. * ----------------------------------------------------------------------
  70. */
  71. #include "qla_def.h"
  72. #include <linux/delay.h>
  73. static uint32_t ql_dbg_offset = 0x800;
  74. static inline void
  75. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  76. {
  77. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  78. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  79. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  80. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  81. fw_dump->vendor = htonl(ha->pdev->vendor);
  82. fw_dump->device = htonl(ha->pdev->device);
  83. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  84. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  85. }
  86. static inline void *
  87. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  88. {
  89. struct req_que *req = ha->req_q_map[0];
  90. struct rsp_que *rsp = ha->rsp_q_map[0];
  91. /* Request queue. */
  92. memcpy(ptr, req->ring, req->length *
  93. sizeof(request_t));
  94. /* Response queue. */
  95. ptr += req->length * sizeof(request_t);
  96. memcpy(ptr, rsp->ring, rsp->length *
  97. sizeof(response_t));
  98. return ptr + (rsp->length * sizeof(response_t));
  99. }
  100. int
  101. qla27xx_dump_mpi_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  102. uint32_t ram_dwords, void **nxt)
  103. {
  104. int rval;
  105. uint32_t cnt, stat, timer, dwords, idx;
  106. uint16_t mb0;
  107. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  108. dma_addr_t dump_dma = ha->gid_list_dma;
  109. uint32_t *dump = (uint32_t *)ha->gid_list;
  110. rval = QLA_SUCCESS;
  111. mb0 = 0;
  112. WRT_REG_WORD(&reg->mailbox0, MBC_LOAD_DUMP_MPI_RAM);
  113. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  114. dwords = qla2x00_gid_list_size(ha) / 4;
  115. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  116. cnt += dwords, addr += dwords) {
  117. if (cnt + dwords > ram_dwords)
  118. dwords = ram_dwords - cnt;
  119. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  120. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  121. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  122. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  123. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  124. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  125. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  126. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  127. WRT_REG_WORD(&reg->mailbox9, 0);
  128. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  129. ha->flags.mbox_int = 0;
  130. for (timer = 6000000; timer; timer--) {
  131. /* Check for pending interrupts. */
  132. stat = RD_REG_DWORD(&reg->host_status);
  133. if (stat & HSRX_RISC_INT) {
  134. stat &= 0xff;
  135. if (stat == 0x1 || stat == 0x2 ||
  136. stat == 0x10 || stat == 0x11) {
  137. set_bit(MBX_INTERRUPT,
  138. &ha->mbx_cmd_flags);
  139. mb0 = RD_REG_WORD(&reg->mailbox0);
  140. RD_REG_WORD(&reg->mailbox1);
  141. WRT_REG_DWORD(&reg->hccr,
  142. HCCRX_CLR_RISC_INT);
  143. RD_REG_DWORD(&reg->hccr);
  144. break;
  145. }
  146. /* Clear this intr; it wasn't a mailbox intr */
  147. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  148. RD_REG_DWORD(&reg->hccr);
  149. }
  150. udelay(5);
  151. }
  152. ha->flags.mbox_int = 1;
  153. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  154. rval = mb0 & MBS_MASK;
  155. for (idx = 0; idx < dwords; idx++)
  156. ram[cnt + idx] = IS_QLA27XX(ha) ?
  157. le32_to_cpu(dump[idx]) : swab32(dump[idx]);
  158. } else {
  159. rval = QLA_FUNCTION_FAILED;
  160. }
  161. }
  162. *nxt = rval == QLA_SUCCESS ? &ram[cnt] : NULL;
  163. return rval;
  164. }
  165. int
  166. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  167. uint32_t ram_dwords, void **nxt)
  168. {
  169. int rval;
  170. uint32_t cnt, stat, timer, dwords, idx;
  171. uint16_t mb0;
  172. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  173. dma_addr_t dump_dma = ha->gid_list_dma;
  174. uint32_t *dump = (uint32_t *)ha->gid_list;
  175. rval = QLA_SUCCESS;
  176. mb0 = 0;
  177. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  178. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  179. dwords = qla2x00_gid_list_size(ha) / 4;
  180. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  181. cnt += dwords, addr += dwords) {
  182. if (cnt + dwords > ram_dwords)
  183. dwords = ram_dwords - cnt;
  184. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  185. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  186. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  187. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  188. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  189. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  190. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  191. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  192. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  193. ha->flags.mbox_int = 0;
  194. for (timer = 6000000; timer; timer--) {
  195. /* Check for pending interrupts. */
  196. stat = RD_REG_DWORD(&reg->host_status);
  197. if (stat & HSRX_RISC_INT) {
  198. stat &= 0xff;
  199. if (stat == 0x1 || stat == 0x2 ||
  200. stat == 0x10 || stat == 0x11) {
  201. set_bit(MBX_INTERRUPT,
  202. &ha->mbx_cmd_flags);
  203. mb0 = RD_REG_WORD(&reg->mailbox0);
  204. WRT_REG_DWORD(&reg->hccr,
  205. HCCRX_CLR_RISC_INT);
  206. RD_REG_DWORD(&reg->hccr);
  207. break;
  208. }
  209. /* Clear this intr; it wasn't a mailbox intr */
  210. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  211. RD_REG_DWORD(&reg->hccr);
  212. }
  213. udelay(5);
  214. }
  215. ha->flags.mbox_int = 1;
  216. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  217. rval = mb0 & MBS_MASK;
  218. for (idx = 0; idx < dwords; idx++)
  219. ram[cnt + idx] = IS_QLA27XX(ha) ?
  220. le32_to_cpu(dump[idx]) : swab32(dump[idx]);
  221. } else {
  222. rval = QLA_FUNCTION_FAILED;
  223. }
  224. }
  225. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  226. return rval;
  227. }
  228. static int
  229. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  230. uint32_t cram_size, void **nxt)
  231. {
  232. int rval;
  233. /* Code RAM. */
  234. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  235. if (rval != QLA_SUCCESS)
  236. return rval;
  237. set_bit(RISC_SRAM_DUMP_CMPL, &ha->fw_dump_cap_flags);
  238. /* External Memory. */
  239. rval = qla24xx_dump_ram(ha, 0x100000, *nxt,
  240. ha->fw_memory_size - 0x100000 + 1, nxt);
  241. if (rval == QLA_SUCCESS)
  242. set_bit(RISC_EXT_MEM_DUMP_CMPL, &ha->fw_dump_cap_flags);
  243. return rval;
  244. }
  245. static uint32_t *
  246. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  247. uint32_t count, uint32_t *buf)
  248. {
  249. uint32_t __iomem *dmp_reg;
  250. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  251. dmp_reg = &reg->iobase_window;
  252. for ( ; count--; dmp_reg++)
  253. *buf++ = htonl(RD_REG_DWORD(dmp_reg));
  254. return buf;
  255. }
  256. void
  257. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg, struct qla_hw_data *ha)
  258. {
  259. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  260. /* 100 usec delay is sufficient enough for hardware to pause RISC */
  261. udelay(100);
  262. if (RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED)
  263. set_bit(RISC_PAUSE_CMPL, &ha->fw_dump_cap_flags);
  264. }
  265. int
  266. qla24xx_soft_reset(struct qla_hw_data *ha)
  267. {
  268. int rval = QLA_SUCCESS;
  269. uint32_t cnt;
  270. uint16_t wd;
  271. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  272. /*
  273. * Reset RISC. The delay is dependent on system architecture.
  274. * Driver can proceed with the reset sequence after waiting
  275. * for a timeout period.
  276. */
  277. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  278. for (cnt = 0; cnt < 30000; cnt++) {
  279. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  280. break;
  281. udelay(10);
  282. }
  283. if (!(RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE))
  284. set_bit(DMA_SHUTDOWN_CMPL, &ha->fw_dump_cap_flags);
  285. WRT_REG_DWORD(&reg->ctrl_status,
  286. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  287. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  288. udelay(100);
  289. /* Wait for soft-reset to complete. */
  290. for (cnt = 0; cnt < 30000; cnt++) {
  291. if ((RD_REG_DWORD(&reg->ctrl_status) &
  292. CSRX_ISP_SOFT_RESET) == 0)
  293. break;
  294. udelay(10);
  295. }
  296. if (!(RD_REG_DWORD(&reg->ctrl_status) & CSRX_ISP_SOFT_RESET))
  297. set_bit(ISP_RESET_CMPL, &ha->fw_dump_cap_flags);
  298. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  299. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  300. for (cnt = 10000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  301. rval == QLA_SUCCESS; cnt--) {
  302. if (cnt)
  303. udelay(10);
  304. else
  305. rval = QLA_FUNCTION_TIMEOUT;
  306. }
  307. if (rval == QLA_SUCCESS)
  308. set_bit(RISC_RDY_AFT_RESET, &ha->fw_dump_cap_flags);
  309. return rval;
  310. }
  311. static int
  312. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  313. uint32_t ram_words, void **nxt)
  314. {
  315. int rval;
  316. uint32_t cnt, stat, timer, words, idx;
  317. uint16_t mb0;
  318. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  319. dma_addr_t dump_dma = ha->gid_list_dma;
  320. uint16_t *dump = (uint16_t *)ha->gid_list;
  321. rval = QLA_SUCCESS;
  322. mb0 = 0;
  323. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  324. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  325. words = qla2x00_gid_list_size(ha) / 2;
  326. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  327. cnt += words, addr += words) {
  328. if (cnt + words > ram_words)
  329. words = ram_words - cnt;
  330. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  331. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  332. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  333. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  334. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  335. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  336. WRT_MAILBOX_REG(ha, reg, 4, words);
  337. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  338. for (timer = 6000000; timer; timer--) {
  339. /* Check for pending interrupts. */
  340. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  341. if (stat & HSR_RISC_INT) {
  342. stat &= 0xff;
  343. if (stat == 0x1 || stat == 0x2) {
  344. set_bit(MBX_INTERRUPT,
  345. &ha->mbx_cmd_flags);
  346. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  347. /* Release mailbox registers. */
  348. WRT_REG_WORD(&reg->semaphore, 0);
  349. WRT_REG_WORD(&reg->hccr,
  350. HCCR_CLR_RISC_INT);
  351. RD_REG_WORD(&reg->hccr);
  352. break;
  353. } else if (stat == 0x10 || stat == 0x11) {
  354. set_bit(MBX_INTERRUPT,
  355. &ha->mbx_cmd_flags);
  356. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  357. WRT_REG_WORD(&reg->hccr,
  358. HCCR_CLR_RISC_INT);
  359. RD_REG_WORD(&reg->hccr);
  360. break;
  361. }
  362. /* clear this intr; it wasn't a mailbox intr */
  363. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  364. RD_REG_WORD(&reg->hccr);
  365. }
  366. udelay(5);
  367. }
  368. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  369. rval = mb0 & MBS_MASK;
  370. for (idx = 0; idx < words; idx++)
  371. ram[cnt + idx] = swab16(dump[idx]);
  372. } else {
  373. rval = QLA_FUNCTION_FAILED;
  374. }
  375. }
  376. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  377. return rval;
  378. }
  379. static inline void
  380. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  381. uint16_t *buf)
  382. {
  383. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  384. for ( ; count--; dmp_reg++)
  385. *buf++ = htons(RD_REG_WORD(dmp_reg));
  386. }
  387. static inline void *
  388. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  389. {
  390. if (!ha->eft)
  391. return ptr;
  392. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  393. return ptr + ntohl(ha->fw_dump->eft_size);
  394. }
  395. static inline void *
  396. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  397. {
  398. uint32_t cnt;
  399. uint32_t *iter_reg;
  400. struct qla2xxx_fce_chain *fcec = ptr;
  401. if (!ha->fce)
  402. return ptr;
  403. *last_chain = &fcec->type;
  404. fcec->type = htonl(DUMP_CHAIN_FCE);
  405. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  406. fce_calc_size(ha->fce_bufs));
  407. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  408. fcec->addr_l = htonl(LSD(ha->fce_dma));
  409. fcec->addr_h = htonl(MSD(ha->fce_dma));
  410. iter_reg = fcec->eregs;
  411. for (cnt = 0; cnt < 8; cnt++)
  412. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  413. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  414. return (char *)iter_reg + ntohl(fcec->size);
  415. }
  416. static inline void *
  417. qla25xx_copy_exlogin(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  418. {
  419. struct qla2xxx_offld_chain *c = ptr;
  420. if (!ha->exlogin_buf)
  421. return ptr;
  422. *last_chain = &c->type;
  423. c->type = cpu_to_be32(DUMP_CHAIN_EXLOGIN);
  424. c->chain_size = cpu_to_be32(sizeof(struct qla2xxx_offld_chain) +
  425. ha->exlogin_size);
  426. c->size = cpu_to_be32(ha->exlogin_size);
  427. c->addr = cpu_to_be64(ha->exlogin_buf_dma);
  428. ptr += sizeof(struct qla2xxx_offld_chain);
  429. memcpy(ptr, ha->exlogin_buf, ha->exlogin_size);
  430. return (char *)ptr + cpu_to_be32(c->size);
  431. }
  432. static inline void *
  433. qla81xx_copy_exchoffld(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  434. {
  435. struct qla2xxx_offld_chain *c = ptr;
  436. if (!ha->exchoffld_buf)
  437. return ptr;
  438. *last_chain = &c->type;
  439. c->type = cpu_to_be32(DUMP_CHAIN_EXCHG);
  440. c->chain_size = cpu_to_be32(sizeof(struct qla2xxx_offld_chain) +
  441. ha->exchoffld_size);
  442. c->size = cpu_to_be32(ha->exchoffld_size);
  443. c->addr = cpu_to_be64(ha->exchoffld_buf_dma);
  444. ptr += sizeof(struct qla2xxx_offld_chain);
  445. memcpy(ptr, ha->exchoffld_buf, ha->exchoffld_size);
  446. return (char *)ptr + cpu_to_be32(c->size);
  447. }
  448. static inline void *
  449. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  450. uint32_t **last_chain)
  451. {
  452. struct qla2xxx_mqueue_chain *q;
  453. struct qla2xxx_mqueue_header *qh;
  454. uint32_t num_queues;
  455. int que;
  456. struct {
  457. int length;
  458. void *ring;
  459. } aq, *aqp;
  460. if (!ha->tgt.atio_ring)
  461. return ptr;
  462. num_queues = 1;
  463. aqp = &aq;
  464. aqp->length = ha->tgt.atio_q_length;
  465. aqp->ring = ha->tgt.atio_ring;
  466. for (que = 0; que < num_queues; que++) {
  467. /* aqp = ha->atio_q_map[que]; */
  468. q = ptr;
  469. *last_chain = &q->type;
  470. q->type = htonl(DUMP_CHAIN_QUEUE);
  471. q->chain_size = htonl(
  472. sizeof(struct qla2xxx_mqueue_chain) +
  473. sizeof(struct qla2xxx_mqueue_header) +
  474. (aqp->length * sizeof(request_t)));
  475. ptr += sizeof(struct qla2xxx_mqueue_chain);
  476. /* Add header. */
  477. qh = ptr;
  478. qh->queue = htonl(TYPE_ATIO_QUEUE);
  479. qh->number = htonl(que);
  480. qh->size = htonl(aqp->length * sizeof(request_t));
  481. ptr += sizeof(struct qla2xxx_mqueue_header);
  482. /* Add data. */
  483. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  484. ptr += aqp->length * sizeof(request_t);
  485. }
  486. return ptr;
  487. }
  488. static inline void *
  489. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  490. {
  491. struct qla2xxx_mqueue_chain *q;
  492. struct qla2xxx_mqueue_header *qh;
  493. struct req_que *req;
  494. struct rsp_que *rsp;
  495. int que;
  496. if (!ha->mqenable)
  497. return ptr;
  498. /* Request queues */
  499. for (que = 1; que < ha->max_req_queues; que++) {
  500. req = ha->req_q_map[que];
  501. if (!req)
  502. break;
  503. /* Add chain. */
  504. q = ptr;
  505. *last_chain = &q->type;
  506. q->type = htonl(DUMP_CHAIN_QUEUE);
  507. q->chain_size = htonl(
  508. sizeof(struct qla2xxx_mqueue_chain) +
  509. sizeof(struct qla2xxx_mqueue_header) +
  510. (req->length * sizeof(request_t)));
  511. ptr += sizeof(struct qla2xxx_mqueue_chain);
  512. /* Add header. */
  513. qh = ptr;
  514. qh->queue = htonl(TYPE_REQUEST_QUEUE);
  515. qh->number = htonl(que);
  516. qh->size = htonl(req->length * sizeof(request_t));
  517. ptr += sizeof(struct qla2xxx_mqueue_header);
  518. /* Add data. */
  519. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  520. ptr += req->length * sizeof(request_t);
  521. }
  522. /* Response queues */
  523. for (que = 1; que < ha->max_rsp_queues; que++) {
  524. rsp = ha->rsp_q_map[que];
  525. if (!rsp)
  526. break;
  527. /* Add chain. */
  528. q = ptr;
  529. *last_chain = &q->type;
  530. q->type = htonl(DUMP_CHAIN_QUEUE);
  531. q->chain_size = htonl(
  532. sizeof(struct qla2xxx_mqueue_chain) +
  533. sizeof(struct qla2xxx_mqueue_header) +
  534. (rsp->length * sizeof(response_t)));
  535. ptr += sizeof(struct qla2xxx_mqueue_chain);
  536. /* Add header. */
  537. qh = ptr;
  538. qh->queue = htonl(TYPE_RESPONSE_QUEUE);
  539. qh->number = htonl(que);
  540. qh->size = htonl(rsp->length * sizeof(response_t));
  541. ptr += sizeof(struct qla2xxx_mqueue_header);
  542. /* Add data. */
  543. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  544. ptr += rsp->length * sizeof(response_t);
  545. }
  546. return ptr;
  547. }
  548. static inline void *
  549. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  550. {
  551. uint32_t cnt, que_idx;
  552. uint8_t que_cnt;
  553. struct qla2xxx_mq_chain *mq = ptr;
  554. device_reg_t *reg;
  555. if (!ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  556. return ptr;
  557. mq = ptr;
  558. *last_chain = &mq->type;
  559. mq->type = htonl(DUMP_CHAIN_MQ);
  560. mq->chain_size = htonl(sizeof(struct qla2xxx_mq_chain));
  561. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  562. ha->max_req_queues : ha->max_rsp_queues;
  563. mq->count = htonl(que_cnt);
  564. for (cnt = 0; cnt < que_cnt; cnt++) {
  565. reg = ISP_QUE_REG(ha, cnt);
  566. que_idx = cnt * 4;
  567. mq->qregs[que_idx] =
  568. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_in));
  569. mq->qregs[que_idx+1] =
  570. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_out));
  571. mq->qregs[que_idx+2] =
  572. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_in));
  573. mq->qregs[que_idx+3] =
  574. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_out));
  575. }
  576. return ptr + sizeof(struct qla2xxx_mq_chain);
  577. }
  578. void
  579. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  580. {
  581. struct qla_hw_data *ha = vha->hw;
  582. if (rval != QLA_SUCCESS) {
  583. ql_log(ql_log_warn, vha, 0xd000,
  584. "Failed to dump firmware (%x), dump status flags (0x%lx).\n",
  585. rval, ha->fw_dump_cap_flags);
  586. ha->fw_dumped = 0;
  587. } else {
  588. ql_log(ql_log_info, vha, 0xd001,
  589. "Firmware dump saved to temp buffer (%ld/%p), dump status flags (0x%lx).\n",
  590. vha->host_no, ha->fw_dump, ha->fw_dump_cap_flags);
  591. ha->fw_dumped = 1;
  592. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  593. }
  594. }
  595. /**
  596. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  597. * @vha: HA context
  598. * @hardware_locked: Called with the hardware_lock
  599. */
  600. void
  601. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  602. {
  603. int rval;
  604. uint32_t cnt;
  605. struct qla_hw_data *ha = vha->hw;
  606. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  607. uint16_t __iomem *dmp_reg;
  608. unsigned long flags;
  609. struct qla2300_fw_dump *fw;
  610. void *nxt;
  611. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  612. flags = 0;
  613. #ifndef __CHECKER__
  614. if (!hardware_locked)
  615. spin_lock_irqsave(&ha->hardware_lock, flags);
  616. #endif
  617. if (!ha->fw_dump) {
  618. ql_log(ql_log_warn, vha, 0xd002,
  619. "No buffer available for dump.\n");
  620. goto qla2300_fw_dump_failed;
  621. }
  622. if (ha->fw_dumped) {
  623. ql_log(ql_log_warn, vha, 0xd003,
  624. "Firmware has been previously dumped (%p) "
  625. "-- ignoring request.\n",
  626. ha->fw_dump);
  627. goto qla2300_fw_dump_failed;
  628. }
  629. fw = &ha->fw_dump->isp.isp23;
  630. qla2xxx_prep_dump(ha, ha->fw_dump);
  631. rval = QLA_SUCCESS;
  632. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  633. /* Pause RISC. */
  634. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  635. if (IS_QLA2300(ha)) {
  636. for (cnt = 30000;
  637. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  638. rval == QLA_SUCCESS; cnt--) {
  639. if (cnt)
  640. udelay(100);
  641. else
  642. rval = QLA_FUNCTION_TIMEOUT;
  643. }
  644. } else {
  645. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  646. udelay(10);
  647. }
  648. if (rval == QLA_SUCCESS) {
  649. dmp_reg = &reg->flash_address;
  650. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++, dmp_reg++)
  651. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  652. dmp_reg = &reg->u.isp2300.req_q_in;
  653. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2;
  654. cnt++, dmp_reg++)
  655. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  656. dmp_reg = &reg->u.isp2300.mailbox0;
  657. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2;
  658. cnt++, dmp_reg++)
  659. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  660. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  661. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  662. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  663. qla2xxx_read_window(reg, 48, fw->dma_reg);
  664. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  665. dmp_reg = &reg->risc_hw;
  666. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2;
  667. cnt++, dmp_reg++)
  668. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  669. WRT_REG_WORD(&reg->pcr, 0x2000);
  670. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  671. WRT_REG_WORD(&reg->pcr, 0x2200);
  672. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  673. WRT_REG_WORD(&reg->pcr, 0x2400);
  674. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  675. WRT_REG_WORD(&reg->pcr, 0x2600);
  676. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  677. WRT_REG_WORD(&reg->pcr, 0x2800);
  678. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  679. WRT_REG_WORD(&reg->pcr, 0x2A00);
  680. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  681. WRT_REG_WORD(&reg->pcr, 0x2C00);
  682. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  683. WRT_REG_WORD(&reg->pcr, 0x2E00);
  684. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  685. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  686. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  687. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  688. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  689. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  690. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  691. /* Reset RISC. */
  692. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  693. for (cnt = 0; cnt < 30000; cnt++) {
  694. if ((RD_REG_WORD(&reg->ctrl_status) &
  695. CSR_ISP_SOFT_RESET) == 0)
  696. break;
  697. udelay(10);
  698. }
  699. }
  700. if (!IS_QLA2300(ha)) {
  701. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  702. rval == QLA_SUCCESS; cnt--) {
  703. if (cnt)
  704. udelay(100);
  705. else
  706. rval = QLA_FUNCTION_TIMEOUT;
  707. }
  708. }
  709. /* Get RISC SRAM. */
  710. if (rval == QLA_SUCCESS)
  711. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  712. sizeof(fw->risc_ram) / 2, &nxt);
  713. /* Get stack SRAM. */
  714. if (rval == QLA_SUCCESS)
  715. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  716. sizeof(fw->stack_ram) / 2, &nxt);
  717. /* Get data SRAM. */
  718. if (rval == QLA_SUCCESS)
  719. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  720. ha->fw_memory_size - 0x11000 + 1, &nxt);
  721. if (rval == QLA_SUCCESS)
  722. qla2xxx_copy_queues(ha, nxt);
  723. qla2xxx_dump_post_process(base_vha, rval);
  724. qla2300_fw_dump_failed:
  725. #ifndef __CHECKER__
  726. if (!hardware_locked)
  727. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  728. #else
  729. ;
  730. #endif
  731. }
  732. /**
  733. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  734. * @vha: HA context
  735. * @hardware_locked: Called with the hardware_lock
  736. */
  737. void
  738. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  739. {
  740. int rval;
  741. uint32_t cnt, timer;
  742. uint16_t risc_address;
  743. uint16_t mb0, mb2;
  744. struct qla_hw_data *ha = vha->hw;
  745. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  746. uint16_t __iomem *dmp_reg;
  747. unsigned long flags;
  748. struct qla2100_fw_dump *fw;
  749. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  750. risc_address = 0;
  751. mb0 = mb2 = 0;
  752. flags = 0;
  753. #ifndef __CHECKER__
  754. if (!hardware_locked)
  755. spin_lock_irqsave(&ha->hardware_lock, flags);
  756. #endif
  757. if (!ha->fw_dump) {
  758. ql_log(ql_log_warn, vha, 0xd004,
  759. "No buffer available for dump.\n");
  760. goto qla2100_fw_dump_failed;
  761. }
  762. if (ha->fw_dumped) {
  763. ql_log(ql_log_warn, vha, 0xd005,
  764. "Firmware has been previously dumped (%p) "
  765. "-- ignoring request.\n",
  766. ha->fw_dump);
  767. goto qla2100_fw_dump_failed;
  768. }
  769. fw = &ha->fw_dump->isp.isp21;
  770. qla2xxx_prep_dump(ha, ha->fw_dump);
  771. rval = QLA_SUCCESS;
  772. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  773. /* Pause RISC. */
  774. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  775. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  776. rval == QLA_SUCCESS; cnt--) {
  777. if (cnt)
  778. udelay(100);
  779. else
  780. rval = QLA_FUNCTION_TIMEOUT;
  781. }
  782. if (rval == QLA_SUCCESS) {
  783. dmp_reg = &reg->flash_address;
  784. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++, dmp_reg++)
  785. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  786. dmp_reg = &reg->u.isp2100.mailbox0;
  787. for (cnt = 0; cnt < ha->mbx_count; cnt++, dmp_reg++) {
  788. if (cnt == 8)
  789. dmp_reg = &reg->u_end.isp2200.mailbox8;
  790. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  791. }
  792. dmp_reg = &reg->u.isp2100.unused_2[0];
  793. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++, dmp_reg++)
  794. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  795. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  796. dmp_reg = &reg->risc_hw;
  797. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++, dmp_reg++)
  798. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg));
  799. WRT_REG_WORD(&reg->pcr, 0x2000);
  800. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  801. WRT_REG_WORD(&reg->pcr, 0x2100);
  802. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  803. WRT_REG_WORD(&reg->pcr, 0x2200);
  804. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  805. WRT_REG_WORD(&reg->pcr, 0x2300);
  806. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  807. WRT_REG_WORD(&reg->pcr, 0x2400);
  808. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  809. WRT_REG_WORD(&reg->pcr, 0x2500);
  810. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  811. WRT_REG_WORD(&reg->pcr, 0x2600);
  812. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  813. WRT_REG_WORD(&reg->pcr, 0x2700);
  814. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  815. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  816. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  817. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  818. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  819. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  820. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  821. /* Reset the ISP. */
  822. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  823. }
  824. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  825. rval == QLA_SUCCESS; cnt--) {
  826. if (cnt)
  827. udelay(100);
  828. else
  829. rval = QLA_FUNCTION_TIMEOUT;
  830. }
  831. /* Pause RISC. */
  832. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  833. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  834. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  835. for (cnt = 30000;
  836. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  837. rval == QLA_SUCCESS; cnt--) {
  838. if (cnt)
  839. udelay(100);
  840. else
  841. rval = QLA_FUNCTION_TIMEOUT;
  842. }
  843. if (rval == QLA_SUCCESS) {
  844. /* Set memory configuration and timing. */
  845. if (IS_QLA2100(ha))
  846. WRT_REG_WORD(&reg->mctr, 0xf1);
  847. else
  848. WRT_REG_WORD(&reg->mctr, 0xf2);
  849. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  850. /* Release RISC. */
  851. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  852. }
  853. }
  854. if (rval == QLA_SUCCESS) {
  855. /* Get RISC SRAM. */
  856. risc_address = 0x1000;
  857. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  858. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  859. }
  860. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  861. cnt++, risc_address++) {
  862. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  863. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  864. for (timer = 6000000; timer != 0; timer--) {
  865. /* Check for pending interrupts. */
  866. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  867. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  868. set_bit(MBX_INTERRUPT,
  869. &ha->mbx_cmd_flags);
  870. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  871. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  872. WRT_REG_WORD(&reg->semaphore, 0);
  873. WRT_REG_WORD(&reg->hccr,
  874. HCCR_CLR_RISC_INT);
  875. RD_REG_WORD(&reg->hccr);
  876. break;
  877. }
  878. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  879. RD_REG_WORD(&reg->hccr);
  880. }
  881. udelay(5);
  882. }
  883. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  884. rval = mb0 & MBS_MASK;
  885. fw->risc_ram[cnt] = htons(mb2);
  886. } else {
  887. rval = QLA_FUNCTION_FAILED;
  888. }
  889. }
  890. if (rval == QLA_SUCCESS)
  891. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  892. qla2xxx_dump_post_process(base_vha, rval);
  893. qla2100_fw_dump_failed:
  894. #ifndef __CHECKER__
  895. if (!hardware_locked)
  896. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  897. #else
  898. ;
  899. #endif
  900. }
  901. void
  902. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  903. {
  904. int rval;
  905. uint32_t cnt;
  906. struct qla_hw_data *ha = vha->hw;
  907. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  908. uint32_t __iomem *dmp_reg;
  909. uint32_t *iter_reg;
  910. uint16_t __iomem *mbx_reg;
  911. unsigned long flags;
  912. struct qla24xx_fw_dump *fw;
  913. void *nxt;
  914. void *nxt_chain;
  915. uint32_t *last_chain = NULL;
  916. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  917. if (IS_P3P_TYPE(ha))
  918. return;
  919. flags = 0;
  920. ha->fw_dump_cap_flags = 0;
  921. #ifndef __CHECKER__
  922. if (!hardware_locked)
  923. spin_lock_irqsave(&ha->hardware_lock, flags);
  924. #endif
  925. if (!ha->fw_dump) {
  926. ql_log(ql_log_warn, vha, 0xd006,
  927. "No buffer available for dump.\n");
  928. goto qla24xx_fw_dump_failed;
  929. }
  930. if (ha->fw_dumped) {
  931. ql_log(ql_log_warn, vha, 0xd007,
  932. "Firmware has been previously dumped (%p) "
  933. "-- ignoring request.\n",
  934. ha->fw_dump);
  935. goto qla24xx_fw_dump_failed;
  936. }
  937. QLA_FW_STOPPED(ha);
  938. fw = &ha->fw_dump->isp.isp24;
  939. qla2xxx_prep_dump(ha, ha->fw_dump);
  940. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  941. /*
  942. * Pause RISC. No need to track timeout, as resetting the chip
  943. * is the right approach incase of pause timeout
  944. */
  945. qla24xx_pause_risc(reg, ha);
  946. /* Host interface registers. */
  947. dmp_reg = &reg->flash_addr;
  948. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++, dmp_reg++)
  949. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg));
  950. /* Disable interrupts. */
  951. WRT_REG_DWORD(&reg->ictrl, 0);
  952. RD_REG_DWORD(&reg->ictrl);
  953. /* Shadow registers. */
  954. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  955. RD_REG_DWORD(&reg->iobase_addr);
  956. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  957. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  958. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  959. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  960. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  961. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  962. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  963. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  964. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  965. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  966. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  967. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  968. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  969. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  970. /* Mailbox registers. */
  971. mbx_reg = &reg->mailbox0;
  972. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++, mbx_reg++)
  973. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg));
  974. /* Transfer sequence registers. */
  975. iter_reg = fw->xseq_gp_reg;
  976. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  977. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  978. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  979. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  980. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  981. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  982. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  983. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  984. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  985. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  986. /* Receive sequence registers. */
  987. iter_reg = fw->rseq_gp_reg;
  988. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  989. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  990. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  991. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  992. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  993. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  994. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  995. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  996. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  997. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  998. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  999. /* Command DMA registers. */
  1000. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1001. /* Queues. */
  1002. iter_reg = fw->req0_dma_reg;
  1003. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1004. dmp_reg = &reg->iobase_q;
  1005. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1006. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1007. iter_reg = fw->resp0_dma_reg;
  1008. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1009. dmp_reg = &reg->iobase_q;
  1010. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1011. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1012. iter_reg = fw->req1_dma_reg;
  1013. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1014. dmp_reg = &reg->iobase_q;
  1015. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1016. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1017. /* Transmit DMA registers. */
  1018. iter_reg = fw->xmt0_dma_reg;
  1019. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1020. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1021. iter_reg = fw->xmt1_dma_reg;
  1022. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1023. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1024. iter_reg = fw->xmt2_dma_reg;
  1025. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1026. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1027. iter_reg = fw->xmt3_dma_reg;
  1028. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1029. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1030. iter_reg = fw->xmt4_dma_reg;
  1031. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1032. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1033. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1034. /* Receive DMA registers. */
  1035. iter_reg = fw->rcvt0_data_dma_reg;
  1036. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1037. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1038. iter_reg = fw->rcvt1_data_dma_reg;
  1039. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1040. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1041. /* RISC registers. */
  1042. iter_reg = fw->risc_gp_reg;
  1043. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1044. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1045. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1046. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1047. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1048. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1050. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1051. /* Local memory controller registers. */
  1052. iter_reg = fw->lmc_reg;
  1053. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1054. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1055. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1056. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1057. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1058. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1059. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1060. /* Fibre Protocol Module registers. */
  1061. iter_reg = fw->fpm_hdw_reg;
  1062. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1069. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1070. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1071. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1072. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1073. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1074. /* Frame Buffer registers. */
  1075. iter_reg = fw->fb_hdw_reg;
  1076. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1084. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1086. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1087. rval = qla24xx_soft_reset(ha);
  1088. if (rval != QLA_SUCCESS)
  1089. goto qla24xx_fw_dump_failed_0;
  1090. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1091. &nxt);
  1092. if (rval != QLA_SUCCESS)
  1093. goto qla24xx_fw_dump_failed_0;
  1094. nxt = qla2xxx_copy_queues(ha, nxt);
  1095. qla24xx_copy_eft(ha, nxt);
  1096. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  1097. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1098. if (last_chain) {
  1099. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  1100. *last_chain |= htonl(DUMP_CHAIN_LAST);
  1101. }
  1102. /* Adjust valid length. */
  1103. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1104. qla24xx_fw_dump_failed_0:
  1105. qla2xxx_dump_post_process(base_vha, rval);
  1106. qla24xx_fw_dump_failed:
  1107. #ifndef __CHECKER__
  1108. if (!hardware_locked)
  1109. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1110. #else
  1111. ;
  1112. #endif
  1113. }
  1114. void
  1115. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1116. {
  1117. int rval;
  1118. uint32_t cnt;
  1119. struct qla_hw_data *ha = vha->hw;
  1120. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1121. uint32_t __iomem *dmp_reg;
  1122. uint32_t *iter_reg;
  1123. uint16_t __iomem *mbx_reg;
  1124. unsigned long flags;
  1125. struct qla25xx_fw_dump *fw;
  1126. void *nxt, *nxt_chain;
  1127. uint32_t *last_chain = NULL;
  1128. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1129. flags = 0;
  1130. ha->fw_dump_cap_flags = 0;
  1131. #ifndef __CHECKER__
  1132. if (!hardware_locked)
  1133. spin_lock_irqsave(&ha->hardware_lock, flags);
  1134. #endif
  1135. if (!ha->fw_dump) {
  1136. ql_log(ql_log_warn, vha, 0xd008,
  1137. "No buffer available for dump.\n");
  1138. goto qla25xx_fw_dump_failed;
  1139. }
  1140. if (ha->fw_dumped) {
  1141. ql_log(ql_log_warn, vha, 0xd009,
  1142. "Firmware has been previously dumped (%p) "
  1143. "-- ignoring request.\n",
  1144. ha->fw_dump);
  1145. goto qla25xx_fw_dump_failed;
  1146. }
  1147. QLA_FW_STOPPED(ha);
  1148. fw = &ha->fw_dump->isp.isp25;
  1149. qla2xxx_prep_dump(ha, ha->fw_dump);
  1150. ha->fw_dump->version = htonl(2);
  1151. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1152. /*
  1153. * Pause RISC. No need to track timeout, as resetting the chip
  1154. * is the right approach incase of pause timeout
  1155. */
  1156. qla24xx_pause_risc(reg, ha);
  1157. /* Host/Risc registers. */
  1158. iter_reg = fw->host_risc_reg;
  1159. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1160. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1161. /* PCIe registers. */
  1162. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1163. RD_REG_DWORD(&reg->iobase_addr);
  1164. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1165. dmp_reg = &reg->iobase_c4;
  1166. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg));
  1167. dmp_reg++;
  1168. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg));
  1169. dmp_reg++;
  1170. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1171. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1172. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1173. RD_REG_DWORD(&reg->iobase_window);
  1174. /* Host interface registers. */
  1175. dmp_reg = &reg->flash_addr;
  1176. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++, dmp_reg++)
  1177. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg));
  1178. /* Disable interrupts. */
  1179. WRT_REG_DWORD(&reg->ictrl, 0);
  1180. RD_REG_DWORD(&reg->ictrl);
  1181. /* Shadow registers. */
  1182. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1183. RD_REG_DWORD(&reg->iobase_addr);
  1184. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1185. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1186. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1187. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1188. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1189. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1190. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1191. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1192. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1193. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1194. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1195. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1196. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1197. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1198. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1199. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1200. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1201. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1202. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1203. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1204. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1205. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1206. /* RISC I/O register. */
  1207. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1208. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1209. /* Mailbox registers. */
  1210. mbx_reg = &reg->mailbox0;
  1211. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++, mbx_reg++)
  1212. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg));
  1213. /* Transfer sequence registers. */
  1214. iter_reg = fw->xseq_gp_reg;
  1215. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1216. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1217. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1218. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1219. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1220. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1221. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1222. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1223. iter_reg = fw->xseq_0_reg;
  1224. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1225. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1226. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1227. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1228. /* Receive sequence registers. */
  1229. iter_reg = fw->rseq_gp_reg;
  1230. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1231. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1232. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1233. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1234. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1235. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1236. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1237. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1238. iter_reg = fw->rseq_0_reg;
  1239. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1240. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1241. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1242. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1243. /* Auxiliary sequence registers. */
  1244. iter_reg = fw->aseq_gp_reg;
  1245. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1246. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1247. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1248. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1249. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1250. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1251. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1252. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1253. iter_reg = fw->aseq_0_reg;
  1254. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1255. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1256. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1257. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1258. /* Command DMA registers. */
  1259. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1260. /* Queues. */
  1261. iter_reg = fw->req0_dma_reg;
  1262. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1263. dmp_reg = &reg->iobase_q;
  1264. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1265. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1266. iter_reg = fw->resp0_dma_reg;
  1267. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1268. dmp_reg = &reg->iobase_q;
  1269. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1270. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1271. iter_reg = fw->req1_dma_reg;
  1272. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1273. dmp_reg = &reg->iobase_q;
  1274. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1275. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1276. /* Transmit DMA registers. */
  1277. iter_reg = fw->xmt0_dma_reg;
  1278. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1279. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1280. iter_reg = fw->xmt1_dma_reg;
  1281. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1282. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1283. iter_reg = fw->xmt2_dma_reg;
  1284. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1285. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1286. iter_reg = fw->xmt3_dma_reg;
  1287. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1288. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1289. iter_reg = fw->xmt4_dma_reg;
  1290. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1291. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1292. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1293. /* Receive DMA registers. */
  1294. iter_reg = fw->rcvt0_data_dma_reg;
  1295. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1296. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1297. iter_reg = fw->rcvt1_data_dma_reg;
  1298. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1299. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1300. /* RISC registers. */
  1301. iter_reg = fw->risc_gp_reg;
  1302. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1303. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1304. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1305. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1306. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1307. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1308. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1309. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1310. /* Local memory controller registers. */
  1311. iter_reg = fw->lmc_reg;
  1312. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1313. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1314. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1315. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1316. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1317. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1319. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1320. /* Fibre Protocol Module registers. */
  1321. iter_reg = fw->fpm_hdw_reg;
  1322. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1323. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1324. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1325. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1326. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1327. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1328. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1329. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1330. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1331. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1332. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1333. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1334. /* Frame Buffer registers. */
  1335. iter_reg = fw->fb_hdw_reg;
  1336. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1347. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1348. /* Multi queue registers */
  1349. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1350. &last_chain);
  1351. rval = qla24xx_soft_reset(ha);
  1352. if (rval != QLA_SUCCESS)
  1353. goto qla25xx_fw_dump_failed_0;
  1354. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1355. &nxt);
  1356. if (rval != QLA_SUCCESS)
  1357. goto qla25xx_fw_dump_failed_0;
  1358. nxt = qla2xxx_copy_queues(ha, nxt);
  1359. qla24xx_copy_eft(ha, nxt);
  1360. /* Chain entries -- started with MQ. */
  1361. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1362. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1363. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1364. nxt_chain = qla25xx_copy_exlogin(ha, nxt_chain, &last_chain);
  1365. if (last_chain) {
  1366. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  1367. *last_chain |= htonl(DUMP_CHAIN_LAST);
  1368. }
  1369. /* Adjust valid length. */
  1370. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1371. qla25xx_fw_dump_failed_0:
  1372. qla2xxx_dump_post_process(base_vha, rval);
  1373. qla25xx_fw_dump_failed:
  1374. #ifndef __CHECKER__
  1375. if (!hardware_locked)
  1376. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1377. #else
  1378. ;
  1379. #endif
  1380. }
  1381. void
  1382. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1383. {
  1384. int rval;
  1385. uint32_t cnt;
  1386. struct qla_hw_data *ha = vha->hw;
  1387. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1388. uint32_t __iomem *dmp_reg;
  1389. uint32_t *iter_reg;
  1390. uint16_t __iomem *mbx_reg;
  1391. unsigned long flags;
  1392. struct qla81xx_fw_dump *fw;
  1393. void *nxt, *nxt_chain;
  1394. uint32_t *last_chain = NULL;
  1395. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1396. flags = 0;
  1397. ha->fw_dump_cap_flags = 0;
  1398. #ifndef __CHECKER__
  1399. if (!hardware_locked)
  1400. spin_lock_irqsave(&ha->hardware_lock, flags);
  1401. #endif
  1402. if (!ha->fw_dump) {
  1403. ql_log(ql_log_warn, vha, 0xd00a,
  1404. "No buffer available for dump.\n");
  1405. goto qla81xx_fw_dump_failed;
  1406. }
  1407. if (ha->fw_dumped) {
  1408. ql_log(ql_log_warn, vha, 0xd00b,
  1409. "Firmware has been previously dumped (%p) "
  1410. "-- ignoring request.\n",
  1411. ha->fw_dump);
  1412. goto qla81xx_fw_dump_failed;
  1413. }
  1414. fw = &ha->fw_dump->isp.isp81;
  1415. qla2xxx_prep_dump(ha, ha->fw_dump);
  1416. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1417. /*
  1418. * Pause RISC. No need to track timeout, as resetting the chip
  1419. * is the right approach incase of pause timeout
  1420. */
  1421. qla24xx_pause_risc(reg, ha);
  1422. /* Host/Risc registers. */
  1423. iter_reg = fw->host_risc_reg;
  1424. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1425. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1426. /* PCIe registers. */
  1427. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1428. RD_REG_DWORD(&reg->iobase_addr);
  1429. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1430. dmp_reg = &reg->iobase_c4;
  1431. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg));
  1432. dmp_reg++;
  1433. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg));
  1434. dmp_reg++;
  1435. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1436. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1437. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1438. RD_REG_DWORD(&reg->iobase_window);
  1439. /* Host interface registers. */
  1440. dmp_reg = &reg->flash_addr;
  1441. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++, dmp_reg++)
  1442. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg));
  1443. /* Disable interrupts. */
  1444. WRT_REG_DWORD(&reg->ictrl, 0);
  1445. RD_REG_DWORD(&reg->ictrl);
  1446. /* Shadow registers. */
  1447. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1448. RD_REG_DWORD(&reg->iobase_addr);
  1449. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1450. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1451. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1452. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1453. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1454. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1455. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1456. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1457. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1458. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1459. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1460. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1461. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1462. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1463. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1464. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1465. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1466. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1467. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1468. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1469. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1470. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1471. /* RISC I/O register. */
  1472. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1473. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1474. /* Mailbox registers. */
  1475. mbx_reg = &reg->mailbox0;
  1476. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++, mbx_reg++)
  1477. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg));
  1478. /* Transfer sequence registers. */
  1479. iter_reg = fw->xseq_gp_reg;
  1480. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1481. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1482. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1483. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1484. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1485. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1486. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1487. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1488. iter_reg = fw->xseq_0_reg;
  1489. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1490. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1491. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1492. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1493. /* Receive sequence registers. */
  1494. iter_reg = fw->rseq_gp_reg;
  1495. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1496. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1497. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1498. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1499. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1500. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1501. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1502. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1503. iter_reg = fw->rseq_0_reg;
  1504. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1505. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1506. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1507. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1508. /* Auxiliary sequence registers. */
  1509. iter_reg = fw->aseq_gp_reg;
  1510. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1511. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1512. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1513. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1514. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1515. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1516. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1517. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1518. iter_reg = fw->aseq_0_reg;
  1519. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1520. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1521. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1522. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1523. /* Command DMA registers. */
  1524. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1525. /* Queues. */
  1526. iter_reg = fw->req0_dma_reg;
  1527. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1528. dmp_reg = &reg->iobase_q;
  1529. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1530. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1531. iter_reg = fw->resp0_dma_reg;
  1532. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1533. dmp_reg = &reg->iobase_q;
  1534. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1535. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1536. iter_reg = fw->req1_dma_reg;
  1537. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1538. dmp_reg = &reg->iobase_q;
  1539. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1540. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1541. /* Transmit DMA registers. */
  1542. iter_reg = fw->xmt0_dma_reg;
  1543. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1544. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1545. iter_reg = fw->xmt1_dma_reg;
  1546. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1547. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1548. iter_reg = fw->xmt2_dma_reg;
  1549. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1550. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1551. iter_reg = fw->xmt3_dma_reg;
  1552. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1553. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1554. iter_reg = fw->xmt4_dma_reg;
  1555. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1556. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1557. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1558. /* Receive DMA registers. */
  1559. iter_reg = fw->rcvt0_data_dma_reg;
  1560. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1561. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1562. iter_reg = fw->rcvt1_data_dma_reg;
  1563. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1564. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1565. /* RISC registers. */
  1566. iter_reg = fw->risc_gp_reg;
  1567. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1568. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1569. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1570. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1571. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1572. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1573. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1574. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1575. /* Local memory controller registers. */
  1576. iter_reg = fw->lmc_reg;
  1577. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1578. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1579. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1580. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1581. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1582. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1583. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1584. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1585. /* Fibre Protocol Module registers. */
  1586. iter_reg = fw->fpm_hdw_reg;
  1587. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1588. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1589. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1590. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1591. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1592. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1600. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1601. /* Frame Buffer registers. */
  1602. iter_reg = fw->fb_hdw_reg;
  1603. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1607. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1609. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1610. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1611. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1613. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1614. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1615. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1616. /* Multi queue registers */
  1617. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1618. &last_chain);
  1619. rval = qla24xx_soft_reset(ha);
  1620. if (rval != QLA_SUCCESS)
  1621. goto qla81xx_fw_dump_failed_0;
  1622. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1623. &nxt);
  1624. if (rval != QLA_SUCCESS)
  1625. goto qla81xx_fw_dump_failed_0;
  1626. nxt = qla2xxx_copy_queues(ha, nxt);
  1627. qla24xx_copy_eft(ha, nxt);
  1628. /* Chain entries -- started with MQ. */
  1629. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1630. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1631. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1632. nxt_chain = qla25xx_copy_exlogin(ha, nxt_chain, &last_chain);
  1633. nxt_chain = qla81xx_copy_exchoffld(ha, nxt_chain, &last_chain);
  1634. if (last_chain) {
  1635. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  1636. *last_chain |= htonl(DUMP_CHAIN_LAST);
  1637. }
  1638. /* Adjust valid length. */
  1639. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1640. qla81xx_fw_dump_failed_0:
  1641. qla2xxx_dump_post_process(base_vha, rval);
  1642. qla81xx_fw_dump_failed:
  1643. #ifndef __CHECKER__
  1644. if (!hardware_locked)
  1645. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1646. #else
  1647. ;
  1648. #endif
  1649. }
  1650. void
  1651. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1652. {
  1653. int rval;
  1654. uint32_t cnt;
  1655. struct qla_hw_data *ha = vha->hw;
  1656. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1657. uint32_t __iomem *dmp_reg;
  1658. uint32_t *iter_reg;
  1659. uint16_t __iomem *mbx_reg;
  1660. unsigned long flags;
  1661. struct qla83xx_fw_dump *fw;
  1662. void *nxt, *nxt_chain;
  1663. uint32_t *last_chain = NULL;
  1664. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1665. flags = 0;
  1666. ha->fw_dump_cap_flags = 0;
  1667. #ifndef __CHECKER__
  1668. if (!hardware_locked)
  1669. spin_lock_irqsave(&ha->hardware_lock, flags);
  1670. #endif
  1671. if (!ha->fw_dump) {
  1672. ql_log(ql_log_warn, vha, 0xd00c,
  1673. "No buffer available for dump!!!\n");
  1674. goto qla83xx_fw_dump_failed;
  1675. }
  1676. if (ha->fw_dumped) {
  1677. ql_log(ql_log_warn, vha, 0xd00d,
  1678. "Firmware has been previously dumped (%p) -- ignoring "
  1679. "request...\n", ha->fw_dump);
  1680. goto qla83xx_fw_dump_failed;
  1681. }
  1682. QLA_FW_STOPPED(ha);
  1683. fw = &ha->fw_dump->isp.isp83;
  1684. qla2xxx_prep_dump(ha, ha->fw_dump);
  1685. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1686. /*
  1687. * Pause RISC. No need to track timeout, as resetting the chip
  1688. * is the right approach incase of pause timeout
  1689. */
  1690. qla24xx_pause_risc(reg, ha);
  1691. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1692. dmp_reg = &reg->iobase_window;
  1693. RD_REG_DWORD(dmp_reg);
  1694. WRT_REG_DWORD(dmp_reg, 0);
  1695. dmp_reg = &reg->unused_4_1[0];
  1696. RD_REG_DWORD(dmp_reg);
  1697. WRT_REG_DWORD(dmp_reg, 0);
  1698. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1699. dmp_reg = &reg->unused_4_1[2];
  1700. RD_REG_DWORD(dmp_reg);
  1701. WRT_REG_DWORD(dmp_reg, 0);
  1702. /* select PCR and disable ecc checking and correction */
  1703. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1704. RD_REG_DWORD(&reg->iobase_addr);
  1705. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1706. /* Host/Risc registers. */
  1707. iter_reg = fw->host_risc_reg;
  1708. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1710. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1711. /* PCIe registers. */
  1712. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1713. RD_REG_DWORD(&reg->iobase_addr);
  1714. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1715. dmp_reg = &reg->iobase_c4;
  1716. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg));
  1717. dmp_reg++;
  1718. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg));
  1719. dmp_reg++;
  1720. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1721. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1722. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1723. RD_REG_DWORD(&reg->iobase_window);
  1724. /* Host interface registers. */
  1725. dmp_reg = &reg->flash_addr;
  1726. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++, dmp_reg++)
  1727. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg));
  1728. /* Disable interrupts. */
  1729. WRT_REG_DWORD(&reg->ictrl, 0);
  1730. RD_REG_DWORD(&reg->ictrl);
  1731. /* Shadow registers. */
  1732. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1733. RD_REG_DWORD(&reg->iobase_addr);
  1734. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1735. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1736. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1737. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1738. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1739. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1740. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1741. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1742. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1743. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1744. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1745. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1746. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1747. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1748. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1749. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1750. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1751. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1752. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1753. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1754. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1755. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1756. /* RISC I/O register. */
  1757. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1758. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1759. /* Mailbox registers. */
  1760. mbx_reg = &reg->mailbox0;
  1761. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++, mbx_reg++)
  1762. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg));
  1763. /* Transfer sequence registers. */
  1764. iter_reg = fw->xseq_gp_reg;
  1765. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1780. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1781. iter_reg = fw->xseq_0_reg;
  1782. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1784. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1785. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1786. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1787. /* Receive sequence registers. */
  1788. iter_reg = fw->rseq_gp_reg;
  1789. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1804. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1805. iter_reg = fw->rseq_0_reg;
  1806. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1807. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1808. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1809. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1810. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1811. /* Auxiliary sequence registers. */
  1812. iter_reg = fw->aseq_gp_reg;
  1813. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1828. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1829. iter_reg = fw->aseq_0_reg;
  1830. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1831. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1832. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1833. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1834. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1835. /* Command DMA registers. */
  1836. iter_reg = fw->cmd_dma_reg;
  1837. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1840. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1841. /* Queues. */
  1842. iter_reg = fw->req0_dma_reg;
  1843. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1844. dmp_reg = &reg->iobase_q;
  1845. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1846. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1847. iter_reg = fw->resp0_dma_reg;
  1848. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1849. dmp_reg = &reg->iobase_q;
  1850. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1851. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1852. iter_reg = fw->req1_dma_reg;
  1853. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1854. dmp_reg = &reg->iobase_q;
  1855. for (cnt = 0; cnt < 7; cnt++, dmp_reg++)
  1856. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg));
  1857. /* Transmit DMA registers. */
  1858. iter_reg = fw->xmt0_dma_reg;
  1859. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1860. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1861. iter_reg = fw->xmt1_dma_reg;
  1862. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1863. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1864. iter_reg = fw->xmt2_dma_reg;
  1865. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1866. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1867. iter_reg = fw->xmt3_dma_reg;
  1868. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1869. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1870. iter_reg = fw->xmt4_dma_reg;
  1871. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1872. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1873. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1874. /* Receive DMA registers. */
  1875. iter_reg = fw->rcvt0_data_dma_reg;
  1876. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1877. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1878. iter_reg = fw->rcvt1_data_dma_reg;
  1879. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1880. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1881. /* RISC registers. */
  1882. iter_reg = fw->risc_gp_reg;
  1883. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1884. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1885. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1886. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1887. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1888. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1889. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1890. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1891. /* Local memory controller registers. */
  1892. iter_reg = fw->lmc_reg;
  1893. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1894. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1895. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1896. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1897. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1898. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1899. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1900. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1901. /* Fibre Protocol Module registers. */
  1902. iter_reg = fw->fpm_hdw_reg;
  1903. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1904. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1905. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1906. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1907. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1908. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1909. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1910. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1911. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1912. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1913. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1914. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1915. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1916. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1917. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1918. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1919. /* RQ0 Array registers. */
  1920. iter_reg = fw->rq0_array_reg;
  1921. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1922. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1923. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1924. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1925. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1926. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1927. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1928. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1929. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1930. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1931. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1932. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1933. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1934. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1935. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1936. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1937. /* RQ1 Array registers. */
  1938. iter_reg = fw->rq1_array_reg;
  1939. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1940. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1941. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1942. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1943. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1944. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1945. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1946. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1947. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1948. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1949. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1950. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1951. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1952. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1953. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1954. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1955. /* RP0 Array registers. */
  1956. iter_reg = fw->rp0_array_reg;
  1957. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1958. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1959. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1960. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1961. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1962. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1963. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1964. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1965. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1966. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1967. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1968. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1969. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1970. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1971. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1972. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1973. /* RP1 Array registers. */
  1974. iter_reg = fw->rp1_array_reg;
  1975. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1976. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1977. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1978. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1979. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1980. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1981. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1982. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1983. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1984. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1985. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1986. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1987. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1988. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1989. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1990. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1991. iter_reg = fw->at0_array_reg;
  1992. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1993. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1994. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1995. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1996. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1997. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1998. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1999. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  2000. /* I/O Queue Control registers. */
  2001. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  2002. /* Frame Buffer registers. */
  2003. iter_reg = fw->fb_hdw_reg;
  2004. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  2005. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  2006. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  2007. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  2008. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  2009. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  2010. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  2011. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  2012. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  2013. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  2014. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  2015. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  2016. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  2017. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  2018. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  2019. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  2020. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  2021. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  2022. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  2023. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  2024. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  2025. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  2026. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  2027. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  2028. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  2029. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  2030. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  2031. /* Multi queue registers */
  2032. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  2033. &last_chain);
  2034. rval = qla24xx_soft_reset(ha);
  2035. if (rval != QLA_SUCCESS) {
  2036. ql_log(ql_log_warn, vha, 0xd00e,
  2037. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  2038. rval = QLA_SUCCESS;
  2039. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  2040. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  2041. RD_REG_DWORD(&reg->hccr);
  2042. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  2043. RD_REG_DWORD(&reg->hccr);
  2044. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  2045. RD_REG_DWORD(&reg->hccr);
  2046. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  2047. udelay(5);
  2048. if (!cnt) {
  2049. nxt = fw->code_ram;
  2050. nxt += sizeof(fw->code_ram);
  2051. nxt += (ha->fw_memory_size - 0x100000 + 1);
  2052. goto copy_queue;
  2053. } else {
  2054. set_bit(RISC_RDY_AFT_RESET, &ha->fw_dump_cap_flags);
  2055. ql_log(ql_log_warn, vha, 0xd010,
  2056. "bigger hammer success?\n");
  2057. }
  2058. }
  2059. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  2060. &nxt);
  2061. if (rval != QLA_SUCCESS)
  2062. goto qla83xx_fw_dump_failed_0;
  2063. copy_queue:
  2064. nxt = qla2xxx_copy_queues(ha, nxt);
  2065. qla24xx_copy_eft(ha, nxt);
  2066. /* Chain entries -- started with MQ. */
  2067. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  2068. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  2069. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  2070. nxt_chain = qla25xx_copy_exlogin(ha, nxt_chain, &last_chain);
  2071. nxt_chain = qla81xx_copy_exchoffld(ha, nxt_chain, &last_chain);
  2072. if (last_chain) {
  2073. ha->fw_dump->version |= htonl(DUMP_CHAIN_VARIANT);
  2074. *last_chain |= htonl(DUMP_CHAIN_LAST);
  2075. }
  2076. /* Adjust valid length. */
  2077. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  2078. qla83xx_fw_dump_failed_0:
  2079. qla2xxx_dump_post_process(base_vha, rval);
  2080. qla83xx_fw_dump_failed:
  2081. #ifndef __CHECKER__
  2082. if (!hardware_locked)
  2083. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2084. #else
  2085. ;
  2086. #endif
  2087. }
  2088. /****************************************************************************/
  2089. /* Driver Debug Functions. */
  2090. /****************************************************************************/
  2091. /*
  2092. * This function is for formatting and logging debug information.
  2093. * It is to be used when vha is available. It formats the message
  2094. * and logs it to the messages file.
  2095. * parameters:
  2096. * level: The level of the debug messages to be printed.
  2097. * If ql2xextended_error_logging value is correctly set,
  2098. * this message will appear in the messages file.
  2099. * vha: Pointer to the scsi_qla_host_t.
  2100. * id: This is a unique identifier for the level. It identifies the
  2101. * part of the code from where the message originated.
  2102. * msg: The message to be displayed.
  2103. */
  2104. void
  2105. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2106. {
  2107. va_list va;
  2108. struct va_format vaf;
  2109. if (!ql_mask_match(level))
  2110. return;
  2111. va_start(va, fmt);
  2112. vaf.fmt = fmt;
  2113. vaf.va = &va;
  2114. if (vha != NULL) {
  2115. const struct pci_dev *pdev = vha->hw->pdev;
  2116. /* <module-name> <pci-name> <msg-id>:<host> Message */
  2117. pr_warn("%s [%s]-%04x:%ld: %pV",
  2118. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  2119. vha->host_no, &vaf);
  2120. } else {
  2121. pr_warn("%s [%s]-%04x: : %pV",
  2122. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  2123. }
  2124. va_end(va);
  2125. }
  2126. /*
  2127. * This function is for formatting and logging debug information.
  2128. * It is to be used when vha is not available and pci is available,
  2129. * i.e., before host allocation. It formats the message and logs it
  2130. * to the messages file.
  2131. * parameters:
  2132. * level: The level of the debug messages to be printed.
  2133. * If ql2xextended_error_logging value is correctly set,
  2134. * this message will appear in the messages file.
  2135. * pdev: Pointer to the struct pci_dev.
  2136. * id: This is a unique id for the level. It identifies the part
  2137. * of the code from where the message originated.
  2138. * msg: The message to be displayed.
  2139. */
  2140. void
  2141. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2142. const char *fmt, ...)
  2143. {
  2144. va_list va;
  2145. struct va_format vaf;
  2146. if (pdev == NULL)
  2147. return;
  2148. if (!ql_mask_match(level))
  2149. return;
  2150. va_start(va, fmt);
  2151. vaf.fmt = fmt;
  2152. vaf.va = &va;
  2153. /* <module-name> <dev-name>:<msg-id> Message */
  2154. pr_warn("%s [%s]-%04x: : %pV",
  2155. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  2156. va_end(va);
  2157. }
  2158. /*
  2159. * This function is for formatting and logging log messages.
  2160. * It is to be used when vha is available. It formats the message
  2161. * and logs it to the messages file. All the messages will be logged
  2162. * irrespective of value of ql2xextended_error_logging.
  2163. * parameters:
  2164. * level: The level of the log messages to be printed in the
  2165. * messages file.
  2166. * vha: Pointer to the scsi_qla_host_t
  2167. * id: This is a unique id for the level. It identifies the
  2168. * part of the code from where the message originated.
  2169. * msg: The message to be displayed.
  2170. */
  2171. void
  2172. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2173. {
  2174. va_list va;
  2175. struct va_format vaf;
  2176. char pbuf[128];
  2177. if (level > ql_errlev)
  2178. return;
  2179. if (vha != NULL) {
  2180. const struct pci_dev *pdev = vha->hw->pdev;
  2181. /* <module-name> <msg-id>:<host> Message */
  2182. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2183. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2184. } else {
  2185. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2186. QL_MSGHDR, "0000:00:00.0", id);
  2187. }
  2188. pbuf[sizeof(pbuf) - 1] = 0;
  2189. va_start(va, fmt);
  2190. vaf.fmt = fmt;
  2191. vaf.va = &va;
  2192. switch (level) {
  2193. case ql_log_fatal: /* FATAL LOG */
  2194. pr_crit("%s%pV", pbuf, &vaf);
  2195. break;
  2196. case ql_log_warn:
  2197. pr_err("%s%pV", pbuf, &vaf);
  2198. break;
  2199. case ql_log_info:
  2200. pr_warn("%s%pV", pbuf, &vaf);
  2201. break;
  2202. default:
  2203. pr_info("%s%pV", pbuf, &vaf);
  2204. break;
  2205. }
  2206. va_end(va);
  2207. }
  2208. /*
  2209. * This function is for formatting and logging log messages.
  2210. * It is to be used when vha is not available and pci is available,
  2211. * i.e., before host allocation. It formats the message and logs
  2212. * it to the messages file. All the messages are logged irrespective
  2213. * of the value of ql2xextended_error_logging.
  2214. * parameters:
  2215. * level: The level of the log messages to be printed in the
  2216. * messages file.
  2217. * pdev: Pointer to the struct pci_dev.
  2218. * id: This is a unique id for the level. It identifies the
  2219. * part of the code from where the message originated.
  2220. * msg: The message to be displayed.
  2221. */
  2222. void
  2223. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2224. const char *fmt, ...)
  2225. {
  2226. va_list va;
  2227. struct va_format vaf;
  2228. char pbuf[128];
  2229. if (pdev == NULL)
  2230. return;
  2231. if (level > ql_errlev)
  2232. return;
  2233. /* <module-name> <dev-name>:<msg-id> Message */
  2234. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2235. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2236. pbuf[sizeof(pbuf) - 1] = 0;
  2237. va_start(va, fmt);
  2238. vaf.fmt = fmt;
  2239. vaf.va = &va;
  2240. switch (level) {
  2241. case ql_log_fatal: /* FATAL LOG */
  2242. pr_crit("%s%pV", pbuf, &vaf);
  2243. break;
  2244. case ql_log_warn:
  2245. pr_err("%s%pV", pbuf, &vaf);
  2246. break;
  2247. case ql_log_info:
  2248. pr_warn("%s%pV", pbuf, &vaf);
  2249. break;
  2250. default:
  2251. pr_info("%s%pV", pbuf, &vaf);
  2252. break;
  2253. }
  2254. va_end(va);
  2255. }
  2256. void
  2257. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2258. {
  2259. int i;
  2260. struct qla_hw_data *ha = vha->hw;
  2261. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2262. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2263. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2264. uint16_t __iomem *mbx_reg;
  2265. if (!ql_mask_match(level))
  2266. return;
  2267. if (IS_P3P_TYPE(ha))
  2268. mbx_reg = &reg82->mailbox_in[0];
  2269. else if (IS_FWI2_CAPABLE(ha))
  2270. mbx_reg = &reg24->mailbox0;
  2271. else
  2272. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2273. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2274. for (i = 0; i < 6; i++, mbx_reg++)
  2275. ql_dbg(level, vha, id,
  2276. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg));
  2277. }
  2278. void
  2279. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2280. uint8_t *buf, uint size)
  2281. {
  2282. uint cnt;
  2283. if (!ql_mask_match(level))
  2284. return;
  2285. ql_dbg(level, vha, id,
  2286. "%-+5d 0 1 2 3 4 5 6 7 8 9 A B C D E F\n", size);
  2287. ql_dbg(level, vha, id,
  2288. "----- -----------------------------------------------\n");
  2289. for (cnt = 0; cnt < size; cnt += 16) {
  2290. ql_dbg(level, vha, id, "%04x: ", cnt);
  2291. print_hex_dump(KERN_CONT, "", DUMP_PREFIX_NONE, 16, 1,
  2292. buf + cnt, min(16U, size - cnt), false);
  2293. }
  2294. }
  2295. /*
  2296. * This function is for formatting and logging log messages.
  2297. * It is to be used when vha is available. It formats the message
  2298. * and logs it to the messages file. All the messages will be logged
  2299. * irrespective of value of ql2xextended_error_logging.
  2300. * parameters:
  2301. * level: The level of the log messages to be printed in the
  2302. * messages file.
  2303. * vha: Pointer to the scsi_qla_host_t
  2304. * id: This is a unique id for the level. It identifies the
  2305. * part of the code from where the message originated.
  2306. * msg: The message to be displayed.
  2307. */
  2308. void
  2309. ql_log_qp(uint32_t level, struct qla_qpair *qpair, int32_t id,
  2310. const char *fmt, ...)
  2311. {
  2312. va_list va;
  2313. struct va_format vaf;
  2314. char pbuf[128];
  2315. if (level > ql_errlev)
  2316. return;
  2317. if (qpair != NULL) {
  2318. const struct pci_dev *pdev = qpair->pdev;
  2319. /* <module-name> <msg-id>:<host> Message */
  2320. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: ",
  2321. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2322. } else {
  2323. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2324. QL_MSGHDR, "0000:00:00.0", id);
  2325. }
  2326. pbuf[sizeof(pbuf) - 1] = 0;
  2327. va_start(va, fmt);
  2328. vaf.fmt = fmt;
  2329. vaf.va = &va;
  2330. switch (level) {
  2331. case ql_log_fatal: /* FATAL LOG */
  2332. pr_crit("%s%pV", pbuf, &vaf);
  2333. break;
  2334. case ql_log_warn:
  2335. pr_err("%s%pV", pbuf, &vaf);
  2336. break;
  2337. case ql_log_info:
  2338. pr_warn("%s%pV", pbuf, &vaf);
  2339. break;
  2340. default:
  2341. pr_info("%s%pV", pbuf, &vaf);
  2342. break;
  2343. }
  2344. va_end(va);
  2345. }
  2346. /*
  2347. * This function is for formatting and logging debug information.
  2348. * It is to be used when vha is available. It formats the message
  2349. * and logs it to the messages file.
  2350. * parameters:
  2351. * level: The level of the debug messages to be printed.
  2352. * If ql2xextended_error_logging value is correctly set,
  2353. * this message will appear in the messages file.
  2354. * vha: Pointer to the scsi_qla_host_t.
  2355. * id: This is a unique identifier for the level. It identifies the
  2356. * part of the code from where the message originated.
  2357. * msg: The message to be displayed.
  2358. */
  2359. void
  2360. ql_dbg_qp(uint32_t level, struct qla_qpair *qpair, int32_t id,
  2361. const char *fmt, ...)
  2362. {
  2363. va_list va;
  2364. struct va_format vaf;
  2365. if (!ql_mask_match(level))
  2366. return;
  2367. va_start(va, fmt);
  2368. vaf.fmt = fmt;
  2369. vaf.va = &va;
  2370. if (qpair != NULL) {
  2371. const struct pci_dev *pdev = qpair->pdev;
  2372. /* <module-name> <pci-name> <msg-id>:<host> Message */
  2373. pr_warn("%s [%s]-%04x: %pV",
  2374. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  2375. &vaf);
  2376. } else {
  2377. pr_warn("%s [%s]-%04x: : %pV",
  2378. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  2379. }
  2380. va_end(va);
  2381. }