qla_fw.h 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #include <linux/nvme.h>
  10. #include <linux/nvme-fc.h>
  11. #define MBS_CHECKSUM_ERROR 0x4010
  12. #define MBS_INVALID_PRODUCT_KEY 0x4020
  13. /*
  14. * Firmware Options.
  15. */
  16. #define FO1_ENABLE_PUREX BIT_10
  17. #define FO1_DISABLE_LED_CTRL BIT_6
  18. #define FO1_ENABLE_8016 BIT_0
  19. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  20. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  21. #define FO3_HOLD_STS_IOCB BIT_12
  22. /*
  23. * Port Database structure definition for ISP 24xx.
  24. */
  25. #define PDO_FORCE_ADISC BIT_1
  26. #define PDO_FORCE_PLOGI BIT_0
  27. #define PORT_DATABASE_24XX_SIZE 64
  28. struct port_database_24xx {
  29. uint16_t flags;
  30. #define PDF_TASK_RETRY_ID BIT_14
  31. #define PDF_FC_TAPE BIT_7
  32. #define PDF_ACK0_CAPABLE BIT_6
  33. #define PDF_FCP2_CONF BIT_5
  34. #define PDF_CLASS_2 BIT_4
  35. #define PDF_HARD_ADDR BIT_1
  36. /*
  37. * for NVMe, the login_state field has been
  38. * split into nibbles.
  39. * The lower nibble is for FCP.
  40. * The upper nibble is for NVMe.
  41. */
  42. uint8_t current_login_state;
  43. uint8_t last_login_state;
  44. #define PDS_PLOGI_PENDING 0x03
  45. #define PDS_PLOGI_COMPLETE 0x04
  46. #define PDS_PRLI_PENDING 0x05
  47. #define PDS_PRLI_COMPLETE 0x06
  48. #define PDS_PORT_UNAVAILABLE 0x07
  49. #define PDS_PRLO_PENDING 0x09
  50. #define PDS_LOGO_PENDING 0x11
  51. #define PDS_PRLI2_PENDING 0x12
  52. uint8_t hard_address[3];
  53. uint8_t reserved_1;
  54. uint8_t port_id[3];
  55. uint8_t sequence_id;
  56. uint16_t port_timer;
  57. uint16_t nport_handle; /* N_PORT handle. */
  58. uint16_t receive_data_size;
  59. uint16_t reserved_2;
  60. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  61. /* Bits 15-0 of word 0 */
  62. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  63. /* Bits 15-0 of word 3 */
  64. uint8_t port_name[WWN_SIZE];
  65. uint8_t node_name[WWN_SIZE];
  66. uint8_t reserved_3[4];
  67. uint16_t prli_nvme_svc_param_word_0; /* Bits 15-0 of word 0 */
  68. uint16_t prli_nvme_svc_param_word_3; /* Bits 15-0 of word 3 */
  69. uint16_t nvme_first_burst_size;
  70. uint8_t reserved_4[14];
  71. };
  72. /*
  73. * MB 75h returns a list of DB entries similar to port_database_24xx(64B).
  74. * However, in this case it returns 1st 40 bytes.
  75. */
  76. struct get_name_list_extended {
  77. __le16 flags;
  78. u8 current_login_state;
  79. u8 last_login_state;
  80. u8 hard_address[3];
  81. u8 reserved_1;
  82. u8 port_id[3];
  83. u8 sequence_id;
  84. __le16 port_timer;
  85. __le16 nport_handle; /* N_PORT handle. */
  86. __le16 receive_data_size;
  87. __le16 reserved_2;
  88. /* PRLI SVC Param are Big endian */
  89. u8 prli_svc_param_word_0[2]; /* Bits 15-0 of word 0 */
  90. u8 prli_svc_param_word_3[2]; /* Bits 15-0 of word 3 */
  91. u8 port_name[WWN_SIZE];
  92. u8 node_name[WWN_SIZE];
  93. };
  94. /* MB 75h: This is the short version of the database */
  95. struct get_name_list {
  96. u8 port_node_name[WWN_SIZE]; /* B7 most sig, B0 least sig */
  97. __le16 nport_handle;
  98. u8 reserved;
  99. };
  100. struct vp_database_24xx {
  101. uint16_t vp_status;
  102. uint8_t options;
  103. uint8_t id;
  104. uint8_t port_name[WWN_SIZE];
  105. uint8_t node_name[WWN_SIZE];
  106. uint16_t port_id_low;
  107. uint16_t port_id_high;
  108. };
  109. struct nvram_24xx {
  110. /* NVRAM header. */
  111. uint8_t id[4];
  112. uint16_t nvram_version;
  113. uint16_t reserved_0;
  114. /* Firmware Initialization Control Block. */
  115. uint16_t version;
  116. uint16_t reserved_1;
  117. __le16 frame_payload_size;
  118. uint16_t execution_throttle;
  119. uint16_t exchange_count;
  120. uint16_t hard_address;
  121. uint8_t port_name[WWN_SIZE];
  122. uint8_t node_name[WWN_SIZE];
  123. uint16_t login_retry_count;
  124. uint16_t link_down_on_nos;
  125. uint16_t interrupt_delay_timer;
  126. uint16_t login_timeout;
  127. uint32_t firmware_options_1;
  128. uint32_t firmware_options_2;
  129. uint32_t firmware_options_3;
  130. /* Offset 56. */
  131. /*
  132. * BIT 0 = Control Enable
  133. * BIT 1-15 =
  134. *
  135. * BIT 0-7 = Reserved
  136. * BIT 8-10 = Output Swing 1G
  137. * BIT 11-13 = Output Emphasis 1G
  138. * BIT 14-15 = Reserved
  139. *
  140. * BIT 0-7 = Reserved
  141. * BIT 8-10 = Output Swing 2G
  142. * BIT 11-13 = Output Emphasis 2G
  143. * BIT 14-15 = Reserved
  144. *
  145. * BIT 0-7 = Reserved
  146. * BIT 8-10 = Output Swing 4G
  147. * BIT 11-13 = Output Emphasis 4G
  148. * BIT 14-15 = Reserved
  149. */
  150. uint16_t seriallink_options[4];
  151. uint16_t reserved_2[16];
  152. /* Offset 96. */
  153. uint16_t reserved_3[16];
  154. /* PCIe table entries. */
  155. uint16_t reserved_4[16];
  156. /* Offset 160. */
  157. uint16_t reserved_5[16];
  158. /* Offset 192. */
  159. uint16_t reserved_6[16];
  160. /* Offset 224. */
  161. uint16_t reserved_7[16];
  162. /*
  163. * BIT 0 = Enable spinup delay
  164. * BIT 1 = Disable BIOS
  165. * BIT 2 = Enable Memory Map BIOS
  166. * BIT 3 = Enable Selectable Boot
  167. * BIT 4 = Disable RISC code load
  168. * BIT 5 = Disable Serdes
  169. * BIT 6 =
  170. * BIT 7 =
  171. *
  172. * BIT 8 =
  173. * BIT 9 =
  174. * BIT 10 = Enable lip full login
  175. * BIT 11 = Enable target reset
  176. * BIT 12 =
  177. * BIT 13 =
  178. * BIT 14 =
  179. * BIT 15 = Enable alternate WWN
  180. *
  181. * BIT 16-31 =
  182. */
  183. uint32_t host_p;
  184. uint8_t alternate_port_name[WWN_SIZE];
  185. uint8_t alternate_node_name[WWN_SIZE];
  186. uint8_t boot_port_name[WWN_SIZE];
  187. uint16_t boot_lun_number;
  188. uint16_t reserved_8;
  189. uint8_t alt1_boot_port_name[WWN_SIZE];
  190. uint16_t alt1_boot_lun_number;
  191. uint16_t reserved_9;
  192. uint8_t alt2_boot_port_name[WWN_SIZE];
  193. uint16_t alt2_boot_lun_number;
  194. uint16_t reserved_10;
  195. uint8_t alt3_boot_port_name[WWN_SIZE];
  196. uint16_t alt3_boot_lun_number;
  197. uint16_t reserved_11;
  198. /*
  199. * BIT 0 = Selective Login
  200. * BIT 1 = Alt-Boot Enable
  201. * BIT 2 = Reserved
  202. * BIT 3 = Boot Order List
  203. * BIT 4 = Reserved
  204. * BIT 5 = Selective LUN
  205. * BIT 6 = Reserved
  206. * BIT 7-31 =
  207. */
  208. uint32_t efi_parameters;
  209. uint8_t reset_delay;
  210. uint8_t reserved_12;
  211. uint16_t reserved_13;
  212. uint16_t boot_id_number;
  213. uint16_t reserved_14;
  214. uint16_t max_luns_per_target;
  215. uint16_t reserved_15;
  216. uint16_t port_down_retry_count;
  217. uint16_t link_down_timeout;
  218. /* FCode parameters. */
  219. uint16_t fcode_parameter;
  220. uint16_t reserved_16[3];
  221. /* Offset 352. */
  222. uint8_t prev_drv_ver_major;
  223. uint8_t prev_drv_ver_submajob;
  224. uint8_t prev_drv_ver_minor;
  225. uint8_t prev_drv_ver_subminor;
  226. uint16_t prev_bios_ver_major;
  227. uint16_t prev_bios_ver_minor;
  228. uint16_t prev_efi_ver_major;
  229. uint16_t prev_efi_ver_minor;
  230. uint16_t prev_fw_ver_major;
  231. uint8_t prev_fw_ver_minor;
  232. uint8_t prev_fw_ver_subminor;
  233. uint16_t reserved_17[8];
  234. /* Offset 384. */
  235. uint16_t reserved_18[16];
  236. /* Offset 416. */
  237. uint16_t reserved_19[16];
  238. /* Offset 448. */
  239. uint16_t reserved_20[16];
  240. /* Offset 480. */
  241. uint8_t model_name[16];
  242. uint16_t reserved_21[2];
  243. /* Offset 500. */
  244. /* HW Parameter Block. */
  245. uint16_t pcie_table_sig;
  246. uint16_t pcie_table_offset;
  247. uint16_t subsystem_vendor_id;
  248. uint16_t subsystem_device_id;
  249. uint32_t checksum;
  250. };
  251. /*
  252. * ISP Initialization Control Block.
  253. * Little endian except where noted.
  254. */
  255. #define ICB_VERSION 1
  256. struct init_cb_24xx {
  257. uint16_t version;
  258. uint16_t reserved_1;
  259. uint16_t frame_payload_size;
  260. uint16_t execution_throttle;
  261. uint16_t exchange_count;
  262. uint16_t hard_address;
  263. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  264. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  265. uint16_t response_q_inpointer;
  266. uint16_t request_q_outpointer;
  267. uint16_t login_retry_count;
  268. uint16_t prio_request_q_outpointer;
  269. uint16_t response_q_length;
  270. uint16_t request_q_length;
  271. uint16_t link_down_on_nos; /* Milliseconds. */
  272. uint16_t prio_request_q_length;
  273. uint32_t request_q_address[2];
  274. uint32_t response_q_address[2];
  275. uint32_t prio_request_q_address[2];
  276. uint16_t msix;
  277. uint16_t msix_atio;
  278. uint8_t reserved_2[4];
  279. uint16_t atio_q_inpointer;
  280. uint16_t atio_q_length;
  281. uint32_t atio_q_address[2];
  282. uint16_t interrupt_delay_timer; /* 100us increments. */
  283. uint16_t login_timeout;
  284. /*
  285. * BIT 0 = Enable Hard Loop Id
  286. * BIT 1 = Enable Fairness
  287. * BIT 2 = Enable Full-Duplex
  288. * BIT 3 = Reserved
  289. * BIT 4 = Enable Target Mode
  290. * BIT 5 = Disable Initiator Mode
  291. * BIT 6 = Acquire FA-WWN
  292. * BIT 7 = Enable D-port Diagnostics
  293. *
  294. * BIT 8 = Reserved
  295. * BIT 9 = Non Participating LIP
  296. * BIT 10 = Descending Loop ID Search
  297. * BIT 11 = Acquire Loop ID in LIPA
  298. * BIT 12 = Reserved
  299. * BIT 13 = Full Login after LIP
  300. * BIT 14 = Node Name Option
  301. * BIT 15-31 = Reserved
  302. */
  303. uint32_t firmware_options_1;
  304. /*
  305. * BIT 0 = Operation Mode bit 0
  306. * BIT 1 = Operation Mode bit 1
  307. * BIT 2 = Operation Mode bit 2
  308. * BIT 3 = Operation Mode bit 3
  309. * BIT 4 = Connection Options bit 0
  310. * BIT 5 = Connection Options bit 1
  311. * BIT 6 = Connection Options bit 2
  312. * BIT 7 = Enable Non part on LIHA failure
  313. *
  314. * BIT 8 = Enable Class 2
  315. * BIT 9 = Enable ACK0
  316. * BIT 10 = Reserved
  317. * BIT 11 = Enable FC-SP Security
  318. * BIT 12 = FC Tape Enable
  319. * BIT 13 = Reserved
  320. * BIT 14 = Enable Target PRLI Control
  321. * BIT 15-31 = Reserved
  322. */
  323. uint32_t firmware_options_2;
  324. /*
  325. * BIT 0 = Reserved
  326. * BIT 1 = Soft ID only
  327. * BIT 2 = Reserved
  328. * BIT 3 = Reserved
  329. * BIT 4 = FCP RSP Payload bit 0
  330. * BIT 5 = FCP RSP Payload bit 1
  331. * BIT 6 = Enable Receive Out-of-Order data frame handling
  332. * BIT 7 = Disable Automatic PLOGI on Local Loop
  333. *
  334. * BIT 8 = Reserved
  335. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  336. * BIT 10 = Reserved
  337. * BIT 11 = Reserved
  338. * BIT 12 = Reserved
  339. * BIT 13 = Data Rate bit 0
  340. * BIT 14 = Data Rate bit 1
  341. * BIT 15 = Data Rate bit 2
  342. * BIT 16 = Enable 75 ohm Termination Select
  343. * BIT 17-28 = Reserved
  344. * BIT 29 = Enable response queue 0 in index shadowing
  345. * BIT 30 = Enable request queue 0 out index shadowing
  346. * BIT 31 = Reserved
  347. */
  348. uint32_t firmware_options_3;
  349. uint16_t qos;
  350. uint16_t rid;
  351. uint8_t reserved_3[20];
  352. };
  353. /*
  354. * ISP queue - command entry structure definition.
  355. */
  356. #define COMMAND_BIDIRECTIONAL 0x75
  357. struct cmd_bidir {
  358. uint8_t entry_type; /* Entry type. */
  359. uint8_t entry_count; /* Entry count. */
  360. uint8_t sys_define; /* System defined */
  361. uint8_t entry_status; /* Entry status. */
  362. uint32_t handle; /* System handle. */
  363. uint16_t nport_handle; /* N_PORT hanlde. */
  364. uint16_t timeout; /* Commnad timeout. */
  365. uint16_t wr_dseg_count; /* Write Data segment count. */
  366. uint16_t rd_dseg_count; /* Read Data segment count. */
  367. struct scsi_lun lun; /* FCP LUN (BE). */
  368. uint16_t control_flags; /* Control flags. */
  369. #define BD_WRAP_BACK BIT_3
  370. #define BD_READ_DATA BIT_1
  371. #define BD_WRITE_DATA BIT_0
  372. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  373. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  374. uint16_t reserved[2]; /* Reserved */
  375. uint32_t rd_byte_count; /* Total Byte count Read. */
  376. uint32_t wr_byte_count; /* Total Byte count write. */
  377. uint8_t port_id[3]; /* PortID of destination port.*/
  378. uint8_t vp_index;
  379. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  380. uint16_t fcp_data_dseg_len; /* Data segment length. */
  381. };
  382. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  383. struct cmd_type_6 {
  384. uint8_t entry_type; /* Entry type. */
  385. uint8_t entry_count; /* Entry count. */
  386. uint8_t sys_define; /* System defined. */
  387. uint8_t entry_status; /* Entry Status. */
  388. uint32_t handle; /* System handle. */
  389. uint16_t nport_handle; /* N_PORT handle. */
  390. uint16_t timeout; /* Command timeout. */
  391. uint16_t dseg_count; /* Data segment count. */
  392. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  393. struct scsi_lun lun; /* FCP LUN (BE). */
  394. uint16_t control_flags; /* Control flags. */
  395. #define CF_DIF_SEG_DESCR_ENABLE BIT_3
  396. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  397. #define CF_READ_DATA BIT_1
  398. #define CF_WRITE_DATA BIT_0
  399. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  400. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  401. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  402. uint32_t byte_count; /* Total byte count. */
  403. uint8_t port_id[3]; /* PortID of destination port. */
  404. uint8_t vp_index;
  405. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  406. uint32_t fcp_data_dseg_len; /* Data segment length. */
  407. };
  408. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  409. struct cmd_type_7 {
  410. uint8_t entry_type; /* Entry type. */
  411. uint8_t entry_count; /* Entry count. */
  412. uint8_t sys_define; /* System defined. */
  413. uint8_t entry_status; /* Entry Status. */
  414. uint32_t handle; /* System handle. */
  415. uint16_t nport_handle; /* N_PORT handle. */
  416. uint16_t timeout; /* Command timeout. */
  417. #define FW_MAX_TIMEOUT 0x1999
  418. uint16_t dseg_count; /* Data segment count. */
  419. uint16_t reserved_1;
  420. struct scsi_lun lun; /* FCP LUN (BE). */
  421. uint16_t task_mgmt_flags; /* Task management flags. */
  422. #define TMF_CLEAR_ACA BIT_14
  423. #define TMF_TARGET_RESET BIT_13
  424. #define TMF_LUN_RESET BIT_12
  425. #define TMF_CLEAR_TASK_SET BIT_10
  426. #define TMF_ABORT_TASK_SET BIT_9
  427. #define TMF_DSD_LIST_ENABLE BIT_2
  428. #define TMF_READ_DATA BIT_1
  429. #define TMF_WRITE_DATA BIT_0
  430. uint8_t task;
  431. #define TSK_SIMPLE 0
  432. #define TSK_HEAD_OF_QUEUE 1
  433. #define TSK_ORDERED 2
  434. #define TSK_ACA 4
  435. #define TSK_UNTAGGED 5
  436. uint8_t crn;
  437. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  438. uint32_t byte_count; /* Total byte count. */
  439. uint8_t port_id[3]; /* PortID of destination port. */
  440. uint8_t vp_index;
  441. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  442. uint32_t dseg_0_len; /* Data segment 0 length. */
  443. };
  444. #define COMMAND_TYPE_CRC_2 0x6A /* Command Type CRC_2 (Type 6)
  445. * (T10-DIF) */
  446. struct cmd_type_crc_2 {
  447. uint8_t entry_type; /* Entry type. */
  448. uint8_t entry_count; /* Entry count. */
  449. uint8_t sys_define; /* System defined. */
  450. uint8_t entry_status; /* Entry Status. */
  451. uint32_t handle; /* System handle. */
  452. uint16_t nport_handle; /* N_PORT handle. */
  453. uint16_t timeout; /* Command timeout. */
  454. uint16_t dseg_count; /* Data segment count. */
  455. uint16_t fcp_rsp_dseg_len; /* FCP_RSP DSD length. */
  456. struct scsi_lun lun; /* FCP LUN (BE). */
  457. uint16_t control_flags; /* Control flags. */
  458. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  459. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  460. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  461. uint32_t byte_count; /* Total byte count. */
  462. uint8_t port_id[3]; /* PortID of destination port. */
  463. uint8_t vp_index;
  464. uint32_t crc_context_address[2]; /* Data segment address. */
  465. uint16_t crc_context_len; /* Data segment length. */
  466. uint16_t reserved_1; /* MUST be set to 0. */
  467. };
  468. /*
  469. * ISP queue - status entry structure definition.
  470. */
  471. #define STATUS_TYPE 0x03 /* Status entry. */
  472. struct sts_entry_24xx {
  473. uint8_t entry_type; /* Entry type. */
  474. uint8_t entry_count; /* Entry count. */
  475. uint8_t sys_define; /* System defined. */
  476. uint8_t entry_status; /* Entry Status. */
  477. uint32_t handle; /* System handle. */
  478. uint16_t comp_status; /* Completion status. */
  479. uint16_t ox_id; /* OX_ID used by the firmware. */
  480. uint32_t residual_len; /* FW calc residual transfer length. */
  481. union {
  482. uint16_t reserved_1;
  483. uint16_t nvme_rsp_pyld_len;
  484. };
  485. uint16_t state_flags; /* State flags. */
  486. #define SF_TRANSFERRED_DATA BIT_11
  487. #define SF_NVME_ERSP BIT_6
  488. #define SF_FCP_RSP_DMA BIT_0
  489. uint16_t retry_delay;
  490. uint16_t scsi_status; /* SCSI status. */
  491. #define SS_CONFIRMATION_REQ BIT_12
  492. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  493. uint32_t sense_len; /* FCP SENSE length. */
  494. union {
  495. struct {
  496. uint32_t rsp_data_len; /* FCP response data length */
  497. uint8_t data[28]; /* FCP rsp/sense information */
  498. };
  499. struct nvme_fc_ersp_iu nvme_ersp;
  500. uint8_t nvme_ersp_data[32];
  501. };
  502. /*
  503. * If DIF Error is set in comp_status, these additional fields are
  504. * defined:
  505. *
  506. * !!! NOTE: Firmware sends expected/actual DIF data in big endian
  507. * format; but all of the "data" field gets swab32-d in the beginning
  508. * of qla2x00_status_entry().
  509. *
  510. * &data[10] : uint8_t report_runt_bg[2]; - computed guard
  511. * &data[12] : uint8_t actual_dif[8]; - DIF Data received
  512. * &data[20] : uint8_t expected_dif[8]; - DIF Data computed
  513. */
  514. };
  515. /*
  516. * Status entry completion status
  517. */
  518. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  519. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  520. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  521. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  522. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  523. /*
  524. * ISP queue - marker entry structure definition.
  525. */
  526. #define MARKER_TYPE 0x04 /* Marker entry. */
  527. struct mrk_entry_24xx {
  528. uint8_t entry_type; /* Entry type. */
  529. uint8_t entry_count; /* Entry count. */
  530. uint8_t handle_count; /* Handle count. */
  531. uint8_t entry_status; /* Entry Status. */
  532. uint32_t handle; /* System handle. */
  533. uint16_t nport_handle; /* N_PORT handle. */
  534. uint8_t modifier; /* Modifier (7-0). */
  535. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  536. #define MK_SYNC_ID 1 /* Synchronize ID */
  537. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  538. uint8_t reserved_1;
  539. uint8_t reserved_2;
  540. uint8_t vp_index;
  541. uint16_t reserved_3;
  542. uint8_t lun[8]; /* FCP LUN (BE). */
  543. uint8_t reserved_4[40];
  544. };
  545. /*
  546. * ISP queue - CT Pass-Through entry structure definition.
  547. */
  548. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  549. struct ct_entry_24xx {
  550. uint8_t entry_type; /* Entry type. */
  551. uint8_t entry_count; /* Entry count. */
  552. uint8_t sys_define; /* System Defined. */
  553. uint8_t entry_status; /* Entry Status. */
  554. uint32_t handle; /* System handle. */
  555. uint16_t comp_status; /* Completion status. */
  556. uint16_t nport_handle; /* N_PORT handle. */
  557. uint16_t cmd_dsd_count;
  558. uint8_t vp_index;
  559. uint8_t reserved_1;
  560. uint16_t timeout; /* Command timeout. */
  561. uint16_t reserved_2;
  562. uint16_t rsp_dsd_count;
  563. uint8_t reserved_3[10];
  564. uint32_t rsp_byte_count;
  565. uint32_t cmd_byte_count;
  566. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  567. uint32_t dseg_0_len; /* Data segment 0 length. */
  568. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  569. uint32_t dseg_1_len; /* Data segment 1 length. */
  570. };
  571. /*
  572. * ISP queue - ELS Pass-Through entry structure definition.
  573. */
  574. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  575. struct els_entry_24xx {
  576. uint8_t entry_type; /* Entry type. */
  577. uint8_t entry_count; /* Entry count. */
  578. uint8_t sys_define; /* System Defined. */
  579. uint8_t entry_status; /* Entry Status. */
  580. uint32_t handle; /* System handle. */
  581. uint16_t reserved_1;
  582. uint16_t nport_handle; /* N_PORT handle. */
  583. uint16_t tx_dsd_count;
  584. uint8_t vp_index;
  585. uint8_t sof_type;
  586. #define EST_SOFI3 (1 << 4)
  587. #define EST_SOFI2 (3 << 4)
  588. uint32_t rx_xchg_address; /* Receive exchange address. */
  589. uint16_t rx_dsd_count;
  590. uint8_t opcode;
  591. uint8_t reserved_2;
  592. uint8_t port_id[3];
  593. uint8_t s_id[3];
  594. uint16_t control_flags; /* Control flags. */
  595. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  596. #define EPD_ELS_COMMAND (0 << 13)
  597. #define EPD_ELS_ACC (1 << 13)
  598. #define EPD_ELS_RJT (2 << 13)
  599. #define EPD_RX_XCHG (3 << 13)
  600. #define ECF_CLR_PASSTHRU_PEND BIT_12
  601. #define ECF_INCL_FRAME_HDR BIT_11
  602. uint32_t rx_byte_count;
  603. uint32_t tx_byte_count;
  604. uint32_t tx_address[2]; /* Data segment 0 address. */
  605. uint32_t tx_len; /* Data segment 0 length. */
  606. uint32_t rx_address[2]; /* Data segment 1 address. */
  607. uint32_t rx_len; /* Data segment 1 length. */
  608. };
  609. struct els_sts_entry_24xx {
  610. uint8_t entry_type; /* Entry type. */
  611. uint8_t entry_count; /* Entry count. */
  612. uint8_t sys_define; /* System Defined. */
  613. uint8_t entry_status; /* Entry Status. */
  614. uint32_t handle; /* System handle. */
  615. uint16_t comp_status;
  616. uint16_t nport_handle; /* N_PORT handle. */
  617. uint16_t reserved_1;
  618. uint8_t vp_index;
  619. uint8_t sof_type;
  620. uint32_t rx_xchg_address; /* Receive exchange address. */
  621. uint16_t reserved_2;
  622. uint8_t opcode;
  623. uint8_t reserved_3;
  624. uint8_t port_id[3];
  625. uint8_t reserved_4;
  626. uint16_t reserved_5;
  627. uint16_t control_flags; /* Control flags. */
  628. uint32_t total_byte_count;
  629. uint32_t error_subcode_1;
  630. uint32_t error_subcode_2;
  631. };
  632. /*
  633. * ISP queue - Mailbox Command entry structure definition.
  634. */
  635. #define MBX_IOCB_TYPE 0x39
  636. struct mbx_entry_24xx {
  637. uint8_t entry_type; /* Entry type. */
  638. uint8_t entry_count; /* Entry count. */
  639. uint8_t handle_count; /* Handle count. */
  640. uint8_t entry_status; /* Entry Status. */
  641. uint32_t handle; /* System handle. */
  642. uint16_t mbx[28];
  643. };
  644. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  645. struct logio_entry_24xx {
  646. uint8_t entry_type; /* Entry type. */
  647. uint8_t entry_count; /* Entry count. */
  648. uint8_t sys_define; /* System defined. */
  649. uint8_t entry_status; /* Entry Status. */
  650. uint32_t handle; /* System handle. */
  651. uint16_t comp_status; /* Completion status. */
  652. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  653. uint16_t nport_handle; /* N_PORT handle. */
  654. uint16_t control_flags; /* Control flags. */
  655. /* Modifiers. */
  656. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  657. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  658. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  659. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  660. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  661. #define LCF_NVME_PRLI BIT_6 /* Perform NVME FC4 PRLI */
  662. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  663. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  664. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  665. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  666. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  667. /* Commands. */
  668. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  669. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  670. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  671. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  672. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  673. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  674. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  675. uint8_t vp_index;
  676. uint8_t reserved_1;
  677. uint8_t port_id[3]; /* PortID of destination port. */
  678. uint8_t rsp_size; /* Response size in 32bit words. */
  679. uint32_t io_parameter[11]; /* General I/O parameters. */
  680. #define LSC_SCODE_NOLINK 0x01
  681. #define LSC_SCODE_NOIOCB 0x02
  682. #define LSC_SCODE_NOXCB 0x03
  683. #define LSC_SCODE_CMD_FAILED 0x04
  684. #define LSC_SCODE_NOFABRIC 0x05
  685. #define LSC_SCODE_FW_NOT_READY 0x07
  686. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  687. #define LSC_SCODE_NOPCB 0x0A
  688. #define LSC_SCODE_ELS_REJECT 0x18
  689. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  690. #define LSC_SCODE_PORTID_USED 0x1A
  691. #define LSC_SCODE_NPORT_USED 0x1B
  692. #define LSC_SCODE_NONPORT 0x1C
  693. #define LSC_SCODE_LOGGED_IN 0x1D
  694. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  695. };
  696. #define TSK_MGMT_IOCB_TYPE 0x14
  697. struct tsk_mgmt_entry {
  698. uint8_t entry_type; /* Entry type. */
  699. uint8_t entry_count; /* Entry count. */
  700. uint8_t handle_count; /* Handle count. */
  701. uint8_t entry_status; /* Entry Status. */
  702. uint32_t handle; /* System handle. */
  703. uint16_t nport_handle; /* N_PORT handle. */
  704. uint16_t reserved_1;
  705. uint16_t delay; /* Activity delay in seconds. */
  706. uint16_t timeout; /* Command timeout. */
  707. struct scsi_lun lun; /* FCP LUN (BE). */
  708. uint32_t control_flags; /* Control Flags. */
  709. #define TCF_NOTMCMD_TO_TARGET BIT_31
  710. #define TCF_LUN_RESET BIT_4
  711. #define TCF_ABORT_TASK_SET BIT_3
  712. #define TCF_CLEAR_TASK_SET BIT_2
  713. #define TCF_TARGET_RESET BIT_1
  714. #define TCF_CLEAR_ACA BIT_0
  715. uint8_t reserved_2[20];
  716. uint8_t port_id[3]; /* PortID of destination port. */
  717. uint8_t vp_index;
  718. uint8_t reserved_3[12];
  719. };
  720. #define ABORT_IOCB_TYPE 0x33
  721. struct abort_entry_24xx {
  722. uint8_t entry_type; /* Entry type. */
  723. uint8_t entry_count; /* Entry count. */
  724. uint8_t handle_count; /* Handle count. */
  725. uint8_t entry_status; /* Entry Status. */
  726. uint32_t handle; /* System handle. */
  727. uint16_t nport_handle; /* N_PORT handle. */
  728. /* or Completion status. */
  729. uint16_t options; /* Options. */
  730. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  731. uint32_t handle_to_abort; /* System handle to abort. */
  732. uint16_t req_que_no;
  733. uint8_t reserved_1[30];
  734. uint8_t port_id[3]; /* PortID of destination port. */
  735. uint8_t vp_index;
  736. uint8_t reserved_2[12];
  737. };
  738. /*
  739. * ISP I/O Register Set structure definitions.
  740. */
  741. struct device_reg_24xx {
  742. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  743. #define FARX_DATA_FLAG BIT_31
  744. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  745. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  746. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  747. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  748. #define FA_NVRAM_FUNC0_ADDR 0x80
  749. #define FA_NVRAM_FUNC1_ADDR 0x180
  750. #define FA_NVRAM_VPD_SIZE 0x200
  751. #define FA_NVRAM_VPD0_ADDR 0x00
  752. #define FA_NVRAM_VPD1_ADDR 0x100
  753. #define FA_BOOT_CODE_ADDR 0x00000
  754. /*
  755. * RISC code begins at offset 512KB
  756. * within flash. Consisting of two
  757. * contiguous RISC code segments.
  758. */
  759. #define FA_RISC_CODE_ADDR 0x20000
  760. #define FA_RISC_CODE_SEGMENTS 2
  761. #define FA_FLASH_DESCR_ADDR_24 0x11000
  762. #define FA_FLASH_LAYOUT_ADDR_24 0x11400
  763. #define FA_NPIV_CONF0_ADDR_24 0x16000
  764. #define FA_NPIV_CONF1_ADDR_24 0x17000
  765. #define FA_FW_AREA_ADDR 0x40000
  766. #define FA_VPD_NVRAM_ADDR 0x48000
  767. #define FA_FEATURE_ADDR 0x4C000
  768. #define FA_FLASH_DESCR_ADDR 0x50000
  769. #define FA_FLASH_LAYOUT_ADDR 0x50400
  770. #define FA_HW_EVENT0_ADDR 0x54000
  771. #define FA_HW_EVENT1_ADDR 0x54400
  772. #define FA_HW_EVENT_SIZE 0x200
  773. #define FA_HW_EVENT_ENTRY_SIZE 4
  774. #define FA_NPIV_CONF0_ADDR 0x5C000
  775. #define FA_NPIV_CONF1_ADDR 0x5D000
  776. #define FA_FCP_PRIO0_ADDR 0x10000
  777. #define FA_FCP_PRIO1_ADDR 0x12000
  778. /*
  779. * Flash Error Log Event Codes.
  780. */
  781. #define HW_EVENT_RESET_ERR 0xF00B
  782. #define HW_EVENT_ISP_ERR 0xF020
  783. #define HW_EVENT_PARITY_ERR 0xF022
  784. #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
  785. #define HW_EVENT_FLASH_FW_ERR 0xF024
  786. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  787. uint32_t ctrl_status; /* Control/Status. */
  788. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  789. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  790. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  791. #define CSRX_FUNCTION BIT_15 /* Function number. */
  792. /* PCI-X Bus Mode. */
  793. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  794. #define PBM_PCI_33MHZ (0 << 8)
  795. #define PBM_PCIX_M1_66MHZ (1 << 8)
  796. #define PBM_PCIX_M1_100MHZ (2 << 8)
  797. #define PBM_PCIX_M1_133MHZ (3 << 8)
  798. #define PBM_PCIX_M2_66MHZ (5 << 8)
  799. #define PBM_PCIX_M2_100MHZ (6 << 8)
  800. #define PBM_PCIX_M2_133MHZ (7 << 8)
  801. #define PBM_PCI_66MHZ (8 << 8)
  802. /* Max Write Burst byte count. */
  803. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  804. #define MWB_512_BYTES (0 << 4)
  805. #define MWB_1024_BYTES (1 << 4)
  806. #define MWB_2048_BYTES (2 << 4)
  807. #define MWB_4096_BYTES (3 << 4)
  808. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  809. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  810. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  811. uint32_t ictrl; /* Interrupt control. */
  812. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  813. uint32_t istatus; /* Interrupt status. */
  814. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  815. uint32_t unused_1[2]; /* Gap. */
  816. /* Request Queue. */
  817. uint32_t req_q_in; /* In-Pointer. */
  818. uint32_t req_q_out; /* Out-Pointer. */
  819. /* Response Queue. */
  820. uint32_t rsp_q_in; /* In-Pointer. */
  821. uint32_t rsp_q_out; /* Out-Pointer. */
  822. /* Priority Request Queue. */
  823. uint32_t preq_q_in; /* In-Pointer. */
  824. uint32_t preq_q_out; /* Out-Pointer. */
  825. uint32_t unused_2[2]; /* Gap. */
  826. /* ATIO Queue. */
  827. uint32_t atio_q_in; /* In-Pointer. */
  828. uint32_t atio_q_out; /* Out-Pointer. */
  829. uint32_t host_status;
  830. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  831. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  832. uint32_t hccr; /* Host command & control register. */
  833. /* HCCR statuses. */
  834. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  835. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  836. /* HCCR commands. */
  837. /* NOOP. */
  838. #define HCCRX_NOOP 0x00000000
  839. /* Set RISC Reset. */
  840. #define HCCRX_SET_RISC_RESET 0x10000000
  841. /* Clear RISC Reset. */
  842. #define HCCRX_CLR_RISC_RESET 0x20000000
  843. /* Set RISC Pause. */
  844. #define HCCRX_SET_RISC_PAUSE 0x30000000
  845. /* Releases RISC Pause. */
  846. #define HCCRX_REL_RISC_PAUSE 0x40000000
  847. /* Set HOST to RISC interrupt. */
  848. #define HCCRX_SET_HOST_INT 0x50000000
  849. /* Clear HOST to RISC interrupt. */
  850. #define HCCRX_CLR_HOST_INT 0x60000000
  851. /* Clear RISC to PCI interrupt. */
  852. #define HCCRX_CLR_RISC_INT 0xA0000000
  853. uint32_t gpiod; /* GPIO Data register. */
  854. /* LED update mask. */
  855. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  856. /* Data update mask. */
  857. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  858. /* Data update mask. */
  859. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  860. /* LED control mask. */
  861. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  862. /* LED bit values. Color names as
  863. * referenced in fw spec.
  864. */
  865. #define GPDX_LED_YELLOW_ON BIT_2
  866. #define GPDX_LED_GREEN_ON BIT_3
  867. #define GPDX_LED_AMBER_ON BIT_4
  868. /* Data in/out. */
  869. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  870. uint32_t gpioe; /* GPIO Enable register. */
  871. /* Enable update mask. */
  872. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  873. /* Enable update mask. */
  874. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  875. /* Enable. */
  876. #define GPEX_ENABLE (BIT_1|BIT_0)
  877. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  878. uint32_t unused_3[10]; /* Gap. */
  879. uint16_t mailbox0;
  880. uint16_t mailbox1;
  881. uint16_t mailbox2;
  882. uint16_t mailbox3;
  883. uint16_t mailbox4;
  884. uint16_t mailbox5;
  885. uint16_t mailbox6;
  886. uint16_t mailbox7;
  887. uint16_t mailbox8;
  888. uint16_t mailbox9;
  889. uint16_t mailbox10;
  890. uint16_t mailbox11;
  891. uint16_t mailbox12;
  892. uint16_t mailbox13;
  893. uint16_t mailbox14;
  894. uint16_t mailbox15;
  895. uint16_t mailbox16;
  896. uint16_t mailbox17;
  897. uint16_t mailbox18;
  898. uint16_t mailbox19;
  899. uint16_t mailbox20;
  900. uint16_t mailbox21;
  901. uint16_t mailbox22;
  902. uint16_t mailbox23;
  903. uint16_t mailbox24;
  904. uint16_t mailbox25;
  905. uint16_t mailbox26;
  906. uint16_t mailbox27;
  907. uint16_t mailbox28;
  908. uint16_t mailbox29;
  909. uint16_t mailbox30;
  910. uint16_t mailbox31;
  911. uint32_t iobase_window;
  912. uint32_t iobase_c4;
  913. uint32_t iobase_c8;
  914. uint32_t unused_4_1[6]; /* Gap. */
  915. uint32_t iobase_q;
  916. uint32_t unused_5[2]; /* Gap. */
  917. uint32_t iobase_select;
  918. uint32_t unused_6[2]; /* Gap. */
  919. uint32_t iobase_sdata;
  920. };
  921. /* RISC-RISC semaphore register PCI offet */
  922. #define RISC_REGISTER_BASE_OFFSET 0x7010
  923. #define RISC_REGISTER_WINDOW_OFFET 0x6
  924. /* RISC-RISC semaphore/flag register (risc address 0x7016) */
  925. #define RISC_SEMAPHORE 0x1UL
  926. #define RISC_SEMAPHORE_WE (RISC_SEMAPHORE << 16)
  927. #define RISC_SEMAPHORE_CLR (RISC_SEMAPHORE_WE | 0x0UL)
  928. #define RISC_SEMAPHORE_SET (RISC_SEMAPHORE_WE | RISC_SEMAPHORE)
  929. #define RISC_SEMAPHORE_FORCE 0x8000UL
  930. #define RISC_SEMAPHORE_FORCE_WE (RISC_SEMAPHORE_FORCE << 16)
  931. #define RISC_SEMAPHORE_FORCE_CLR (RISC_SEMAPHORE_FORCE_WE | 0x0UL)
  932. #define RISC_SEMAPHORE_FORCE_SET \
  933. (RISC_SEMAPHORE_FORCE_WE | RISC_SEMAPHORE_FORCE)
  934. /* RISC semaphore timeouts (ms) */
  935. #define TIMEOUT_SEMAPHORE 2500
  936. #define TIMEOUT_SEMAPHORE_FORCE 2000
  937. #define TIMEOUT_TOTAL_ELAPSED 4500
  938. /* Trace Control *************************************************************/
  939. #define TC_AEN_DISABLE 0
  940. #define TC_EFT_ENABLE 4
  941. #define TC_EFT_DISABLE 5
  942. #define TC_FCE_ENABLE 8
  943. #define TC_FCE_OPTIONS 0
  944. #define TC_FCE_DEFAULT_RX_SIZE 2112
  945. #define TC_FCE_DEFAULT_TX_SIZE 2112
  946. #define TC_FCE_DISABLE 9
  947. #define TC_FCE_DISABLE_TRACE BIT_0
  948. /* MID Support ***************************************************************/
  949. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  950. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  951. struct mid_conf_entry_24xx {
  952. uint16_t reserved_1;
  953. /*
  954. * BIT 0 = Enable Hard Loop Id
  955. * BIT 1 = Acquire Loop ID in LIPA
  956. * BIT 2 = ID not Acquired
  957. * BIT 3 = Enable VP
  958. * BIT 4 = Enable Initiator Mode
  959. * BIT 5 = Disable Target Mode
  960. * BIT 6-7 = Reserved
  961. */
  962. uint8_t options;
  963. uint8_t hard_address;
  964. uint8_t port_name[WWN_SIZE];
  965. uint8_t node_name[WWN_SIZE];
  966. };
  967. struct mid_init_cb_24xx {
  968. struct init_cb_24xx init_cb;
  969. uint16_t count;
  970. uint16_t options;
  971. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  972. };
  973. struct mid_db_entry_24xx {
  974. uint16_t status;
  975. #define MDBS_NON_PARTIC BIT_3
  976. #define MDBS_ID_ACQUIRED BIT_1
  977. #define MDBS_ENABLED BIT_0
  978. uint8_t options;
  979. uint8_t hard_address;
  980. uint8_t port_name[WWN_SIZE];
  981. uint8_t node_name[WWN_SIZE];
  982. uint8_t port_id[3];
  983. uint8_t reserved_1;
  984. };
  985. /*
  986. * Virtual Port Control IOCB
  987. */
  988. #define VP_CTRL_IOCB_TYPE 0x30 /* Virtual Port Control entry. */
  989. struct vp_ctrl_entry_24xx {
  990. uint8_t entry_type; /* Entry type. */
  991. uint8_t entry_count; /* Entry count. */
  992. uint8_t sys_define; /* System defined. */
  993. uint8_t entry_status; /* Entry Status. */
  994. uint32_t handle; /* System handle. */
  995. uint16_t vp_idx_failed;
  996. uint16_t comp_status; /* Completion status. */
  997. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  998. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  999. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  1000. uint16_t command;
  1001. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  1002. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  1003. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  1004. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  1005. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  1006. uint16_t vp_count;
  1007. uint8_t vp_idx_map[16];
  1008. uint16_t flags;
  1009. uint16_t id;
  1010. uint16_t reserved_4;
  1011. uint16_t hopct;
  1012. uint8_t reserved_5[24];
  1013. };
  1014. /*
  1015. * Modify Virtual Port Configuration IOCB
  1016. */
  1017. #define VP_CONFIG_IOCB_TYPE 0x31 /* Virtual Port Config entry. */
  1018. struct vp_config_entry_24xx {
  1019. uint8_t entry_type; /* Entry type. */
  1020. uint8_t entry_count; /* Entry count. */
  1021. uint8_t handle_count;
  1022. uint8_t entry_status; /* Entry Status. */
  1023. uint32_t handle; /* System handle. */
  1024. uint16_t flags;
  1025. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  1026. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  1027. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  1028. uint16_t comp_status; /* Completion status. */
  1029. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  1030. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  1031. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  1032. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  1033. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  1034. uint8_t command;
  1035. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  1036. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  1037. uint8_t vp_count;
  1038. uint8_t vp_index1;
  1039. uint8_t vp_index2;
  1040. uint8_t options_idx1;
  1041. uint8_t hard_address_idx1;
  1042. uint16_t reserved_vp1;
  1043. uint8_t port_name_idx1[WWN_SIZE];
  1044. uint8_t node_name_idx1[WWN_SIZE];
  1045. uint8_t options_idx2;
  1046. uint8_t hard_address_idx2;
  1047. uint16_t reserved_vp2;
  1048. uint8_t port_name_idx2[WWN_SIZE];
  1049. uint8_t node_name_idx2[WWN_SIZE];
  1050. uint16_t id;
  1051. uint16_t reserved_4;
  1052. uint16_t hopct;
  1053. uint8_t reserved_5[2];
  1054. };
  1055. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  1056. enum VP_STATUS {
  1057. VP_STAT_COMPL,
  1058. VP_STAT_FAIL,
  1059. VP_STAT_ID_CHG,
  1060. VP_STAT_SNS_TO, /* timeout */
  1061. VP_STAT_SNS_RJT,
  1062. VP_STAT_SCR_TO, /* timeout */
  1063. VP_STAT_SCR_RJT,
  1064. };
  1065. enum VP_FLAGS {
  1066. VP_FLAGS_CON_FLOOP = 1,
  1067. VP_FLAGS_CON_P2P = 2,
  1068. VP_FLAGS_CON_FABRIC = 3,
  1069. VP_FLAGS_NAME_VALID = BIT_5,
  1070. };
  1071. struct vp_rpt_id_entry_24xx {
  1072. uint8_t entry_type; /* Entry type. */
  1073. uint8_t entry_count; /* Entry count. */
  1074. uint8_t sys_define; /* System defined. */
  1075. uint8_t entry_status; /* Entry Status. */
  1076. uint32_t resv1;
  1077. uint8_t vp_acquired;
  1078. uint8_t vp_setup;
  1079. uint8_t vp_idx; /* Format 0=reserved */
  1080. uint8_t vp_status; /* Format 0=reserved */
  1081. uint8_t port_id[3];
  1082. uint8_t format;
  1083. union {
  1084. struct {
  1085. /* format 0 loop */
  1086. uint8_t vp_idx_map[16];
  1087. uint8_t reserved_4[32];
  1088. } f0;
  1089. struct {
  1090. /* format 1 fabric */
  1091. uint8_t vpstat1_subcode; /* vp_status=1 subcode */
  1092. uint8_t flags;
  1093. #define TOPO_MASK 0xE
  1094. #define TOPO_FL 0x2
  1095. #define TOPO_N2N 0x4
  1096. #define TOPO_F 0x6
  1097. uint16_t fip_flags;
  1098. uint8_t rsv2[12];
  1099. uint8_t ls_rjt_vendor;
  1100. uint8_t ls_rjt_explanation;
  1101. uint8_t ls_rjt_reason;
  1102. uint8_t rsv3[5];
  1103. uint8_t port_name[8];
  1104. uint8_t node_name[8];
  1105. uint16_t bbcr;
  1106. uint8_t reserved_5[6];
  1107. } f1;
  1108. struct { /* format 2: N2N direct connect */
  1109. uint8_t vpstat1_subcode;
  1110. uint8_t flags;
  1111. uint16_t rsv6;
  1112. uint8_t rsv2[12];
  1113. uint8_t ls_rjt_vendor;
  1114. uint8_t ls_rjt_explanation;
  1115. uint8_t ls_rjt_reason;
  1116. uint8_t rsv3[5];
  1117. uint8_t port_name[8];
  1118. uint8_t node_name[8];
  1119. uint8_t remote_nport_id[4];
  1120. uint32_t reserved_5;
  1121. } f2;
  1122. } u;
  1123. };
  1124. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  1125. struct vf_evfp_entry_24xx {
  1126. uint8_t entry_type; /* Entry type. */
  1127. uint8_t entry_count; /* Entry count. */
  1128. uint8_t sys_define; /* System defined. */
  1129. uint8_t entry_status; /* Entry Status. */
  1130. uint32_t handle; /* System handle. */
  1131. uint16_t comp_status; /* Completion status. */
  1132. uint16_t timeout; /* timeout */
  1133. uint16_t adim_tagging_mode;
  1134. uint16_t vfport_id;
  1135. uint32_t exch_addr;
  1136. uint16_t nport_handle; /* N_PORT handle. */
  1137. uint16_t control_flags;
  1138. uint32_t io_parameter_0;
  1139. uint32_t io_parameter_1;
  1140. uint32_t tx_address[2]; /* Data segment 0 address. */
  1141. uint32_t tx_len; /* Data segment 0 length. */
  1142. uint32_t rx_address[2]; /* Data segment 1 address. */
  1143. uint32_t rx_len; /* Data segment 1 length. */
  1144. };
  1145. /* END MID Support ***********************************************************/
  1146. /* Flash Description Table ***************************************************/
  1147. struct qla_fdt_layout {
  1148. uint8_t sig[4];
  1149. uint16_t version;
  1150. uint16_t len;
  1151. uint16_t checksum;
  1152. uint8_t unused1[2];
  1153. uint8_t model[16];
  1154. uint16_t man_id;
  1155. uint16_t id;
  1156. uint8_t flags;
  1157. uint8_t erase_cmd;
  1158. uint8_t alt_erase_cmd;
  1159. uint8_t wrt_enable_cmd;
  1160. uint8_t wrt_enable_bits;
  1161. uint8_t wrt_sts_reg_cmd;
  1162. uint8_t unprotect_sec_cmd;
  1163. uint8_t read_man_id_cmd;
  1164. uint32_t block_size;
  1165. uint32_t alt_block_size;
  1166. uint32_t flash_size;
  1167. uint32_t wrt_enable_data;
  1168. uint8_t read_id_addr_len;
  1169. uint8_t wrt_disable_bits;
  1170. uint8_t read_dev_id_len;
  1171. uint8_t chip_erase_cmd;
  1172. uint16_t read_timeout;
  1173. uint8_t protect_sec_cmd;
  1174. uint8_t unused2[65];
  1175. };
  1176. /* Flash Layout Table ********************************************************/
  1177. struct qla_flt_location {
  1178. uint8_t sig[4];
  1179. uint16_t start_lo;
  1180. uint16_t start_hi;
  1181. uint8_t version;
  1182. uint8_t unused[5];
  1183. uint16_t checksum;
  1184. };
  1185. struct qla_flt_header {
  1186. uint16_t version;
  1187. uint16_t length;
  1188. uint16_t checksum;
  1189. uint16_t unused;
  1190. };
  1191. #define FLT_REG_FW 0x01
  1192. #define FLT_REG_BOOT_CODE 0x07
  1193. #define FLT_REG_VPD_0 0x14
  1194. #define FLT_REG_NVRAM_0 0x15
  1195. #define FLT_REG_VPD_1 0x16
  1196. #define FLT_REG_NVRAM_1 0x17
  1197. #define FLT_REG_VPD_2 0xD4
  1198. #define FLT_REG_NVRAM_2 0xD5
  1199. #define FLT_REG_VPD_3 0xD6
  1200. #define FLT_REG_NVRAM_3 0xD7
  1201. #define FLT_REG_FDT 0x1a
  1202. #define FLT_REG_FLT 0x1c
  1203. #define FLT_REG_HW_EVENT_0 0x1d
  1204. #define FLT_REG_HW_EVENT_1 0x1f
  1205. #define FLT_REG_NPIV_CONF_0 0x29
  1206. #define FLT_REG_NPIV_CONF_1 0x2a
  1207. #define FLT_REG_GOLD_FW 0x2f
  1208. #define FLT_REG_FCP_PRIO_0 0x87
  1209. #define FLT_REG_FCP_PRIO_1 0x88
  1210. #define FLT_REG_CNA_FW 0x97
  1211. #define FLT_REG_BOOT_CODE_8044 0xA2
  1212. #define FLT_REG_FCOE_FW 0xA4
  1213. #define FLT_REG_FCOE_NVRAM_0 0xAA
  1214. #define FLT_REG_FCOE_NVRAM_1 0xAC
  1215. /* 27xx */
  1216. #define FLT_REG_IMG_PRI_27XX 0x95
  1217. #define FLT_REG_IMG_SEC_27XX 0x96
  1218. #define FLT_REG_FW_SEC_27XX 0x02
  1219. #define FLT_REG_BOOTLOAD_SEC_27XX 0x9
  1220. #define FLT_REG_VPD_SEC_27XX_0 0x50
  1221. #define FLT_REG_VPD_SEC_27XX_1 0x52
  1222. #define FLT_REG_VPD_SEC_27XX_2 0xD8
  1223. #define FLT_REG_VPD_SEC_27XX_3 0xDA
  1224. struct qla_flt_region {
  1225. uint32_t code;
  1226. uint32_t size;
  1227. uint32_t start;
  1228. uint32_t end;
  1229. };
  1230. /* Flash NPIV Configuration Table ********************************************/
  1231. struct qla_npiv_header {
  1232. uint8_t sig[2];
  1233. uint16_t version;
  1234. uint16_t entries;
  1235. uint16_t unused[4];
  1236. uint16_t checksum;
  1237. };
  1238. struct qla_npiv_entry {
  1239. uint16_t flags;
  1240. uint16_t vf_id;
  1241. uint8_t q_qos;
  1242. uint8_t f_qos;
  1243. uint16_t unused1;
  1244. uint8_t port_name[WWN_SIZE];
  1245. uint8_t node_name[WWN_SIZE];
  1246. };
  1247. /* 84XX Support **************************************************************/
  1248. #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
  1249. #define A84_PANIC_RECOVERY 0x1
  1250. #define A84_OP_LOGIN_COMPLETE 0x2
  1251. #define A84_DIAG_LOGIN_COMPLETE 0x3
  1252. #define A84_GOLD_LOGIN_COMPLETE 0x4
  1253. #define MBC_ISP84XX_RESET 0x3a /* Reset. */
  1254. #define FSTATE_REMOTE_FC_DOWN BIT_0
  1255. #define FSTATE_NSL_LINK_DOWN BIT_1
  1256. #define FSTATE_IS_DIAG_FW BIT_2
  1257. #define FSTATE_LOGGED_IN BIT_3
  1258. #define FSTATE_WAITING_FOR_VERIFY BIT_4
  1259. #define VERIFY_CHIP_IOCB_TYPE 0x1B
  1260. struct verify_chip_entry_84xx {
  1261. uint8_t entry_type;
  1262. uint8_t entry_count;
  1263. uint8_t sys_defined;
  1264. uint8_t entry_status;
  1265. uint32_t handle;
  1266. uint16_t options;
  1267. #define VCO_DONT_UPDATE_FW BIT_0
  1268. #define VCO_FORCE_UPDATE BIT_1
  1269. #define VCO_DONT_RESET_UPDATE BIT_2
  1270. #define VCO_DIAG_FW BIT_3
  1271. #define VCO_END_OF_DATA BIT_14
  1272. #define VCO_ENABLE_DSD BIT_15
  1273. uint16_t reserved_1;
  1274. uint16_t data_seg_cnt;
  1275. uint16_t reserved_2[3];
  1276. uint32_t fw_ver;
  1277. uint32_t exchange_address;
  1278. uint32_t reserved_3[3];
  1279. uint32_t fw_size;
  1280. uint32_t fw_seq_size;
  1281. uint32_t relative_offset;
  1282. uint32_t dseg_address[2];
  1283. uint32_t dseg_length;
  1284. };
  1285. struct verify_chip_rsp_84xx {
  1286. uint8_t entry_type;
  1287. uint8_t entry_count;
  1288. uint8_t sys_defined;
  1289. uint8_t entry_status;
  1290. uint32_t handle;
  1291. uint16_t comp_status;
  1292. #define CS_VCS_CHIP_FAILURE 0x3
  1293. #define CS_VCS_BAD_EXCHANGE 0x8
  1294. #define CS_VCS_SEQ_COMPLETEi 0x40
  1295. uint16_t failure_code;
  1296. #define VFC_CHECKSUM_ERROR 0x1
  1297. #define VFC_INVALID_LEN 0x2
  1298. #define VFC_ALREADY_IN_PROGRESS 0x8
  1299. uint16_t reserved_1[4];
  1300. uint32_t fw_ver;
  1301. uint32_t exchange_address;
  1302. uint32_t reserved_2[6];
  1303. };
  1304. #define ACCESS_CHIP_IOCB_TYPE 0x2B
  1305. struct access_chip_84xx {
  1306. uint8_t entry_type;
  1307. uint8_t entry_count;
  1308. uint8_t sys_defined;
  1309. uint8_t entry_status;
  1310. uint32_t handle;
  1311. uint16_t options;
  1312. #define ACO_DUMP_MEMORY 0x0
  1313. #define ACO_LOAD_MEMORY 0x1
  1314. #define ACO_CHANGE_CONFIG_PARAM 0x2
  1315. #define ACO_REQUEST_INFO 0x3
  1316. uint16_t reserved1;
  1317. uint16_t dseg_count;
  1318. uint16_t reserved2[3];
  1319. uint32_t parameter1;
  1320. uint32_t parameter2;
  1321. uint32_t parameter3;
  1322. uint32_t reserved3[3];
  1323. uint32_t total_byte_cnt;
  1324. uint32_t reserved4;
  1325. uint32_t dseg_address[2];
  1326. uint32_t dseg_length;
  1327. };
  1328. struct access_chip_rsp_84xx {
  1329. uint8_t entry_type;
  1330. uint8_t entry_count;
  1331. uint8_t sys_defined;
  1332. uint8_t entry_status;
  1333. uint32_t handle;
  1334. uint16_t comp_status;
  1335. uint16_t failure_code;
  1336. uint32_t residual_count;
  1337. uint32_t reserved[12];
  1338. };
  1339. /* 81XX Support **************************************************************/
  1340. #define MBA_DCBX_START 0x8016
  1341. #define MBA_DCBX_COMPLETE 0x8030
  1342. #define MBA_FCF_CONF_ERR 0x8031
  1343. #define MBA_DCBX_PARAM_UPDATE 0x8032
  1344. #define MBA_IDC_COMPLETE 0x8100
  1345. #define MBA_IDC_NOTIFY 0x8101
  1346. #define MBA_IDC_TIME_EXT 0x8102
  1347. #define MBC_IDC_ACK 0x101
  1348. #define MBC_RESTART_MPI_FW 0x3d
  1349. #define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
  1350. #define MBC_GET_XGMAC_STATS 0x7a
  1351. #define MBC_GET_DCBX_PARAMS 0x51
  1352. /*
  1353. * ISP83xx mailbox commands
  1354. */
  1355. #define MBC_WRITE_REMOTE_REG 0x0001 /* Write remote register */
  1356. #define MBC_READ_REMOTE_REG 0x0009 /* Read remote register */
  1357. #define MBC_RESTART_NIC_FIRMWARE 0x003d /* Restart NIC firmware */
  1358. #define MBC_SET_ACCESS_CONTROL 0x003e /* Access control command */
  1359. /* Flash access control option field bit definitions */
  1360. #define FAC_OPT_FORCE_SEMAPHORE BIT_15
  1361. #define FAC_OPT_REQUESTOR_ID BIT_14
  1362. #define FAC_OPT_CMD_SUBCODE 0xff
  1363. /* Flash access control command subcodes */
  1364. #define FAC_OPT_CMD_WRITE_PROTECT 0x00
  1365. #define FAC_OPT_CMD_WRITE_ENABLE 0x01
  1366. #define FAC_OPT_CMD_ERASE_SECTOR 0x02
  1367. #define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
  1368. #define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
  1369. #define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
  1370. /* enhanced features bit definitions */
  1371. #define NEF_LR_DIST_ENABLE BIT_0
  1372. /* LR Distance bit positions */
  1373. #define LR_DIST_NV_POS 2
  1374. #define LR_DIST_FW_POS 12
  1375. #define LR_DIST_FW_SHIFT (LR_DIST_FW_POS - LR_DIST_NV_POS)
  1376. #define LR_DIST_FW_FIELD(x) ((x) << LR_DIST_FW_SHIFT & 0xf000)
  1377. struct nvram_81xx {
  1378. /* NVRAM header. */
  1379. uint8_t id[4];
  1380. uint16_t nvram_version;
  1381. uint16_t reserved_0;
  1382. /* Firmware Initialization Control Block. */
  1383. uint16_t version;
  1384. uint16_t reserved_1;
  1385. uint16_t frame_payload_size;
  1386. uint16_t execution_throttle;
  1387. uint16_t exchange_count;
  1388. uint16_t reserved_2;
  1389. uint8_t port_name[WWN_SIZE];
  1390. uint8_t node_name[WWN_SIZE];
  1391. uint16_t login_retry_count;
  1392. uint16_t reserved_3;
  1393. uint16_t interrupt_delay_timer;
  1394. uint16_t login_timeout;
  1395. uint32_t firmware_options_1;
  1396. uint32_t firmware_options_2;
  1397. uint32_t firmware_options_3;
  1398. uint16_t reserved_4[4];
  1399. /* Offset 64. */
  1400. uint8_t enode_mac[6];
  1401. uint16_t reserved_5[5];
  1402. /* Offset 80. */
  1403. uint16_t reserved_6[24];
  1404. /* Offset 128. */
  1405. uint16_t ex_version;
  1406. uint8_t prio_fcf_matching_flags;
  1407. uint8_t reserved_6_1[3];
  1408. uint16_t pri_fcf_vlan_id;
  1409. uint8_t pri_fcf_fabric_name[8];
  1410. uint16_t reserved_6_2[7];
  1411. uint8_t spma_mac_addr[6];
  1412. uint16_t reserved_6_3[14];
  1413. /* Offset 192. */
  1414. uint8_t min_link_speed;
  1415. uint8_t reserved_7_0;
  1416. uint16_t reserved_7[31];
  1417. /*
  1418. * BIT 0 = Enable spinup delay
  1419. * BIT 1 = Disable BIOS
  1420. * BIT 2 = Enable Memory Map BIOS
  1421. * BIT 3 = Enable Selectable Boot
  1422. * BIT 4 = Disable RISC code load
  1423. * BIT 5 = Disable Serdes
  1424. * BIT 6 = Opt boot mode
  1425. * BIT 7 = Interrupt enable
  1426. *
  1427. * BIT 8 = EV Control enable
  1428. * BIT 9 = Enable lip reset
  1429. * BIT 10 = Enable lip full login
  1430. * BIT 11 = Enable target reset
  1431. * BIT 12 = Stop firmware
  1432. * BIT 13 = Enable nodename option
  1433. * BIT 14 = Default WWPN valid
  1434. * BIT 15 = Enable alternate WWN
  1435. *
  1436. * BIT 16 = CLP LUN string
  1437. * BIT 17 = CLP Target string
  1438. * BIT 18 = CLP BIOS enable string
  1439. * BIT 19 = CLP Serdes string
  1440. * BIT 20 = CLP WWPN string
  1441. * BIT 21 = CLP WWNN string
  1442. * BIT 22 =
  1443. * BIT 23 =
  1444. * BIT 24 = Keep WWPN
  1445. * BIT 25 = Temp WWPN
  1446. * BIT 26-31 =
  1447. */
  1448. uint32_t host_p;
  1449. uint8_t alternate_port_name[WWN_SIZE];
  1450. uint8_t alternate_node_name[WWN_SIZE];
  1451. uint8_t boot_port_name[WWN_SIZE];
  1452. uint16_t boot_lun_number;
  1453. uint16_t reserved_8;
  1454. uint8_t alt1_boot_port_name[WWN_SIZE];
  1455. uint16_t alt1_boot_lun_number;
  1456. uint16_t reserved_9;
  1457. uint8_t alt2_boot_port_name[WWN_SIZE];
  1458. uint16_t alt2_boot_lun_number;
  1459. uint16_t reserved_10;
  1460. uint8_t alt3_boot_port_name[WWN_SIZE];
  1461. uint16_t alt3_boot_lun_number;
  1462. uint16_t reserved_11;
  1463. /*
  1464. * BIT 0 = Selective Login
  1465. * BIT 1 = Alt-Boot Enable
  1466. * BIT 2 = Reserved
  1467. * BIT 3 = Boot Order List
  1468. * BIT 4 = Reserved
  1469. * BIT 5 = Selective LUN
  1470. * BIT 6 = Reserved
  1471. * BIT 7-31 =
  1472. */
  1473. uint32_t efi_parameters;
  1474. uint8_t reset_delay;
  1475. uint8_t reserved_12;
  1476. uint16_t reserved_13;
  1477. uint16_t boot_id_number;
  1478. uint16_t reserved_14;
  1479. uint16_t max_luns_per_target;
  1480. uint16_t reserved_15;
  1481. uint16_t port_down_retry_count;
  1482. uint16_t link_down_timeout;
  1483. /* FCode parameters. */
  1484. uint16_t fcode_parameter;
  1485. uint16_t reserved_16[3];
  1486. /* Offset 352. */
  1487. uint8_t reserved_17[4];
  1488. uint16_t reserved_18[5];
  1489. uint8_t reserved_19[2];
  1490. uint16_t reserved_20[8];
  1491. /* Offset 384. */
  1492. uint8_t reserved_21[16];
  1493. uint16_t reserved_22[3];
  1494. /* Offset 406 (0x196) Enhanced Features
  1495. * BIT 0 = Extended BB credits for LR
  1496. * BIT 1 = Virtual Fabric Enable
  1497. * BIT 2-5 = Distance Support if BIT 0 is on
  1498. * BIT 6-15 = Unused
  1499. */
  1500. uint16_t enhanced_features;
  1501. uint16_t reserved_24[4];
  1502. /* Offset 416. */
  1503. uint16_t reserved_25[32];
  1504. /* Offset 480. */
  1505. uint8_t model_name[16];
  1506. /* Offset 496. */
  1507. uint16_t feature_mask_l;
  1508. uint16_t feature_mask_h;
  1509. uint16_t reserved_26[2];
  1510. uint16_t subsystem_vendor_id;
  1511. uint16_t subsystem_device_id;
  1512. uint32_t checksum;
  1513. };
  1514. /*
  1515. * ISP Initialization Control Block.
  1516. * Little endian except where noted.
  1517. */
  1518. #define ICB_VERSION 1
  1519. struct init_cb_81xx {
  1520. uint16_t version;
  1521. uint16_t reserved_1;
  1522. uint16_t frame_payload_size;
  1523. uint16_t execution_throttle;
  1524. uint16_t exchange_count;
  1525. uint16_t reserved_2;
  1526. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1527. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1528. uint16_t response_q_inpointer;
  1529. uint16_t request_q_outpointer;
  1530. uint16_t login_retry_count;
  1531. uint16_t prio_request_q_outpointer;
  1532. uint16_t response_q_length;
  1533. uint16_t request_q_length;
  1534. uint16_t reserved_3;
  1535. uint16_t prio_request_q_length;
  1536. uint32_t request_q_address[2];
  1537. uint32_t response_q_address[2];
  1538. uint32_t prio_request_q_address[2];
  1539. uint8_t reserved_4[8];
  1540. uint16_t atio_q_inpointer;
  1541. uint16_t atio_q_length;
  1542. uint32_t atio_q_address[2];
  1543. uint16_t interrupt_delay_timer; /* 100us increments. */
  1544. uint16_t login_timeout;
  1545. /*
  1546. * BIT 0-3 = Reserved
  1547. * BIT 4 = Enable Target Mode
  1548. * BIT 5 = Disable Initiator Mode
  1549. * BIT 6 = Reserved
  1550. * BIT 7 = Reserved
  1551. *
  1552. * BIT 8-13 = Reserved
  1553. * BIT 14 = Node Name Option
  1554. * BIT 15-31 = Reserved
  1555. */
  1556. uint32_t firmware_options_1;
  1557. /*
  1558. * BIT 0 = Operation Mode bit 0
  1559. * BIT 1 = Operation Mode bit 1
  1560. * BIT 2 = Operation Mode bit 2
  1561. * BIT 3 = Operation Mode bit 3
  1562. * BIT 4-7 = Reserved
  1563. *
  1564. * BIT 8 = Enable Class 2
  1565. * BIT 9 = Enable ACK0
  1566. * BIT 10 = Reserved
  1567. * BIT 11 = Enable FC-SP Security
  1568. * BIT 12 = FC Tape Enable
  1569. * BIT 13 = Reserved
  1570. * BIT 14 = Enable Target PRLI Control
  1571. * BIT 15-31 = Reserved
  1572. */
  1573. uint32_t firmware_options_2;
  1574. /*
  1575. * BIT 0-3 = Reserved
  1576. * BIT 4 = FCP RSP Payload bit 0
  1577. * BIT 5 = FCP RSP Payload bit 1
  1578. * BIT 6 = Enable Receive Out-of-Order data frame handling
  1579. * BIT 7 = Reserved
  1580. *
  1581. * BIT 8 = Reserved
  1582. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  1583. * BIT 10-16 = Reserved
  1584. * BIT 17 = Enable multiple FCFs
  1585. * BIT 18-20 = MAC addressing mode
  1586. * BIT 21-25 = Ethernet data rate
  1587. * BIT 26 = Enable ethernet header rx IOCB for ATIO q
  1588. * BIT 27 = Enable ethernet header rx IOCB for response q
  1589. * BIT 28 = SPMA selection bit 0
  1590. * BIT 28 = SPMA selection bit 1
  1591. * BIT 30-31 = Reserved
  1592. */
  1593. uint32_t firmware_options_3;
  1594. uint8_t reserved_5[8];
  1595. uint8_t enode_mac[6];
  1596. uint8_t reserved_6[10];
  1597. };
  1598. struct mid_init_cb_81xx {
  1599. struct init_cb_81xx init_cb;
  1600. uint16_t count;
  1601. uint16_t options;
  1602. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1603. };
  1604. struct ex_init_cb_81xx {
  1605. uint16_t ex_version;
  1606. uint8_t prio_fcf_matching_flags;
  1607. uint8_t reserved_1[3];
  1608. uint16_t pri_fcf_vlan_id;
  1609. uint8_t pri_fcf_fabric_name[8];
  1610. uint16_t reserved_2[7];
  1611. uint8_t spma_mac_addr[6];
  1612. uint16_t reserved_3[14];
  1613. };
  1614. #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
  1615. #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
  1616. /* FCP priority config defines *************************************/
  1617. /* operations */
  1618. #define QLFC_FCP_PRIO_DISABLE 0x0
  1619. #define QLFC_FCP_PRIO_ENABLE 0x1
  1620. #define QLFC_FCP_PRIO_GET_CONFIG 0x2
  1621. #define QLFC_FCP_PRIO_SET_CONFIG 0x3
  1622. struct qla_fcp_prio_entry {
  1623. uint16_t flags; /* Describes parameter(s) in FCP */
  1624. /* priority entry that are valid */
  1625. #define FCP_PRIO_ENTRY_VALID 0x1
  1626. #define FCP_PRIO_ENTRY_TAG_VALID 0x2
  1627. #define FCP_PRIO_ENTRY_SPID_VALID 0x4
  1628. #define FCP_PRIO_ENTRY_DPID_VALID 0x8
  1629. #define FCP_PRIO_ENTRY_LUNB_VALID 0x10
  1630. #define FCP_PRIO_ENTRY_LUNE_VALID 0x20
  1631. #define FCP_PRIO_ENTRY_SWWN_VALID 0x40
  1632. #define FCP_PRIO_ENTRY_DWWN_VALID 0x80
  1633. uint8_t tag; /* Priority value */
  1634. uint8_t reserved; /* Reserved for future use */
  1635. uint32_t src_pid; /* Src port id. high order byte */
  1636. /* unused; -1 (wild card) */
  1637. uint32_t dst_pid; /* Src port id. high order byte */
  1638. /* unused; -1 (wild card) */
  1639. uint16_t lun_beg; /* 1st lun num of lun range. */
  1640. /* -1 (wild card) */
  1641. uint16_t lun_end; /* 2nd lun num of lun range. */
  1642. /* -1 (wild card) */
  1643. uint8_t src_wwpn[8]; /* Source WWPN: -1 (wild card) */
  1644. uint8_t dst_wwpn[8]; /* Destination WWPN: -1 (wild card) */
  1645. };
  1646. struct qla_fcp_prio_cfg {
  1647. uint8_t signature[4]; /* "HQOS" signature of config data */
  1648. uint16_t version; /* 1: Initial version */
  1649. uint16_t length; /* config data size in num bytes */
  1650. uint16_t checksum; /* config data bytes checksum */
  1651. uint16_t num_entries; /* Number of entries */
  1652. uint16_t size_of_entry; /* Size of each entry in num bytes */
  1653. uint8_t attributes; /* enable/disable, persistence */
  1654. #define FCP_PRIO_ATTR_DISABLE 0x0
  1655. #define FCP_PRIO_ATTR_ENABLE 0x1
  1656. #define FCP_PRIO_ATTR_PERSIST 0x2
  1657. uint8_t reserved; /* Reserved for future use */
  1658. #define FCP_PRIO_CFG_HDR_SIZE 0x10
  1659. struct qla_fcp_prio_entry entry[1]; /* fcp priority entries */
  1660. #define FCP_PRIO_CFG_ENTRY_SIZE 0x20
  1661. };
  1662. #define FCP_PRIO_CFG_SIZE (32*1024) /* fcp prio data per port*/
  1663. /* 25XX Support ****************************************************/
  1664. #define FA_FCP_PRIO0_ADDR_25 0x3C000
  1665. #define FA_FCP_PRIO1_ADDR_25 0x3E000
  1666. /* 81XX Flash locations -- occupies second 2MB region. */
  1667. #define FA_BOOT_CODE_ADDR_81 0x80000
  1668. #define FA_RISC_CODE_ADDR_81 0xA0000
  1669. #define FA_FW_AREA_ADDR_81 0xC0000
  1670. #define FA_VPD_NVRAM_ADDR_81 0xD0000
  1671. #define FA_VPD0_ADDR_81 0xD0000
  1672. #define FA_VPD1_ADDR_81 0xD0400
  1673. #define FA_NVRAM0_ADDR_81 0xD0080
  1674. #define FA_NVRAM1_ADDR_81 0xD0180
  1675. #define FA_FEATURE_ADDR_81 0xD4000
  1676. #define FA_FLASH_DESCR_ADDR_81 0xD8000
  1677. #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
  1678. #define FA_HW_EVENT0_ADDR_81 0xDC000
  1679. #define FA_HW_EVENT1_ADDR_81 0xDC400
  1680. #define FA_NPIV_CONF0_ADDR_81 0xD1000
  1681. #define FA_NPIV_CONF1_ADDR_81 0xD2000
  1682. /* 83XX Flash locations -- occupies second 8MB region. */
  1683. #define FA_FLASH_LAYOUT_ADDR_83 0xFC400
  1684. #endif