qla_nx.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. static int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. const int MD_MIU_TEST_AGT_RDDATA[] = {
  41. 0x410000A8, 0x410000AC,
  42. 0x410000B8, 0x410000BC
  43. };
  44. static void qla82xx_crb_addr_transform_setup(void)
  45. {
  46. qla82xx_crb_addr_transform(XDMA);
  47. qla82xx_crb_addr_transform(TIMR);
  48. qla82xx_crb_addr_transform(SRE);
  49. qla82xx_crb_addr_transform(SQN3);
  50. qla82xx_crb_addr_transform(SQN2);
  51. qla82xx_crb_addr_transform(SQN1);
  52. qla82xx_crb_addr_transform(SQN0);
  53. qla82xx_crb_addr_transform(SQS3);
  54. qla82xx_crb_addr_transform(SQS2);
  55. qla82xx_crb_addr_transform(SQS1);
  56. qla82xx_crb_addr_transform(SQS0);
  57. qla82xx_crb_addr_transform(RPMX7);
  58. qla82xx_crb_addr_transform(RPMX6);
  59. qla82xx_crb_addr_transform(RPMX5);
  60. qla82xx_crb_addr_transform(RPMX4);
  61. qla82xx_crb_addr_transform(RPMX3);
  62. qla82xx_crb_addr_transform(RPMX2);
  63. qla82xx_crb_addr_transform(RPMX1);
  64. qla82xx_crb_addr_transform(RPMX0);
  65. qla82xx_crb_addr_transform(ROMUSB);
  66. qla82xx_crb_addr_transform(SN);
  67. qla82xx_crb_addr_transform(QMN);
  68. qla82xx_crb_addr_transform(QMS);
  69. qla82xx_crb_addr_transform(PGNI);
  70. qla82xx_crb_addr_transform(PGND);
  71. qla82xx_crb_addr_transform(PGN3);
  72. qla82xx_crb_addr_transform(PGN2);
  73. qla82xx_crb_addr_transform(PGN1);
  74. qla82xx_crb_addr_transform(PGN0);
  75. qla82xx_crb_addr_transform(PGSI);
  76. qla82xx_crb_addr_transform(PGSD);
  77. qla82xx_crb_addr_transform(PGS3);
  78. qla82xx_crb_addr_transform(PGS2);
  79. qla82xx_crb_addr_transform(PGS1);
  80. qla82xx_crb_addr_transform(PGS0);
  81. qla82xx_crb_addr_transform(PS);
  82. qla82xx_crb_addr_transform(PH);
  83. qla82xx_crb_addr_transform(NIU);
  84. qla82xx_crb_addr_transform(I2Q);
  85. qla82xx_crb_addr_transform(EG);
  86. qla82xx_crb_addr_transform(MN);
  87. qla82xx_crb_addr_transform(MS);
  88. qla82xx_crb_addr_transform(CAS2);
  89. qla82xx_crb_addr_transform(CAS1);
  90. qla82xx_crb_addr_transform(CAS0);
  91. qla82xx_crb_addr_transform(CAM);
  92. qla82xx_crb_addr_transform(C2C1);
  93. qla82xx_crb_addr_transform(C2C0);
  94. qla82xx_crb_addr_transform(SMB);
  95. qla82xx_crb_addr_transform(OCM0);
  96. /*
  97. * Used only in P3 just define it for P2 also.
  98. */
  99. qla82xx_crb_addr_transform(I2C0);
  100. qla82xx_crb_table_initialized = 1;
  101. }
  102. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  103. {{{0, 0, 0, 0} } },
  104. {{{1, 0x0100000, 0x0102000, 0x120000},
  105. {1, 0x0110000, 0x0120000, 0x130000},
  106. {1, 0x0120000, 0x0122000, 0x124000},
  107. {1, 0x0130000, 0x0132000, 0x126000},
  108. {1, 0x0140000, 0x0142000, 0x128000},
  109. {1, 0x0150000, 0x0152000, 0x12a000},
  110. {1, 0x0160000, 0x0170000, 0x110000},
  111. {1, 0x0170000, 0x0172000, 0x12e000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {1, 0x01e0000, 0x01e0800, 0x122000},
  119. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  120. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  121. {{{0, 0, 0, 0} } },
  122. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  123. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  124. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  125. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  126. {{{1, 0x0800000, 0x0802000, 0x170000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  142. {{{1, 0x0900000, 0x0902000, 0x174000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  158. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  174. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {0, 0x0000000, 0x0000000, 0x000000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  190. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  191. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  192. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  193. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  194. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  195. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  196. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  197. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  198. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  199. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  200. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{0, 0, 0, 0} } },
  204. {{{0, 0, 0, 0} } },
  205. {{{0, 0, 0, 0} } },
  206. {{{0, 0, 0, 0} } },
  207. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  208. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  209. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  210. {{{0} } },
  211. {{{1, 0x2100000, 0x2102000, 0x120000},
  212. {1, 0x2110000, 0x2120000, 0x130000},
  213. {1, 0x2120000, 0x2122000, 0x124000},
  214. {1, 0x2130000, 0x2132000, 0x126000},
  215. {1, 0x2140000, 0x2142000, 0x128000},
  216. {1, 0x2150000, 0x2152000, 0x12a000},
  217. {1, 0x2160000, 0x2170000, 0x110000},
  218. {1, 0x2170000, 0x2172000, 0x12e000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000},
  225. {0, 0x0000000, 0x0000000, 0x000000},
  226. {0, 0x0000000, 0x0000000, 0x000000} } },
  227. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  228. {{{0} } },
  229. {{{0} } },
  230. {{{0} } },
  231. {{{0} } },
  232. {{{0} } },
  233. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  234. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  235. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  236. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  237. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  238. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  239. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  240. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  241. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  242. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  243. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  244. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  245. {{{0} } },
  246. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  247. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  248. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  249. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  250. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  251. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  252. {{{0} } },
  253. {{{0} } },
  254. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  255. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  256. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  257. };
  258. /*
  259. * top 12 bits of crb internal address (hub, agent)
  260. */
  261. static unsigned qla82xx_crb_hub_agt[64] = {
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  266. 0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  289. 0,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  292. 0,
  293. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  294. 0,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  303. 0,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  314. 0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  323. 0,
  324. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  325. 0,
  326. };
  327. /* Device states */
  328. static char *q_dev_state[] = {
  329. "Unknown",
  330. "Cold",
  331. "Initializing",
  332. "Ready",
  333. "Need Reset",
  334. "Need Quiescent",
  335. "Failed",
  336. "Quiescent",
  337. };
  338. char *qdev_state(uint32_t dev_state)
  339. {
  340. return q_dev_state[dev_state];
  341. }
  342. /*
  343. * In: 'off_in' is offset from CRB space in 128M pci map
  344. * Out: 'off_out' is 2M pci map addr
  345. * side effect: lock crb window
  346. */
  347. static void
  348. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in,
  349. void __iomem **off_out)
  350. {
  351. u32 win_read;
  352. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  353. ha->crb_win = CRB_HI(off_in);
  354. writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase);
  355. /* Read back value to make sure write has gone through before trying
  356. * to use it.
  357. */
  358. win_read = RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase);
  359. if (win_read != ha->crb_win) {
  360. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  361. "%s: Written crbwin (0x%x) "
  362. "!= Read crbwin (0x%x), off=0x%lx.\n",
  363. __func__, ha->crb_win, win_read, off_in);
  364. }
  365. *off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  366. }
  367. static inline unsigned long
  368. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  369. {
  370. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  371. /* See if we are currently pointing to the region we want to use next */
  372. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  373. /* No need to change window. PCIX and PCIEregs are in both
  374. * regs are in both windows.
  375. */
  376. return off;
  377. }
  378. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  379. /* We are in first CRB window */
  380. if (ha->curr_window != 0)
  381. WARN_ON(1);
  382. return off;
  383. }
  384. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  385. /* We are in second CRB window */
  386. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  387. if (ha->curr_window != 1)
  388. return off;
  389. /* We are in the QM or direct access
  390. * register region - do nothing
  391. */
  392. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  393. (off < QLA82XX_PCI_CAMQM_MAX))
  394. return off;
  395. }
  396. /* strange address given */
  397. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  398. "%s: Warning: unm_nic_pci_set_crbwindow "
  399. "called with an unknown address(%llx).\n",
  400. QLA2XXX_DRIVER_NAME, off);
  401. return off;
  402. }
  403. static int
  404. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in,
  405. void __iomem **off_out)
  406. {
  407. struct crb_128M_2M_sub_block_map *m;
  408. if (off_in >= QLA82XX_CRB_MAX)
  409. return -1;
  410. if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) {
  411. *off_out = (off_in - QLA82XX_PCI_CAMQM) +
  412. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  413. return 0;
  414. }
  415. if (off_in < QLA82XX_PCI_CRBSPACE)
  416. return -1;
  417. off_in -= QLA82XX_PCI_CRBSPACE;
  418. /* Try direct map */
  419. m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)];
  420. if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) {
  421. *off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase;
  422. return 0;
  423. }
  424. /* Not in direct map, use crb window */
  425. *off_out = (void __iomem *)off_in;
  426. return 1;
  427. }
  428. #define CRB_WIN_LOCK_TIMEOUT 100000000
  429. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  430. {
  431. int done = 0, timeout = 0;
  432. while (!done) {
  433. /* acquire semaphore3 from PCI HW block */
  434. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  435. if (done == 1)
  436. break;
  437. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  438. return -1;
  439. timeout++;
  440. }
  441. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  442. return 0;
  443. }
  444. int
  445. qla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data)
  446. {
  447. void __iomem *off;
  448. unsigned long flags = 0;
  449. int rv;
  450. rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
  451. BUG_ON(rv == -1);
  452. if (rv == 1) {
  453. #ifndef __CHECKER__
  454. write_lock_irqsave(&ha->hw_lock, flags);
  455. #endif
  456. qla82xx_crb_win_lock(ha);
  457. qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
  458. }
  459. writel(data, (void __iomem *)off);
  460. if (rv == 1) {
  461. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  462. #ifndef __CHECKER__
  463. write_unlock_irqrestore(&ha->hw_lock, flags);
  464. #endif
  465. }
  466. return 0;
  467. }
  468. int
  469. qla82xx_rd_32(struct qla_hw_data *ha, ulong off_in)
  470. {
  471. void __iomem *off;
  472. unsigned long flags = 0;
  473. int rv;
  474. u32 data;
  475. rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
  476. BUG_ON(rv == -1);
  477. if (rv == 1) {
  478. #ifndef __CHECKER__
  479. write_lock_irqsave(&ha->hw_lock, flags);
  480. #endif
  481. qla82xx_crb_win_lock(ha);
  482. qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
  483. }
  484. data = RD_REG_DWORD(off);
  485. if (rv == 1) {
  486. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  487. #ifndef __CHECKER__
  488. write_unlock_irqrestore(&ha->hw_lock, flags);
  489. #endif
  490. }
  491. return data;
  492. }
  493. #define IDC_LOCK_TIMEOUT 100000000
  494. int qla82xx_idc_lock(struct qla_hw_data *ha)
  495. {
  496. int i;
  497. int done = 0, timeout = 0;
  498. while (!done) {
  499. /* acquire semaphore5 from PCI HW block */
  500. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  501. if (done == 1)
  502. break;
  503. if (timeout >= IDC_LOCK_TIMEOUT)
  504. return -1;
  505. timeout++;
  506. /* Yield CPU */
  507. if (!in_interrupt())
  508. schedule();
  509. else {
  510. for (i = 0; i < 20; i++)
  511. cpu_relax();
  512. }
  513. }
  514. return 0;
  515. }
  516. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  517. {
  518. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  519. }
  520. /*
  521. * check memory access boundary.
  522. * used by test agent. support ddr access only for now
  523. */
  524. static unsigned long
  525. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  526. unsigned long long addr, int size)
  527. {
  528. if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  529. QLA82XX_ADDR_DDR_NET_MAX) ||
  530. !addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  531. QLA82XX_ADDR_DDR_NET_MAX) ||
  532. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  533. return 0;
  534. else
  535. return 1;
  536. }
  537. static int qla82xx_pci_set_window_warning_count;
  538. static unsigned long
  539. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  540. {
  541. int window;
  542. u32 win_read;
  543. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  544. if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  545. QLA82XX_ADDR_DDR_NET_MAX)) {
  546. /* DDR network side */
  547. window = MN_WIN(addr);
  548. ha->ddr_mn_window = window;
  549. qla82xx_wr_32(ha,
  550. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  551. win_read = qla82xx_rd_32(ha,
  552. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  553. if ((win_read << 17) != window) {
  554. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  555. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  556. __func__, window, win_read);
  557. }
  558. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  559. } else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
  560. QLA82XX_ADDR_OCM0_MAX)) {
  561. unsigned int temp1;
  562. if ((addr & 0x00ff800) == 0xff800) {
  563. ql_log(ql_log_warn, vha, 0xb004,
  564. "%s: QM access not handled.\n", __func__);
  565. addr = -1UL;
  566. }
  567. window = OCM_WIN(addr);
  568. ha->ddr_mn_window = window;
  569. qla82xx_wr_32(ha,
  570. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  571. win_read = qla82xx_rd_32(ha,
  572. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  573. temp1 = ((window & 0x1FF) << 7) |
  574. ((window & 0x0FFFE0000) >> 17);
  575. if (win_read != temp1) {
  576. ql_log(ql_log_warn, vha, 0xb005,
  577. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  578. __func__, temp1, win_read);
  579. }
  580. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  581. } else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET,
  582. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  583. /* QDR network side */
  584. window = MS_WIN(addr);
  585. ha->qdr_sn_window = window;
  586. qla82xx_wr_32(ha,
  587. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  588. win_read = qla82xx_rd_32(ha,
  589. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  590. if (win_read != window) {
  591. ql_log(ql_log_warn, vha, 0xb006,
  592. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  593. __func__, window, win_read);
  594. }
  595. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  596. } else {
  597. /*
  598. * peg gdb frequently accesses memory that doesn't exist,
  599. * this limits the chit chat so debugging isn't slowed down.
  600. */
  601. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  602. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  603. ql_log(ql_log_warn, vha, 0xb007,
  604. "%s: Warning:%s Unknown address range!.\n",
  605. __func__, QLA2XXX_DRIVER_NAME);
  606. }
  607. addr = -1UL;
  608. }
  609. return addr;
  610. }
  611. /* check if address is in the same windows as the previous access */
  612. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  613. unsigned long long addr)
  614. {
  615. int window;
  616. unsigned long long qdr_max;
  617. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  618. /* DDR network side */
  619. if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  620. QLA82XX_ADDR_DDR_NET_MAX))
  621. BUG();
  622. else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
  623. QLA82XX_ADDR_OCM0_MAX))
  624. return 1;
  625. else if (addr_in_range(addr, QLA82XX_ADDR_OCM1,
  626. QLA82XX_ADDR_OCM1_MAX))
  627. return 1;
  628. else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  629. /* QDR network side */
  630. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  631. if (ha->qdr_sn_window == window)
  632. return 1;
  633. }
  634. return 0;
  635. }
  636. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  637. u64 off, void *data, int size)
  638. {
  639. unsigned long flags;
  640. void __iomem *addr = NULL;
  641. int ret = 0;
  642. u64 start;
  643. uint8_t __iomem *mem_ptr = NULL;
  644. unsigned long mem_base;
  645. unsigned long mem_page;
  646. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  647. write_lock_irqsave(&ha->hw_lock, flags);
  648. /*
  649. * If attempting to access unknown address or straddle hw windows,
  650. * do not access.
  651. */
  652. start = qla82xx_pci_set_window(ha, off);
  653. if ((start == -1UL) ||
  654. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  655. write_unlock_irqrestore(&ha->hw_lock, flags);
  656. ql_log(ql_log_fatal, vha, 0xb008,
  657. "%s out of bound pci memory "
  658. "access, offset is 0x%llx.\n",
  659. QLA2XXX_DRIVER_NAME, off);
  660. return -1;
  661. }
  662. write_unlock_irqrestore(&ha->hw_lock, flags);
  663. mem_base = pci_resource_start(ha->pdev, 0);
  664. mem_page = start & PAGE_MASK;
  665. /* Map two pages whenever user tries to access addresses in two
  666. * consecutive pages.
  667. */
  668. if (mem_page != ((start + size - 1) & PAGE_MASK))
  669. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  670. else
  671. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  672. if (mem_ptr == NULL) {
  673. *(u8 *)data = 0;
  674. return -1;
  675. }
  676. addr = mem_ptr;
  677. addr += start & (PAGE_SIZE - 1);
  678. write_lock_irqsave(&ha->hw_lock, flags);
  679. switch (size) {
  680. case 1:
  681. *(u8 *)data = readb(addr);
  682. break;
  683. case 2:
  684. *(u16 *)data = readw(addr);
  685. break;
  686. case 4:
  687. *(u32 *)data = readl(addr);
  688. break;
  689. case 8:
  690. *(u64 *)data = readq(addr);
  691. break;
  692. default:
  693. ret = -1;
  694. break;
  695. }
  696. write_unlock_irqrestore(&ha->hw_lock, flags);
  697. if (mem_ptr)
  698. iounmap(mem_ptr);
  699. return ret;
  700. }
  701. static int
  702. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  703. u64 off, void *data, int size)
  704. {
  705. unsigned long flags;
  706. void __iomem *addr = NULL;
  707. int ret = 0;
  708. u64 start;
  709. uint8_t __iomem *mem_ptr = NULL;
  710. unsigned long mem_base;
  711. unsigned long mem_page;
  712. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  713. write_lock_irqsave(&ha->hw_lock, flags);
  714. /*
  715. * If attempting to access unknown address or straddle hw windows,
  716. * do not access.
  717. */
  718. start = qla82xx_pci_set_window(ha, off);
  719. if ((start == -1UL) ||
  720. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  721. write_unlock_irqrestore(&ha->hw_lock, flags);
  722. ql_log(ql_log_fatal, vha, 0xb009,
  723. "%s out of bound memory "
  724. "access, offset is 0x%llx.\n",
  725. QLA2XXX_DRIVER_NAME, off);
  726. return -1;
  727. }
  728. write_unlock_irqrestore(&ha->hw_lock, flags);
  729. mem_base = pci_resource_start(ha->pdev, 0);
  730. mem_page = start & PAGE_MASK;
  731. /* Map two pages whenever user tries to access addresses in two
  732. * consecutive pages.
  733. */
  734. if (mem_page != ((start + size - 1) & PAGE_MASK))
  735. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  736. else
  737. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  738. if (mem_ptr == NULL)
  739. return -1;
  740. addr = mem_ptr;
  741. addr += start & (PAGE_SIZE - 1);
  742. write_lock_irqsave(&ha->hw_lock, flags);
  743. switch (size) {
  744. case 1:
  745. writeb(*(u8 *)data, addr);
  746. break;
  747. case 2:
  748. writew(*(u16 *)data, addr);
  749. break;
  750. case 4:
  751. writel(*(u32 *)data, addr);
  752. break;
  753. case 8:
  754. writeq(*(u64 *)data, addr);
  755. break;
  756. default:
  757. ret = -1;
  758. break;
  759. }
  760. write_unlock_irqrestore(&ha->hw_lock, flags);
  761. if (mem_ptr)
  762. iounmap(mem_ptr);
  763. return ret;
  764. }
  765. #define MTU_FUDGE_FACTOR 100
  766. static unsigned long
  767. qla82xx_decode_crb_addr(unsigned long addr)
  768. {
  769. int i;
  770. unsigned long base_addr, offset, pci_base;
  771. if (!qla82xx_crb_table_initialized)
  772. qla82xx_crb_addr_transform_setup();
  773. pci_base = ADDR_ERROR;
  774. base_addr = addr & 0xfff00000;
  775. offset = addr & 0x000fffff;
  776. for (i = 0; i < MAX_CRB_XFORM; i++) {
  777. if (crb_addr_xform[i] == base_addr) {
  778. pci_base = i << 20;
  779. break;
  780. }
  781. }
  782. if (pci_base == ADDR_ERROR)
  783. return pci_base;
  784. return pci_base + offset;
  785. }
  786. static long rom_max_timeout = 100;
  787. static long qla82xx_rom_lock_timeout = 100;
  788. static int
  789. qla82xx_rom_lock(struct qla_hw_data *ha)
  790. {
  791. int done = 0, timeout = 0;
  792. uint32_t lock_owner = 0;
  793. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  794. while (!done) {
  795. /* acquire semaphore2 from PCI HW block */
  796. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  797. if (done == 1)
  798. break;
  799. if (timeout >= qla82xx_rom_lock_timeout) {
  800. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  801. ql_dbg(ql_dbg_p3p, vha, 0xb157,
  802. "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d",
  803. __func__, ha->portnum, lock_owner);
  804. return -1;
  805. }
  806. timeout++;
  807. }
  808. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum);
  809. return 0;
  810. }
  811. static void
  812. qla82xx_rom_unlock(struct qla_hw_data *ha)
  813. {
  814. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff);
  815. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  816. }
  817. static int
  818. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  819. {
  820. long timeout = 0;
  821. long done = 0 ;
  822. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  823. while (done == 0) {
  824. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  825. done &= 4;
  826. timeout++;
  827. if (timeout >= rom_max_timeout) {
  828. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  829. "%s: Timeout reached waiting for rom busy.\n",
  830. QLA2XXX_DRIVER_NAME);
  831. return -1;
  832. }
  833. }
  834. return 0;
  835. }
  836. static int
  837. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  838. {
  839. long timeout = 0;
  840. long done = 0 ;
  841. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  842. while (done == 0) {
  843. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  844. done &= 2;
  845. timeout++;
  846. if (timeout >= rom_max_timeout) {
  847. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  848. "%s: Timeout reached waiting for rom done.\n",
  849. QLA2XXX_DRIVER_NAME);
  850. return -1;
  851. }
  852. }
  853. return 0;
  854. }
  855. static int
  856. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  857. {
  858. uint32_t off_value, rval = 0;
  859. WRT_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000);
  860. /* Read back value to make sure write has gone through */
  861. RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase);
  862. off_value = (off & 0x0000FFFF);
  863. if (flag)
  864. WRT_REG_DWORD(off_value + CRB_INDIRECT_2M + ha->nx_pcibase,
  865. data);
  866. else
  867. rval = RD_REG_DWORD(off_value + CRB_INDIRECT_2M +
  868. ha->nx_pcibase);
  869. return rval;
  870. }
  871. static int
  872. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  873. {
  874. /* Dword reads to flash. */
  875. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  876. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  877. (addr & 0x0000FFFF), 0, 0);
  878. return 0;
  879. }
  880. static int
  881. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  882. {
  883. int ret, loops = 0;
  884. uint32_t lock_owner = 0;
  885. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  886. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  887. udelay(100);
  888. schedule();
  889. loops++;
  890. }
  891. if (loops >= 50000) {
  892. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  893. ql_log(ql_log_fatal, vha, 0x00b9,
  894. "Failed to acquire SEM2 lock, Lock Owner %u.\n",
  895. lock_owner);
  896. return -1;
  897. }
  898. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  899. qla82xx_rom_unlock(ha);
  900. return ret;
  901. }
  902. static int
  903. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  904. {
  905. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  906. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  907. qla82xx_wait_rom_busy(ha);
  908. if (qla82xx_wait_rom_done(ha)) {
  909. ql_log(ql_log_warn, vha, 0xb00c,
  910. "Error waiting for rom done.\n");
  911. return -1;
  912. }
  913. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  914. return 0;
  915. }
  916. static int
  917. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  918. {
  919. long timeout = 0;
  920. uint32_t done = 1 ;
  921. uint32_t val;
  922. int ret = 0;
  923. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  924. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  925. while ((done != 0) && (ret == 0)) {
  926. ret = qla82xx_read_status_reg(ha, &val);
  927. done = val & 1;
  928. timeout++;
  929. udelay(10);
  930. cond_resched();
  931. if (timeout >= 50000) {
  932. ql_log(ql_log_warn, vha, 0xb00d,
  933. "Timeout reached waiting for write finish.\n");
  934. return -1;
  935. }
  936. }
  937. return ret;
  938. }
  939. static int
  940. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  941. {
  942. uint32_t val;
  943. qla82xx_wait_rom_busy(ha);
  944. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  945. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  946. qla82xx_wait_rom_busy(ha);
  947. if (qla82xx_wait_rom_done(ha))
  948. return -1;
  949. if (qla82xx_read_status_reg(ha, &val) != 0)
  950. return -1;
  951. if ((val & 2) != 2)
  952. return -1;
  953. return 0;
  954. }
  955. static int
  956. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  957. {
  958. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  959. if (qla82xx_flash_set_write_enable(ha))
  960. return -1;
  961. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  962. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  963. if (qla82xx_wait_rom_done(ha)) {
  964. ql_log(ql_log_warn, vha, 0xb00e,
  965. "Error waiting for rom done.\n");
  966. return -1;
  967. }
  968. return qla82xx_flash_wait_write_finish(ha);
  969. }
  970. static int
  971. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  972. {
  973. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  974. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  975. if (qla82xx_wait_rom_done(ha)) {
  976. ql_log(ql_log_warn, vha, 0xb00f,
  977. "Error waiting for rom done.\n");
  978. return -1;
  979. }
  980. return 0;
  981. }
  982. static int
  983. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  984. {
  985. int loops = 0;
  986. uint32_t lock_owner = 0;
  987. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  988. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  989. udelay(100);
  990. cond_resched();
  991. loops++;
  992. }
  993. if (loops >= 50000) {
  994. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  995. ql_log(ql_log_warn, vha, 0xb010,
  996. "ROM lock failed, Lock Owner %u.\n", lock_owner);
  997. return -1;
  998. }
  999. return 0;
  1000. }
  1001. static int
  1002. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  1003. uint32_t data)
  1004. {
  1005. int ret = 0;
  1006. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1007. ret = ql82xx_rom_lock_d(ha);
  1008. if (ret < 0) {
  1009. ql_log(ql_log_warn, vha, 0xb011,
  1010. "ROM lock failed.\n");
  1011. return ret;
  1012. }
  1013. ret = qla82xx_flash_set_write_enable(ha);
  1014. if (ret < 0)
  1015. goto done_write;
  1016. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  1017. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  1018. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  1019. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  1020. qla82xx_wait_rom_busy(ha);
  1021. if (qla82xx_wait_rom_done(ha)) {
  1022. ql_log(ql_log_warn, vha, 0xb012,
  1023. "Error waiting for rom done.\n");
  1024. ret = -1;
  1025. goto done_write;
  1026. }
  1027. ret = qla82xx_flash_wait_write_finish(ha);
  1028. done_write:
  1029. qla82xx_rom_unlock(ha);
  1030. return ret;
  1031. }
  1032. /* This routine does CRB initialize sequence
  1033. * to put the ISP into operational state
  1034. */
  1035. static int
  1036. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1037. {
  1038. int addr, val;
  1039. int i ;
  1040. struct crb_addr_pair *buf;
  1041. unsigned long off;
  1042. unsigned offset, n;
  1043. struct qla_hw_data *ha = vha->hw;
  1044. struct crb_addr_pair {
  1045. long addr;
  1046. long data;
  1047. };
  1048. /* Halt all the individual PEGs and other blocks of the ISP */
  1049. qla82xx_rom_lock(ha);
  1050. /* disable all I2Q */
  1051. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1056. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1057. /* disable all niu interrupts */
  1058. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1059. /* disable xge rx/tx */
  1060. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1061. /* disable xg1 rx/tx */
  1062. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1063. /* disable sideband mac */
  1064. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1065. /* disable ap0 mac */
  1066. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1067. /* disable ap1 mac */
  1068. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1069. /* halt sre */
  1070. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1071. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1072. /* halt epg */
  1073. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1074. /* halt timers */
  1075. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1076. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1077. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1078. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1079. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1080. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1081. /* halt pegs */
  1082. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1083. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1084. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1085. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1086. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1087. msleep(20);
  1088. /* big hammer */
  1089. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1090. /* don't reset CAM block on reset */
  1091. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1092. else
  1093. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1094. qla82xx_rom_unlock(ha);
  1095. /* Read the signature value from the flash.
  1096. * Offset 0: Contain signature (0xcafecafe)
  1097. * Offset 4: Offset and number of addr/value pairs
  1098. * that present in CRB initialize sequence
  1099. */
  1100. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1101. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1102. ql_log(ql_log_fatal, vha, 0x006e,
  1103. "Error Reading crb_init area: n: %08x.\n", n);
  1104. return -1;
  1105. }
  1106. /* Offset in flash = lower 16 bits
  1107. * Number of entries = upper 16 bits
  1108. */
  1109. offset = n & 0xffffU;
  1110. n = (n >> 16) & 0xffffU;
  1111. /* number of addr/value pair should not exceed 1024 entries */
  1112. if (n >= 1024) {
  1113. ql_log(ql_log_fatal, vha, 0x0071,
  1114. "Card flash not initialized:n=0x%x.\n", n);
  1115. return -1;
  1116. }
  1117. ql_log(ql_log_info, vha, 0x0072,
  1118. "%d CRB init values found in ROM.\n", n);
  1119. buf = kmalloc_array(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  1120. if (buf == NULL) {
  1121. ql_log(ql_log_fatal, vha, 0x010c,
  1122. "Unable to allocate memory.\n");
  1123. return -ENOMEM;
  1124. }
  1125. for (i = 0; i < n; i++) {
  1126. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1127. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1128. kfree(buf);
  1129. return -1;
  1130. }
  1131. buf[i].addr = addr;
  1132. buf[i].data = val;
  1133. }
  1134. for (i = 0; i < n; i++) {
  1135. /* Translate internal CRB initialization
  1136. * address to PCI bus address
  1137. */
  1138. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1139. QLA82XX_PCI_CRBSPACE;
  1140. /* Not all CRB addr/value pair to be written,
  1141. * some of them are skipped
  1142. */
  1143. /* skipping cold reboot MAGIC */
  1144. if (off == QLA82XX_CAM_RAM(0x1fc))
  1145. continue;
  1146. /* do not reset PCI */
  1147. if (off == (ROMUSB_GLB + 0xbc))
  1148. continue;
  1149. /* skip core clock, so that firmware can increase the clock */
  1150. if (off == (ROMUSB_GLB + 0xc8))
  1151. continue;
  1152. /* skip the function enable register */
  1153. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1154. continue;
  1155. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1156. continue;
  1157. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1158. continue;
  1159. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1160. continue;
  1161. if (off == ADDR_ERROR) {
  1162. ql_log(ql_log_fatal, vha, 0x0116,
  1163. "Unknown addr: 0x%08lx.\n", buf[i].addr);
  1164. continue;
  1165. }
  1166. qla82xx_wr_32(ha, off, buf[i].data);
  1167. /* ISP requires much bigger delay to settle down,
  1168. * else crb_window returns 0xffffffff
  1169. */
  1170. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1171. msleep(1000);
  1172. /* ISP requires millisec delay between
  1173. * successive CRB register updation
  1174. */
  1175. msleep(1);
  1176. }
  1177. kfree(buf);
  1178. /* Resetting the data and instruction cache */
  1179. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1180. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1181. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1182. /* Clear all protocol processing engines */
  1183. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1184. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1185. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1186. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1187. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1188. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1189. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1190. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1191. return 0;
  1192. }
  1193. static int
  1194. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1195. u64 off, void *data, int size)
  1196. {
  1197. int i, j, ret = 0, loop, sz[2], off0;
  1198. int scale, shift_amount, startword;
  1199. uint32_t temp;
  1200. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1201. /*
  1202. * If not MN, go check for MS or invalid.
  1203. */
  1204. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1205. mem_crb = QLA82XX_CRB_QDR_NET;
  1206. else {
  1207. mem_crb = QLA82XX_CRB_DDR_NET;
  1208. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1209. return qla82xx_pci_mem_write_direct(ha,
  1210. off, data, size);
  1211. }
  1212. off0 = off & 0x7;
  1213. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1214. sz[1] = size - sz[0];
  1215. off8 = off & 0xfffffff0;
  1216. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1217. shift_amount = 4;
  1218. scale = 2;
  1219. startword = (off & 0xf)/8;
  1220. for (i = 0; i < loop; i++) {
  1221. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1222. (i << shift_amount), &word[i * scale], 8))
  1223. return -1;
  1224. }
  1225. switch (size) {
  1226. case 1:
  1227. tmpw = *((uint8_t *)data);
  1228. break;
  1229. case 2:
  1230. tmpw = *((uint16_t *)data);
  1231. break;
  1232. case 4:
  1233. tmpw = *((uint32_t *)data);
  1234. break;
  1235. case 8:
  1236. default:
  1237. tmpw = *((uint64_t *)data);
  1238. break;
  1239. }
  1240. if (sz[0] == 8) {
  1241. word[startword] = tmpw;
  1242. } else {
  1243. word[startword] &=
  1244. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1245. word[startword] |= tmpw << (off0 * 8);
  1246. }
  1247. if (sz[1] != 0) {
  1248. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1249. word[startword+1] |= tmpw >> (sz[0] * 8);
  1250. }
  1251. for (i = 0; i < loop; i++) {
  1252. temp = off8 + (i << shift_amount);
  1253. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1254. temp = 0;
  1255. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1256. temp = word[i * scale] & 0xffffffff;
  1257. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1258. temp = (word[i * scale] >> 32) & 0xffffffff;
  1259. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1260. temp = word[i*scale + 1] & 0xffffffff;
  1261. qla82xx_wr_32(ha, mem_crb +
  1262. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1263. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1264. qla82xx_wr_32(ha, mem_crb +
  1265. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1266. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1267. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1268. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1269. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1270. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1271. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1272. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1273. break;
  1274. }
  1275. if (j >= MAX_CTL_CHECK) {
  1276. if (printk_ratelimit())
  1277. dev_err(&ha->pdev->dev,
  1278. "failed to write through agent.\n");
  1279. ret = -1;
  1280. break;
  1281. }
  1282. }
  1283. return ret;
  1284. }
  1285. static int
  1286. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1287. {
  1288. int i;
  1289. long size = 0;
  1290. long flashaddr = ha->flt_region_bootload << 2;
  1291. long memaddr = BOOTLD_START;
  1292. u64 data;
  1293. u32 high, low;
  1294. size = (IMAGE_START - BOOTLD_START) / 8;
  1295. for (i = 0; i < size; i++) {
  1296. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1297. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1298. return -1;
  1299. }
  1300. data = ((u64)high << 32) | low ;
  1301. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1302. flashaddr += 8;
  1303. memaddr += 8;
  1304. if (i % 0x1000 == 0)
  1305. msleep(1);
  1306. }
  1307. udelay(100);
  1308. read_lock(&ha->hw_lock);
  1309. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1310. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1311. read_unlock(&ha->hw_lock);
  1312. return 0;
  1313. }
  1314. int
  1315. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1316. u64 off, void *data, int size)
  1317. {
  1318. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1319. int shift_amount;
  1320. uint32_t temp;
  1321. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1322. /*
  1323. * If not MN, go check for MS or invalid.
  1324. */
  1325. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1326. mem_crb = QLA82XX_CRB_QDR_NET;
  1327. else {
  1328. mem_crb = QLA82XX_CRB_DDR_NET;
  1329. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1330. return qla82xx_pci_mem_read_direct(ha,
  1331. off, data, size);
  1332. }
  1333. off8 = off & 0xfffffff0;
  1334. off0[0] = off & 0xf;
  1335. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1336. shift_amount = 4;
  1337. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1338. off0[1] = 0;
  1339. sz[1] = size - sz[0];
  1340. for (i = 0; i < loop; i++) {
  1341. temp = off8 + (i << shift_amount);
  1342. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1343. temp = 0;
  1344. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1345. temp = MIU_TA_CTL_ENABLE;
  1346. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1347. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1348. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1349. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1350. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1351. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1352. break;
  1353. }
  1354. if (j >= MAX_CTL_CHECK) {
  1355. if (printk_ratelimit())
  1356. dev_err(&ha->pdev->dev,
  1357. "failed to read through agent.\n");
  1358. break;
  1359. }
  1360. start = off0[i] >> 2;
  1361. end = (off0[i] + sz[i] - 1) >> 2;
  1362. for (k = start; k <= end; k++) {
  1363. temp = qla82xx_rd_32(ha,
  1364. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1365. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1366. }
  1367. }
  1368. if (j >= MAX_CTL_CHECK)
  1369. return -1;
  1370. if ((off0[0] & 7) == 0) {
  1371. val = word[0];
  1372. } else {
  1373. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1374. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1375. }
  1376. switch (size) {
  1377. case 1:
  1378. *(uint8_t *)data = val;
  1379. break;
  1380. case 2:
  1381. *(uint16_t *)data = val;
  1382. break;
  1383. case 4:
  1384. *(uint32_t *)data = val;
  1385. break;
  1386. case 8:
  1387. *(uint64_t *)data = val;
  1388. break;
  1389. }
  1390. return 0;
  1391. }
  1392. static struct qla82xx_uri_table_desc *
  1393. qla82xx_get_table_desc(const u8 *unirom, int section)
  1394. {
  1395. uint32_t i;
  1396. struct qla82xx_uri_table_desc *directory =
  1397. (struct qla82xx_uri_table_desc *)&unirom[0];
  1398. __le32 offset;
  1399. __le32 tab_type;
  1400. __le32 entries = cpu_to_le32(directory->num_entries);
  1401. for (i = 0; i < entries; i++) {
  1402. offset = cpu_to_le32(directory->findex) +
  1403. (i * cpu_to_le32(directory->entry_size));
  1404. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1405. if (tab_type == section)
  1406. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1407. }
  1408. return NULL;
  1409. }
  1410. static struct qla82xx_uri_data_desc *
  1411. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1412. u32 section, u32 idx_offset)
  1413. {
  1414. const u8 *unirom = ha->hablob->fw->data;
  1415. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1416. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1417. __le32 offset;
  1418. tab_desc = qla82xx_get_table_desc(unirom, section);
  1419. if (!tab_desc)
  1420. return NULL;
  1421. offset = cpu_to_le32(tab_desc->findex) +
  1422. (cpu_to_le32(tab_desc->entry_size) * idx);
  1423. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1424. }
  1425. static u8 *
  1426. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1427. {
  1428. u32 offset = BOOTLD_START;
  1429. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1430. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1431. uri_desc = qla82xx_get_data_desc(ha,
  1432. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1433. if (uri_desc)
  1434. offset = cpu_to_le32(uri_desc->findex);
  1435. }
  1436. return (u8 *)&ha->hablob->fw->data[offset];
  1437. }
  1438. static u32 qla82xx_get_fw_size(struct qla_hw_data *ha)
  1439. {
  1440. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1441. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1442. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1443. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1444. if (uri_desc)
  1445. return cpu_to_le32(uri_desc->size);
  1446. }
  1447. return get_unaligned_le32(&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1448. }
  1449. static u8 *
  1450. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1451. {
  1452. u32 offset = IMAGE_START;
  1453. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1454. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1455. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1456. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1457. if (uri_desc)
  1458. offset = cpu_to_le32(uri_desc->findex);
  1459. }
  1460. return (u8 *)&ha->hablob->fw->data[offset];
  1461. }
  1462. /* PCI related functions */
  1463. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1464. {
  1465. unsigned long val = 0;
  1466. u32 control;
  1467. switch (region) {
  1468. case 0:
  1469. val = 0;
  1470. break;
  1471. case 1:
  1472. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1473. val = control + QLA82XX_MSIX_TBL_SPACE;
  1474. break;
  1475. }
  1476. return val;
  1477. }
  1478. int
  1479. qla82xx_iospace_config(struct qla_hw_data *ha)
  1480. {
  1481. uint32_t len = 0;
  1482. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1483. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1484. "Failed to reserver selected regions.\n");
  1485. goto iospace_error_exit;
  1486. }
  1487. /* Use MMIO operations for all accesses. */
  1488. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1489. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1490. "Region #0 not an MMIO resource, aborting.\n");
  1491. goto iospace_error_exit;
  1492. }
  1493. len = pci_resource_len(ha->pdev, 0);
  1494. ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len);
  1495. if (!ha->nx_pcibase) {
  1496. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1497. "Cannot remap pcibase MMIO, aborting.\n");
  1498. goto iospace_error_exit;
  1499. }
  1500. /* Mapping of IO base pointer */
  1501. if (IS_QLA8044(ha)) {
  1502. ha->iobase = ha->nx_pcibase;
  1503. } else if (IS_QLA82XX(ha)) {
  1504. ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11);
  1505. }
  1506. if (!ql2xdbwr) {
  1507. ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) +
  1508. (ha->pdev->devfn << 12)), 4);
  1509. if (!ha->nxdb_wr_ptr) {
  1510. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1511. "Cannot remap MMIO, aborting.\n");
  1512. goto iospace_error_exit;
  1513. }
  1514. /* Mapping of IO base pointer,
  1515. * door bell read and write pointer
  1516. */
  1517. ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) +
  1518. (ha->pdev->devfn * 8);
  1519. } else {
  1520. ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ?
  1521. QLA82XX_CAMRAM_DB1 :
  1522. QLA82XX_CAMRAM_DB2);
  1523. }
  1524. ha->max_req_queues = ha->max_rsp_queues = 1;
  1525. ha->msix_count = ha->max_rsp_queues + 1;
  1526. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1527. "nx_pci_base=%p iobase=%p "
  1528. "max_req_queues=%d msix_count=%d.\n",
  1529. ha->nx_pcibase, ha->iobase,
  1530. ha->max_req_queues, ha->msix_count);
  1531. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1532. "nx_pci_base=%p iobase=%p "
  1533. "max_req_queues=%d msix_count=%d.\n",
  1534. ha->nx_pcibase, ha->iobase,
  1535. ha->max_req_queues, ha->msix_count);
  1536. return 0;
  1537. iospace_error_exit:
  1538. return -ENOMEM;
  1539. }
  1540. /* GS related functions */
  1541. /* Initialization related functions */
  1542. /**
  1543. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1544. * @vha: HA context
  1545. *
  1546. * Returns 0 on success.
  1547. */
  1548. int
  1549. qla82xx_pci_config(scsi_qla_host_t *vha)
  1550. {
  1551. struct qla_hw_data *ha = vha->hw;
  1552. int ret;
  1553. pci_set_master(ha->pdev);
  1554. ret = pci_set_mwi(ha->pdev);
  1555. ha->chip_revision = ha->pdev->revision;
  1556. ql_dbg(ql_dbg_init, vha, 0x0043,
  1557. "Chip revision:%d; pci_set_mwi() returned %d.\n",
  1558. ha->chip_revision, ret);
  1559. return 0;
  1560. }
  1561. /**
  1562. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1563. * @vha: HA context
  1564. *
  1565. * Returns 0 on success.
  1566. */
  1567. void
  1568. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1569. {
  1570. struct qla_hw_data *ha = vha->hw;
  1571. ha->isp_ops->disable_intrs(ha);
  1572. }
  1573. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1574. {
  1575. struct qla_hw_data *ha = vha->hw;
  1576. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1577. struct init_cb_81xx *icb;
  1578. struct req_que *req = ha->req_q_map[0];
  1579. struct rsp_que *rsp = ha->rsp_q_map[0];
  1580. /* Setup ring parameters in initialization control block. */
  1581. icb = (struct init_cb_81xx *)ha->init_cb;
  1582. icb->request_q_outpointer = cpu_to_le16(0);
  1583. icb->response_q_inpointer = cpu_to_le16(0);
  1584. icb->request_q_length = cpu_to_le16(req->length);
  1585. icb->response_q_length = cpu_to_le16(rsp->length);
  1586. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1587. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1588. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1589. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1590. WRT_REG_DWORD(&reg->req_q_out[0], 0);
  1591. WRT_REG_DWORD(&reg->rsp_q_in[0], 0);
  1592. WRT_REG_DWORD(&reg->rsp_q_out[0], 0);
  1593. }
  1594. static int
  1595. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1596. {
  1597. u64 *ptr64;
  1598. u32 i, flashaddr, size;
  1599. __le64 data;
  1600. size = (IMAGE_START - BOOTLD_START) / 8;
  1601. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1602. flashaddr = BOOTLD_START;
  1603. for (i = 0; i < size; i++) {
  1604. data = cpu_to_le64(ptr64[i]);
  1605. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1606. return -EIO;
  1607. flashaddr += 8;
  1608. }
  1609. flashaddr = FLASH_ADDR_START;
  1610. size = qla82xx_get_fw_size(ha) / 8;
  1611. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1612. for (i = 0; i < size; i++) {
  1613. data = cpu_to_le64(ptr64[i]);
  1614. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1615. return -EIO;
  1616. flashaddr += 8;
  1617. }
  1618. udelay(100);
  1619. /* Write a magic value to CAMRAM register
  1620. * at a specified offset to indicate
  1621. * that all data is written and
  1622. * ready for firmware to initialize.
  1623. */
  1624. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1625. read_lock(&ha->hw_lock);
  1626. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1627. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1628. read_unlock(&ha->hw_lock);
  1629. return 0;
  1630. }
  1631. static int
  1632. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1633. {
  1634. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1635. const uint8_t *unirom = ha->hablob->fw->data;
  1636. uint32_t i;
  1637. __le32 entries;
  1638. __le32 flags, file_chiprev, offset;
  1639. uint8_t chiprev = ha->chip_revision;
  1640. /* Hardcoding mn_present flag for P3P */
  1641. int mn_present = 0;
  1642. uint32_t flagbit;
  1643. ptab_desc = qla82xx_get_table_desc(unirom,
  1644. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1645. if (!ptab_desc)
  1646. return -1;
  1647. entries = cpu_to_le32(ptab_desc->num_entries);
  1648. for (i = 0; i < entries; i++) {
  1649. offset = cpu_to_le32(ptab_desc->findex) +
  1650. (i * cpu_to_le32(ptab_desc->entry_size));
  1651. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1652. QLA82XX_URI_FLAGS_OFF));
  1653. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1654. QLA82XX_URI_CHIP_REV_OFF));
  1655. flagbit = mn_present ? 1 : 2;
  1656. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1657. ha->file_prd_off = offset;
  1658. return 0;
  1659. }
  1660. }
  1661. return -1;
  1662. }
  1663. static int
  1664. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1665. {
  1666. __le32 val;
  1667. uint32_t min_size;
  1668. struct qla_hw_data *ha = vha->hw;
  1669. const struct firmware *fw = ha->hablob->fw;
  1670. ha->fw_type = fw_type;
  1671. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1672. if (qla82xx_set_product_offset(ha))
  1673. return -EINVAL;
  1674. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1675. } else {
  1676. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1677. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1678. return -EINVAL;
  1679. min_size = QLA82XX_FW_MIN_SIZE;
  1680. }
  1681. if (fw->size < min_size)
  1682. return -EINVAL;
  1683. return 0;
  1684. }
  1685. static int
  1686. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1687. {
  1688. u32 val = 0;
  1689. int retries = 60;
  1690. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1691. do {
  1692. read_lock(&ha->hw_lock);
  1693. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1694. read_unlock(&ha->hw_lock);
  1695. switch (val) {
  1696. case PHAN_INITIALIZE_COMPLETE:
  1697. case PHAN_INITIALIZE_ACK:
  1698. return QLA_SUCCESS;
  1699. case PHAN_INITIALIZE_FAILED:
  1700. break;
  1701. default:
  1702. break;
  1703. }
  1704. ql_log(ql_log_info, vha, 0x00a8,
  1705. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1706. val, retries);
  1707. msleep(500);
  1708. } while (--retries);
  1709. ql_log(ql_log_fatal, vha, 0x00a9,
  1710. "Cmd Peg initialization failed: 0x%x.\n", val);
  1711. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1712. read_lock(&ha->hw_lock);
  1713. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1714. read_unlock(&ha->hw_lock);
  1715. return QLA_FUNCTION_FAILED;
  1716. }
  1717. static int
  1718. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1719. {
  1720. u32 val = 0;
  1721. int retries = 60;
  1722. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1723. do {
  1724. read_lock(&ha->hw_lock);
  1725. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1726. read_unlock(&ha->hw_lock);
  1727. switch (val) {
  1728. case PHAN_INITIALIZE_COMPLETE:
  1729. case PHAN_INITIALIZE_ACK:
  1730. return QLA_SUCCESS;
  1731. case PHAN_INITIALIZE_FAILED:
  1732. break;
  1733. default:
  1734. break;
  1735. }
  1736. ql_log(ql_log_info, vha, 0x00ab,
  1737. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1738. val, retries);
  1739. msleep(500);
  1740. } while (--retries);
  1741. ql_log(ql_log_fatal, vha, 0x00ac,
  1742. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1743. read_lock(&ha->hw_lock);
  1744. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1745. read_unlock(&ha->hw_lock);
  1746. return QLA_FUNCTION_FAILED;
  1747. }
  1748. /* ISR related functions */
  1749. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1750. QLA82XX_LEGACY_INTR_CONFIG;
  1751. /*
  1752. * qla82xx_mbx_completion() - Process mailbox command completions.
  1753. * @ha: SCSI driver HA context
  1754. * @mb0: Mailbox0 register
  1755. */
  1756. void
  1757. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1758. {
  1759. uint16_t cnt;
  1760. uint16_t __iomem *wptr;
  1761. struct qla_hw_data *ha = vha->hw;
  1762. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1763. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1764. /* Load return mailbox registers. */
  1765. ha->flags.mbox_int = 1;
  1766. ha->mailbox_out[0] = mb0;
  1767. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1768. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1769. wptr++;
  1770. }
  1771. if (!ha->mcp)
  1772. ql_dbg(ql_dbg_async, vha, 0x5053,
  1773. "MBX pointer ERROR.\n");
  1774. }
  1775. /**
  1776. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1777. * @irq:
  1778. * @dev_id: SCSI driver HA context
  1779. *
  1780. * Called by system whenever the host adapter generates an interrupt.
  1781. *
  1782. * Returns handled flag.
  1783. */
  1784. irqreturn_t
  1785. qla82xx_intr_handler(int irq, void *dev_id)
  1786. {
  1787. scsi_qla_host_t *vha;
  1788. struct qla_hw_data *ha;
  1789. struct rsp_que *rsp;
  1790. struct device_reg_82xx __iomem *reg;
  1791. int status = 0, status1 = 0;
  1792. unsigned long flags;
  1793. unsigned long iter;
  1794. uint32_t stat = 0;
  1795. uint16_t mb[4];
  1796. rsp = (struct rsp_que *) dev_id;
  1797. if (!rsp) {
  1798. ql_log(ql_log_info, NULL, 0xb053,
  1799. "%s: NULL response queue pointer.\n", __func__);
  1800. return IRQ_NONE;
  1801. }
  1802. ha = rsp->hw;
  1803. if (!ha->flags.msi_enabled) {
  1804. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1805. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1806. return IRQ_NONE;
  1807. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1808. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1809. return IRQ_NONE;
  1810. }
  1811. /* clear the interrupt */
  1812. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1813. /* read twice to ensure write is flushed */
  1814. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1815. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1816. reg = &ha->iobase->isp82;
  1817. spin_lock_irqsave(&ha->hardware_lock, flags);
  1818. vha = pci_get_drvdata(ha->pdev);
  1819. for (iter = 1; iter--; ) {
  1820. if (RD_REG_DWORD(&reg->host_int)) {
  1821. stat = RD_REG_DWORD(&reg->host_status);
  1822. switch (stat & 0xff) {
  1823. case 0x1:
  1824. case 0x2:
  1825. case 0x10:
  1826. case 0x11:
  1827. qla82xx_mbx_completion(vha, MSW(stat));
  1828. status |= MBX_INTERRUPT;
  1829. break;
  1830. case 0x12:
  1831. mb[0] = MSW(stat);
  1832. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1833. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1834. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1835. qla2x00_async_event(vha, rsp, mb);
  1836. break;
  1837. case 0x13:
  1838. qla24xx_process_response_queue(vha, rsp);
  1839. break;
  1840. default:
  1841. ql_dbg(ql_dbg_async, vha, 0x5054,
  1842. "Unrecognized interrupt type (%d).\n",
  1843. stat & 0xff);
  1844. break;
  1845. }
  1846. }
  1847. WRT_REG_DWORD(&reg->host_int, 0);
  1848. }
  1849. qla2x00_handle_mbx_completion(ha, status);
  1850. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1851. if (!ha->flags.msi_enabled)
  1852. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1853. return IRQ_HANDLED;
  1854. }
  1855. irqreturn_t
  1856. qla82xx_msix_default(int irq, void *dev_id)
  1857. {
  1858. scsi_qla_host_t *vha;
  1859. struct qla_hw_data *ha;
  1860. struct rsp_que *rsp;
  1861. struct device_reg_82xx __iomem *reg;
  1862. int status = 0;
  1863. unsigned long flags;
  1864. uint32_t stat = 0;
  1865. uint32_t host_int = 0;
  1866. uint16_t mb[4];
  1867. rsp = (struct rsp_que *) dev_id;
  1868. if (!rsp) {
  1869. printk(KERN_INFO
  1870. "%s(): NULL response queue pointer.\n", __func__);
  1871. return IRQ_NONE;
  1872. }
  1873. ha = rsp->hw;
  1874. reg = &ha->iobase->isp82;
  1875. spin_lock_irqsave(&ha->hardware_lock, flags);
  1876. vha = pci_get_drvdata(ha->pdev);
  1877. do {
  1878. host_int = RD_REG_DWORD(&reg->host_int);
  1879. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1880. break;
  1881. if (host_int) {
  1882. stat = RD_REG_DWORD(&reg->host_status);
  1883. switch (stat & 0xff) {
  1884. case 0x1:
  1885. case 0x2:
  1886. case 0x10:
  1887. case 0x11:
  1888. qla82xx_mbx_completion(vha, MSW(stat));
  1889. status |= MBX_INTERRUPT;
  1890. break;
  1891. case 0x12:
  1892. mb[0] = MSW(stat);
  1893. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1894. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1895. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1896. qla2x00_async_event(vha, rsp, mb);
  1897. break;
  1898. case 0x13:
  1899. qla24xx_process_response_queue(vha, rsp);
  1900. break;
  1901. default:
  1902. ql_dbg(ql_dbg_async, vha, 0x5041,
  1903. "Unrecognized interrupt type (%d).\n",
  1904. stat & 0xff);
  1905. break;
  1906. }
  1907. }
  1908. WRT_REG_DWORD(&reg->host_int, 0);
  1909. } while (0);
  1910. qla2x00_handle_mbx_completion(ha, status);
  1911. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1912. return IRQ_HANDLED;
  1913. }
  1914. irqreturn_t
  1915. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1916. {
  1917. scsi_qla_host_t *vha;
  1918. struct qla_hw_data *ha;
  1919. struct rsp_que *rsp;
  1920. struct device_reg_82xx __iomem *reg;
  1921. unsigned long flags;
  1922. uint32_t host_int = 0;
  1923. rsp = (struct rsp_que *) dev_id;
  1924. if (!rsp) {
  1925. printk(KERN_INFO
  1926. "%s(): NULL response queue pointer.\n", __func__);
  1927. return IRQ_NONE;
  1928. }
  1929. ha = rsp->hw;
  1930. reg = &ha->iobase->isp82;
  1931. spin_lock_irqsave(&ha->hardware_lock, flags);
  1932. vha = pci_get_drvdata(ha->pdev);
  1933. host_int = RD_REG_DWORD(&reg->host_int);
  1934. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1935. goto out;
  1936. qla24xx_process_response_queue(vha, rsp);
  1937. WRT_REG_DWORD(&reg->host_int, 0);
  1938. out:
  1939. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1940. return IRQ_HANDLED;
  1941. }
  1942. void
  1943. qla82xx_poll(int irq, void *dev_id)
  1944. {
  1945. scsi_qla_host_t *vha;
  1946. struct qla_hw_data *ha;
  1947. struct rsp_que *rsp;
  1948. struct device_reg_82xx __iomem *reg;
  1949. int status = 0;
  1950. uint32_t stat;
  1951. uint32_t host_int = 0;
  1952. uint16_t mb[4];
  1953. unsigned long flags;
  1954. rsp = (struct rsp_que *) dev_id;
  1955. if (!rsp) {
  1956. printk(KERN_INFO
  1957. "%s(): NULL response queue pointer.\n", __func__);
  1958. return;
  1959. }
  1960. ha = rsp->hw;
  1961. reg = &ha->iobase->isp82;
  1962. spin_lock_irqsave(&ha->hardware_lock, flags);
  1963. vha = pci_get_drvdata(ha->pdev);
  1964. host_int = RD_REG_DWORD(&reg->host_int);
  1965. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1966. goto out;
  1967. if (host_int) {
  1968. stat = RD_REG_DWORD(&reg->host_status);
  1969. switch (stat & 0xff) {
  1970. case 0x1:
  1971. case 0x2:
  1972. case 0x10:
  1973. case 0x11:
  1974. qla82xx_mbx_completion(vha, MSW(stat));
  1975. status |= MBX_INTERRUPT;
  1976. break;
  1977. case 0x12:
  1978. mb[0] = MSW(stat);
  1979. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1980. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1981. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1982. qla2x00_async_event(vha, rsp, mb);
  1983. break;
  1984. case 0x13:
  1985. qla24xx_process_response_queue(vha, rsp);
  1986. break;
  1987. default:
  1988. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  1989. "Unrecognized interrupt type (%d).\n",
  1990. stat * 0xff);
  1991. break;
  1992. }
  1993. WRT_REG_DWORD(&reg->host_int, 0);
  1994. }
  1995. out:
  1996. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1997. }
  1998. void
  1999. qla82xx_enable_intrs(struct qla_hw_data *ha)
  2000. {
  2001. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2002. qla82xx_mbx_intr_enable(vha);
  2003. spin_lock_irq(&ha->hardware_lock);
  2004. if (IS_QLA8044(ha))
  2005. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0);
  2006. else
  2007. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2008. spin_unlock_irq(&ha->hardware_lock);
  2009. ha->interrupts_on = 1;
  2010. }
  2011. void
  2012. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2013. {
  2014. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2015. qla82xx_mbx_intr_disable(vha);
  2016. spin_lock_irq(&ha->hardware_lock);
  2017. if (IS_QLA8044(ha))
  2018. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1);
  2019. else
  2020. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2021. spin_unlock_irq(&ha->hardware_lock);
  2022. ha->interrupts_on = 0;
  2023. }
  2024. void qla82xx_init_flags(struct qla_hw_data *ha)
  2025. {
  2026. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2027. /* ISP 8021 initializations */
  2028. rwlock_init(&ha->hw_lock);
  2029. ha->qdr_sn_window = -1;
  2030. ha->ddr_mn_window = -1;
  2031. ha->curr_window = 255;
  2032. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2033. nx_legacy_intr = &legacy_intr[ha->portnum];
  2034. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2035. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2036. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2037. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2038. }
  2039. static inline void
  2040. qla82xx_set_idc_version(scsi_qla_host_t *vha)
  2041. {
  2042. int idc_ver;
  2043. uint32_t drv_active;
  2044. struct qla_hw_data *ha = vha->hw;
  2045. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2046. if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
  2047. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
  2048. QLA82XX_IDC_VERSION);
  2049. ql_log(ql_log_info, vha, 0xb082,
  2050. "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
  2051. } else {
  2052. idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
  2053. if (idc_ver != QLA82XX_IDC_VERSION)
  2054. ql_log(ql_log_info, vha, 0xb083,
  2055. "qla2xxx driver IDC version %d is not compatible "
  2056. "with IDC version %d of the other drivers\n",
  2057. QLA82XX_IDC_VERSION, idc_ver);
  2058. }
  2059. }
  2060. inline void
  2061. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2062. {
  2063. uint32_t drv_active;
  2064. struct qla_hw_data *ha = vha->hw;
  2065. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2066. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2067. if (drv_active == 0xffffffff) {
  2068. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2069. QLA82XX_DRV_NOT_ACTIVE);
  2070. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2071. }
  2072. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2073. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2074. }
  2075. inline void
  2076. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2077. {
  2078. uint32_t drv_active;
  2079. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2080. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2081. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2082. }
  2083. static inline int
  2084. qla82xx_need_reset(struct qla_hw_data *ha)
  2085. {
  2086. uint32_t drv_state;
  2087. int rval;
  2088. if (ha->flags.nic_core_reset_owner)
  2089. return 1;
  2090. else {
  2091. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2092. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2093. return rval;
  2094. }
  2095. }
  2096. static inline void
  2097. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2098. {
  2099. uint32_t drv_state;
  2100. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2101. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2102. /* If reset value is all FF's, initialize DRV_STATE */
  2103. if (drv_state == 0xffffffff) {
  2104. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2105. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2106. }
  2107. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2108. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2109. "drv_state = 0x%08x.\n", drv_state);
  2110. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2111. }
  2112. static inline void
  2113. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2114. {
  2115. uint32_t drv_state;
  2116. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2117. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2118. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2119. }
  2120. static inline void
  2121. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2122. {
  2123. uint32_t qsnt_state;
  2124. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2125. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2126. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2127. }
  2128. void
  2129. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2130. {
  2131. struct qla_hw_data *ha = vha->hw;
  2132. uint32_t qsnt_state;
  2133. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2134. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2135. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2136. }
  2137. static int
  2138. qla82xx_load_fw(scsi_qla_host_t *vha)
  2139. {
  2140. int rst;
  2141. struct fw_blob *blob;
  2142. struct qla_hw_data *ha = vha->hw;
  2143. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2144. ql_log(ql_log_fatal, vha, 0x009f,
  2145. "Error during CRB initialization.\n");
  2146. return QLA_FUNCTION_FAILED;
  2147. }
  2148. udelay(500);
  2149. /* Bring QM and CAMRAM out of reset */
  2150. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2151. rst &= ~((1 << 28) | (1 << 24));
  2152. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2153. /*
  2154. * FW Load priority:
  2155. * 1) Operational firmware residing in flash.
  2156. * 2) Firmware via request-firmware interface (.bin file).
  2157. */
  2158. if (ql2xfwloadbin == 2)
  2159. goto try_blob_fw;
  2160. ql_log(ql_log_info, vha, 0x00a0,
  2161. "Attempting to load firmware from flash.\n");
  2162. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2163. ql_log(ql_log_info, vha, 0x00a1,
  2164. "Firmware loaded successfully from flash.\n");
  2165. return QLA_SUCCESS;
  2166. } else {
  2167. ql_log(ql_log_warn, vha, 0x0108,
  2168. "Firmware load from flash failed.\n");
  2169. }
  2170. try_blob_fw:
  2171. ql_log(ql_log_info, vha, 0x00a2,
  2172. "Attempting to load firmware from blob.\n");
  2173. /* Load firmware blob. */
  2174. blob = ha->hablob = qla2x00_request_firmware(vha);
  2175. if (!blob) {
  2176. ql_log(ql_log_fatal, vha, 0x00a3,
  2177. "Firmware image not present.\n");
  2178. goto fw_load_failed;
  2179. }
  2180. /* Validating firmware blob */
  2181. if (qla82xx_validate_firmware_blob(vha,
  2182. QLA82XX_FLASH_ROMIMAGE)) {
  2183. /* Fallback to URI format */
  2184. if (qla82xx_validate_firmware_blob(vha,
  2185. QLA82XX_UNIFIED_ROMIMAGE)) {
  2186. ql_log(ql_log_fatal, vha, 0x00a4,
  2187. "No valid firmware image found.\n");
  2188. return QLA_FUNCTION_FAILED;
  2189. }
  2190. }
  2191. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2192. ql_log(ql_log_info, vha, 0x00a5,
  2193. "Firmware loaded successfully from binary blob.\n");
  2194. return QLA_SUCCESS;
  2195. }
  2196. ql_log(ql_log_fatal, vha, 0x00a6,
  2197. "Firmware load failed for binary blob.\n");
  2198. blob->fw = NULL;
  2199. blob = NULL;
  2200. fw_load_failed:
  2201. return QLA_FUNCTION_FAILED;
  2202. }
  2203. int
  2204. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2205. {
  2206. uint16_t lnk;
  2207. struct qla_hw_data *ha = vha->hw;
  2208. /* scrub dma mask expansion register */
  2209. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2210. /* Put both the PEG CMD and RCV PEG to default state
  2211. * of 0 before resetting the hardware
  2212. */
  2213. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2214. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2215. /* Overwrite stale initialization register values */
  2216. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2217. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2218. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2219. ql_log(ql_log_fatal, vha, 0x00a7,
  2220. "Error trying to start fw.\n");
  2221. return QLA_FUNCTION_FAILED;
  2222. }
  2223. /* Handshake with the card before we register the devices. */
  2224. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2225. ql_log(ql_log_fatal, vha, 0x00aa,
  2226. "Error during card handshake.\n");
  2227. return QLA_FUNCTION_FAILED;
  2228. }
  2229. /* Negotiated Link width */
  2230. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  2231. ha->link_width = (lnk >> 4) & 0x3f;
  2232. /* Synchronize with Receive peg */
  2233. return qla82xx_check_rcvpeg_state(ha);
  2234. }
  2235. static uint32_t *
  2236. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2237. uint32_t length)
  2238. {
  2239. uint32_t i;
  2240. uint32_t val;
  2241. struct qla_hw_data *ha = vha->hw;
  2242. /* Dword reads to flash. */
  2243. for (i = 0; i < length/4; i++, faddr += 4) {
  2244. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2245. ql_log(ql_log_warn, vha, 0x0106,
  2246. "Do ROM fast read failed.\n");
  2247. goto done_read;
  2248. }
  2249. dwptr[i] = cpu_to_le32(val);
  2250. }
  2251. done_read:
  2252. return dwptr;
  2253. }
  2254. static int
  2255. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2256. {
  2257. int ret;
  2258. uint32_t val;
  2259. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2260. ret = ql82xx_rom_lock_d(ha);
  2261. if (ret < 0) {
  2262. ql_log(ql_log_warn, vha, 0xb014,
  2263. "ROM Lock failed.\n");
  2264. return ret;
  2265. }
  2266. ret = qla82xx_read_status_reg(ha, &val);
  2267. if (ret < 0)
  2268. goto done_unprotect;
  2269. val &= ~(BLOCK_PROTECT_BITS << 2);
  2270. ret = qla82xx_write_status_reg(ha, val);
  2271. if (ret < 0) {
  2272. val |= (BLOCK_PROTECT_BITS << 2);
  2273. qla82xx_write_status_reg(ha, val);
  2274. }
  2275. if (qla82xx_write_disable_flash(ha) != 0)
  2276. ql_log(ql_log_warn, vha, 0xb015,
  2277. "Write disable failed.\n");
  2278. done_unprotect:
  2279. qla82xx_rom_unlock(ha);
  2280. return ret;
  2281. }
  2282. static int
  2283. qla82xx_protect_flash(struct qla_hw_data *ha)
  2284. {
  2285. int ret;
  2286. uint32_t val;
  2287. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2288. ret = ql82xx_rom_lock_d(ha);
  2289. if (ret < 0) {
  2290. ql_log(ql_log_warn, vha, 0xb016,
  2291. "ROM Lock failed.\n");
  2292. return ret;
  2293. }
  2294. ret = qla82xx_read_status_reg(ha, &val);
  2295. if (ret < 0)
  2296. goto done_protect;
  2297. val |= (BLOCK_PROTECT_BITS << 2);
  2298. /* LOCK all sectors */
  2299. ret = qla82xx_write_status_reg(ha, val);
  2300. if (ret < 0)
  2301. ql_log(ql_log_warn, vha, 0xb017,
  2302. "Write status register failed.\n");
  2303. if (qla82xx_write_disable_flash(ha) != 0)
  2304. ql_log(ql_log_warn, vha, 0xb018,
  2305. "Write disable failed.\n");
  2306. done_protect:
  2307. qla82xx_rom_unlock(ha);
  2308. return ret;
  2309. }
  2310. static int
  2311. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2312. {
  2313. int ret = 0;
  2314. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2315. ret = ql82xx_rom_lock_d(ha);
  2316. if (ret < 0) {
  2317. ql_log(ql_log_warn, vha, 0xb019,
  2318. "ROM Lock failed.\n");
  2319. return ret;
  2320. }
  2321. qla82xx_flash_set_write_enable(ha);
  2322. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2323. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2324. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2325. if (qla82xx_wait_rom_done(ha)) {
  2326. ql_log(ql_log_warn, vha, 0xb01a,
  2327. "Error waiting for rom done.\n");
  2328. ret = -1;
  2329. goto done;
  2330. }
  2331. ret = qla82xx_flash_wait_write_finish(ha);
  2332. done:
  2333. qla82xx_rom_unlock(ha);
  2334. return ret;
  2335. }
  2336. /*
  2337. * Address and length are byte address
  2338. */
  2339. uint8_t *
  2340. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2341. uint32_t offset, uint32_t length)
  2342. {
  2343. scsi_block_requests(vha->host);
  2344. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2345. scsi_unblock_requests(vha->host);
  2346. return buf;
  2347. }
  2348. static int
  2349. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2350. uint32_t faddr, uint32_t dwords)
  2351. {
  2352. int ret;
  2353. uint32_t liter;
  2354. uint32_t rest_addr;
  2355. dma_addr_t optrom_dma;
  2356. void *optrom = NULL;
  2357. int page_mode = 0;
  2358. struct qla_hw_data *ha = vha->hw;
  2359. ret = -1;
  2360. /* Prepare burst-capable write on supported ISPs. */
  2361. if (page_mode && !(faddr & 0xfff) &&
  2362. dwords > OPTROM_BURST_DWORDS) {
  2363. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2364. &optrom_dma, GFP_KERNEL);
  2365. if (!optrom) {
  2366. ql_log(ql_log_warn, vha, 0xb01b,
  2367. "Unable to allocate memory "
  2368. "for optrom burst write (%x KB).\n",
  2369. OPTROM_BURST_SIZE / 1024);
  2370. }
  2371. }
  2372. rest_addr = ha->fdt_block_size - 1;
  2373. ret = qla82xx_unprotect_flash(ha);
  2374. if (ret) {
  2375. ql_log(ql_log_warn, vha, 0xb01c,
  2376. "Unable to unprotect flash for update.\n");
  2377. goto write_done;
  2378. }
  2379. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2380. /* Are we at the beginning of a sector? */
  2381. if ((faddr & rest_addr) == 0) {
  2382. ret = qla82xx_erase_sector(ha, faddr);
  2383. if (ret) {
  2384. ql_log(ql_log_warn, vha, 0xb01d,
  2385. "Unable to erase sector: address=%x.\n",
  2386. faddr);
  2387. break;
  2388. }
  2389. }
  2390. /* Go with burst-write. */
  2391. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2392. /* Copy data to DMA'ble buffer. */
  2393. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2394. ret = qla2x00_load_ram(vha, optrom_dma,
  2395. (ha->flash_data_off | faddr),
  2396. OPTROM_BURST_DWORDS);
  2397. if (ret != QLA_SUCCESS) {
  2398. ql_log(ql_log_warn, vha, 0xb01e,
  2399. "Unable to burst-write optrom segment "
  2400. "(%x/%x/%llx).\n", ret,
  2401. (ha->flash_data_off | faddr),
  2402. (unsigned long long)optrom_dma);
  2403. ql_log(ql_log_warn, vha, 0xb01f,
  2404. "Reverting to slow-write.\n");
  2405. dma_free_coherent(&ha->pdev->dev,
  2406. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2407. optrom = NULL;
  2408. } else {
  2409. liter += OPTROM_BURST_DWORDS - 1;
  2410. faddr += OPTROM_BURST_DWORDS - 1;
  2411. dwptr += OPTROM_BURST_DWORDS - 1;
  2412. continue;
  2413. }
  2414. }
  2415. ret = qla82xx_write_flash_dword(ha, faddr,
  2416. cpu_to_le32(*dwptr));
  2417. if (ret) {
  2418. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2419. "Unable to program flash address=%x data=%x.\n",
  2420. faddr, *dwptr);
  2421. break;
  2422. }
  2423. }
  2424. ret = qla82xx_protect_flash(ha);
  2425. if (ret)
  2426. ql_log(ql_log_warn, vha, 0xb021,
  2427. "Unable to protect flash after update.\n");
  2428. write_done:
  2429. if (optrom)
  2430. dma_free_coherent(&ha->pdev->dev,
  2431. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2432. return ret;
  2433. }
  2434. int
  2435. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2436. uint32_t offset, uint32_t length)
  2437. {
  2438. int rval;
  2439. /* Suspend HBA. */
  2440. scsi_block_requests(vha->host);
  2441. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2442. length >> 2);
  2443. scsi_unblock_requests(vha->host);
  2444. /* Convert return ISP82xx to generic */
  2445. if (rval)
  2446. rval = QLA_FUNCTION_FAILED;
  2447. else
  2448. rval = QLA_SUCCESS;
  2449. return rval;
  2450. }
  2451. void
  2452. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2453. {
  2454. struct qla_hw_data *ha = vha->hw;
  2455. struct req_que *req = ha->req_q_map[0];
  2456. uint32_t dbval;
  2457. /* Adjust ring index. */
  2458. req->ring_index++;
  2459. if (req->ring_index == req->length) {
  2460. req->ring_index = 0;
  2461. req->ring_ptr = req->ring;
  2462. } else
  2463. req->ring_ptr++;
  2464. dbval = 0x04 | (ha->portnum << 5);
  2465. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2466. if (ql2xdbwr)
  2467. qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval);
  2468. else {
  2469. WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval);
  2470. wmb();
  2471. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2472. WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval);
  2473. wmb();
  2474. }
  2475. }
  2476. }
  2477. static void
  2478. qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2479. {
  2480. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2481. uint32_t lock_owner = 0;
  2482. if (qla82xx_rom_lock(ha)) {
  2483. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  2484. /* Someone else is holding the lock. */
  2485. ql_log(ql_log_info, vha, 0xb022,
  2486. "Resetting rom_lock, Lock Owner %u.\n", lock_owner);
  2487. }
  2488. /*
  2489. * Either we got the lock, or someone
  2490. * else died while holding it.
  2491. * In either case, unlock.
  2492. */
  2493. qla82xx_rom_unlock(ha);
  2494. }
  2495. /*
  2496. * qla82xx_device_bootstrap
  2497. * Initialize device, set DEV_READY, start fw
  2498. *
  2499. * Note:
  2500. * IDC lock must be held upon entry
  2501. *
  2502. * Return:
  2503. * Success : 0
  2504. * Failed : 1
  2505. */
  2506. static int
  2507. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2508. {
  2509. int rval = QLA_SUCCESS;
  2510. int i;
  2511. uint32_t old_count, count;
  2512. struct qla_hw_data *ha = vha->hw;
  2513. int need_reset = 0;
  2514. need_reset = qla82xx_need_reset(ha);
  2515. if (need_reset) {
  2516. /* We are trying to perform a recovery here. */
  2517. if (ha->flags.isp82xx_fw_hung)
  2518. qla82xx_rom_lock_recovery(ha);
  2519. } else {
  2520. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2521. for (i = 0; i < 10; i++) {
  2522. msleep(200);
  2523. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2524. if (count != old_count) {
  2525. rval = QLA_SUCCESS;
  2526. goto dev_ready;
  2527. }
  2528. }
  2529. qla82xx_rom_lock_recovery(ha);
  2530. }
  2531. /* set to DEV_INITIALIZING */
  2532. ql_log(ql_log_info, vha, 0x009e,
  2533. "HW State: INITIALIZING.\n");
  2534. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2535. qla82xx_idc_unlock(ha);
  2536. rval = qla82xx_start_firmware(vha);
  2537. qla82xx_idc_lock(ha);
  2538. if (rval != QLA_SUCCESS) {
  2539. ql_log(ql_log_fatal, vha, 0x00ad,
  2540. "HW State: FAILED.\n");
  2541. qla82xx_clear_drv_active(ha);
  2542. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2543. return rval;
  2544. }
  2545. dev_ready:
  2546. ql_log(ql_log_info, vha, 0x00ae,
  2547. "HW State: READY.\n");
  2548. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2549. return QLA_SUCCESS;
  2550. }
  2551. /*
  2552. * qla82xx_need_qsnt_handler
  2553. * Code to start quiescence sequence
  2554. *
  2555. * Note:
  2556. * IDC lock must be held upon entry
  2557. *
  2558. * Return: void
  2559. */
  2560. static void
  2561. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2562. {
  2563. struct qla_hw_data *ha = vha->hw;
  2564. uint32_t dev_state, drv_state, drv_active;
  2565. unsigned long reset_timeout;
  2566. if (vha->flags.online) {
  2567. /*Block any further I/O and wait for pending cmnds to complete*/
  2568. qla2x00_quiesce_io(vha);
  2569. }
  2570. /* Set the quiescence ready bit */
  2571. qla82xx_set_qsnt_ready(ha);
  2572. /*wait for 30 secs for other functions to ack */
  2573. reset_timeout = jiffies + (30 * HZ);
  2574. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2575. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2576. /* Its 2 that is written when qsnt is acked, moving one bit */
  2577. drv_active = drv_active << 0x01;
  2578. while (drv_state != drv_active) {
  2579. if (time_after_eq(jiffies, reset_timeout)) {
  2580. /* quiescence timeout, other functions didn't ack
  2581. * changing the state to DEV_READY
  2582. */
  2583. ql_log(ql_log_info, vha, 0xb023,
  2584. "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
  2585. "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
  2586. drv_active, drv_state);
  2587. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2588. QLA8XXX_DEV_READY);
  2589. ql_log(ql_log_info, vha, 0xb025,
  2590. "HW State: DEV_READY.\n");
  2591. qla82xx_idc_unlock(ha);
  2592. qla2x00_perform_loop_resync(vha);
  2593. qla82xx_idc_lock(ha);
  2594. qla82xx_clear_qsnt_ready(vha);
  2595. return;
  2596. }
  2597. qla82xx_idc_unlock(ha);
  2598. msleep(1000);
  2599. qla82xx_idc_lock(ha);
  2600. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2601. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2602. drv_active = drv_active << 0x01;
  2603. }
  2604. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2605. /* everyone acked so set the state to DEV_QUIESCENCE */
  2606. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  2607. ql_log(ql_log_info, vha, 0xb026,
  2608. "HW State: DEV_QUIESCENT.\n");
  2609. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
  2610. }
  2611. }
  2612. /*
  2613. * qla82xx_wait_for_state_change
  2614. * Wait for device state to change from given current state
  2615. *
  2616. * Note:
  2617. * IDC lock must not be held upon entry
  2618. *
  2619. * Return:
  2620. * Changed device state.
  2621. */
  2622. uint32_t
  2623. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2624. {
  2625. struct qla_hw_data *ha = vha->hw;
  2626. uint32_t dev_state;
  2627. do {
  2628. msleep(1000);
  2629. qla82xx_idc_lock(ha);
  2630. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2631. qla82xx_idc_unlock(ha);
  2632. } while (dev_state == curr_state);
  2633. return dev_state;
  2634. }
  2635. void
  2636. qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
  2637. {
  2638. struct qla_hw_data *ha = vha->hw;
  2639. /* Disable the board */
  2640. ql_log(ql_log_fatal, vha, 0x00b8,
  2641. "Disabling the board.\n");
  2642. if (IS_QLA82XX(ha)) {
  2643. qla82xx_clear_drv_active(ha);
  2644. qla82xx_idc_unlock(ha);
  2645. } else if (IS_QLA8044(ha)) {
  2646. qla8044_clear_drv_active(ha);
  2647. qla8044_idc_unlock(ha);
  2648. }
  2649. /* Set DEV_FAILED flag to disable timer */
  2650. vha->device_flags |= DFLG_DEV_FAILED;
  2651. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2652. qla2x00_mark_all_devices_lost(vha, 0);
  2653. vha->flags.online = 0;
  2654. vha->flags.init_done = 0;
  2655. }
  2656. /*
  2657. * qla82xx_need_reset_handler
  2658. * Code to start reset sequence
  2659. *
  2660. * Note:
  2661. * IDC lock must be held upon entry
  2662. *
  2663. * Return:
  2664. * Success : 0
  2665. * Failed : 1
  2666. */
  2667. static void
  2668. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2669. {
  2670. uint32_t dev_state, drv_state, drv_active;
  2671. uint32_t active_mask = 0;
  2672. unsigned long reset_timeout;
  2673. struct qla_hw_data *ha = vha->hw;
  2674. struct req_que *req = ha->req_q_map[0];
  2675. if (vha->flags.online) {
  2676. qla82xx_idc_unlock(ha);
  2677. qla2x00_abort_isp_cleanup(vha);
  2678. ha->isp_ops->get_flash_version(vha, req->ring);
  2679. ha->isp_ops->nvram_config(vha);
  2680. qla82xx_idc_lock(ha);
  2681. }
  2682. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2683. if (!ha->flags.nic_core_reset_owner) {
  2684. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2685. "reset_acknowledged by 0x%x\n", ha->portnum);
  2686. qla82xx_set_rst_ready(ha);
  2687. } else {
  2688. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2689. drv_active &= active_mask;
  2690. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2691. "active_mask: 0x%08x\n", active_mask);
  2692. }
  2693. /* wait for 10 seconds for reset ack from all functions */
  2694. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  2695. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2696. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2697. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2698. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2699. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2700. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2701. drv_state, drv_active, dev_state, active_mask);
  2702. while (drv_state != drv_active &&
  2703. dev_state != QLA8XXX_DEV_INITIALIZING) {
  2704. if (time_after_eq(jiffies, reset_timeout)) {
  2705. ql_log(ql_log_warn, vha, 0x00b5,
  2706. "Reset timeout.\n");
  2707. break;
  2708. }
  2709. qla82xx_idc_unlock(ha);
  2710. msleep(1000);
  2711. qla82xx_idc_lock(ha);
  2712. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2713. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2714. if (ha->flags.nic_core_reset_owner)
  2715. drv_active &= active_mask;
  2716. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2717. }
  2718. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2719. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2720. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2721. drv_state, drv_active, dev_state, active_mask);
  2722. ql_log(ql_log_info, vha, 0x00b6,
  2723. "Device state is 0x%x = %s.\n",
  2724. dev_state,
  2725. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2726. /* Force to DEV_COLD unless someone else is starting a reset */
  2727. if (dev_state != QLA8XXX_DEV_INITIALIZING &&
  2728. dev_state != QLA8XXX_DEV_COLD) {
  2729. ql_log(ql_log_info, vha, 0x00b7,
  2730. "HW State: COLD/RE-INIT.\n");
  2731. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2732. qla82xx_set_rst_ready(ha);
  2733. if (ql2xmdenable) {
  2734. if (qla82xx_md_collect(vha))
  2735. ql_log(ql_log_warn, vha, 0xb02c,
  2736. "Minidump not collected.\n");
  2737. } else
  2738. ql_log(ql_log_warn, vha, 0xb04f,
  2739. "Minidump disabled.\n");
  2740. }
  2741. }
  2742. int
  2743. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2744. {
  2745. struct qla_hw_data *ha = vha->hw;
  2746. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2747. int rval = QLA_SUCCESS;
  2748. fw_major_version = ha->fw_major_version;
  2749. fw_minor_version = ha->fw_minor_version;
  2750. fw_subminor_version = ha->fw_subminor_version;
  2751. rval = qla2x00_get_fw_version(vha);
  2752. if (rval != QLA_SUCCESS)
  2753. return rval;
  2754. if (ql2xmdenable) {
  2755. if (!ha->fw_dumped) {
  2756. if ((fw_major_version != ha->fw_major_version ||
  2757. fw_minor_version != ha->fw_minor_version ||
  2758. fw_subminor_version != ha->fw_subminor_version) ||
  2759. (ha->prev_minidump_failed)) {
  2760. ql_dbg(ql_dbg_p3p, vha, 0xb02d,
  2761. "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n",
  2762. fw_major_version, fw_minor_version,
  2763. fw_subminor_version,
  2764. ha->fw_major_version,
  2765. ha->fw_minor_version,
  2766. ha->fw_subminor_version,
  2767. ha->prev_minidump_failed);
  2768. /* Release MiniDump resources */
  2769. qla82xx_md_free(vha);
  2770. /* ALlocate MiniDump resources */
  2771. qla82xx_md_prep(vha);
  2772. }
  2773. } else
  2774. ql_log(ql_log_info, vha, 0xb02e,
  2775. "Firmware dump available to retrieve\n");
  2776. }
  2777. return rval;
  2778. }
  2779. static int
  2780. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2781. {
  2782. uint32_t fw_heartbeat_counter;
  2783. int status = 0;
  2784. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2785. QLA82XX_PEG_ALIVE_COUNTER);
  2786. /* all 0xff, assume AER/EEH in progress, ignore */
  2787. if (fw_heartbeat_counter == 0xffffffff) {
  2788. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2789. "FW heartbeat counter is 0xffffffff, "
  2790. "returning status=%d.\n", status);
  2791. return status;
  2792. }
  2793. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2794. vha->seconds_since_last_heartbeat++;
  2795. /* FW not alive after 2 seconds */
  2796. if (vha->seconds_since_last_heartbeat == 2) {
  2797. vha->seconds_since_last_heartbeat = 0;
  2798. status = 1;
  2799. }
  2800. } else
  2801. vha->seconds_since_last_heartbeat = 0;
  2802. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2803. if (status)
  2804. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2805. "Returning status=%d.\n", status);
  2806. return status;
  2807. }
  2808. /*
  2809. * qla82xx_device_state_handler
  2810. * Main state handler
  2811. *
  2812. * Note:
  2813. * IDC lock must be held upon entry
  2814. *
  2815. * Return:
  2816. * Success : 0
  2817. * Failed : 1
  2818. */
  2819. int
  2820. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2821. {
  2822. uint32_t dev_state;
  2823. uint32_t old_dev_state;
  2824. int rval = QLA_SUCCESS;
  2825. unsigned long dev_init_timeout;
  2826. struct qla_hw_data *ha = vha->hw;
  2827. int loopcount = 0;
  2828. qla82xx_idc_lock(ha);
  2829. if (!vha->flags.init_done) {
  2830. qla82xx_set_drv_active(vha);
  2831. qla82xx_set_idc_version(vha);
  2832. }
  2833. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2834. old_dev_state = dev_state;
  2835. ql_log(ql_log_info, vha, 0x009b,
  2836. "Device state is 0x%x = %s.\n",
  2837. dev_state,
  2838. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2839. /* wait for 30 seconds for device to go ready */
  2840. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  2841. while (1) {
  2842. if (time_after_eq(jiffies, dev_init_timeout)) {
  2843. ql_log(ql_log_fatal, vha, 0x009c,
  2844. "Device init failed.\n");
  2845. rval = QLA_FUNCTION_FAILED;
  2846. break;
  2847. }
  2848. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2849. if (old_dev_state != dev_state) {
  2850. loopcount = 0;
  2851. old_dev_state = dev_state;
  2852. }
  2853. if (loopcount < 5) {
  2854. ql_log(ql_log_info, vha, 0x009d,
  2855. "Device state is 0x%x = %s.\n",
  2856. dev_state,
  2857. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2858. "Unknown");
  2859. }
  2860. switch (dev_state) {
  2861. case QLA8XXX_DEV_READY:
  2862. ha->flags.nic_core_reset_owner = 0;
  2863. goto rel_lock;
  2864. case QLA8XXX_DEV_COLD:
  2865. rval = qla82xx_device_bootstrap(vha);
  2866. break;
  2867. case QLA8XXX_DEV_INITIALIZING:
  2868. qla82xx_idc_unlock(ha);
  2869. msleep(1000);
  2870. qla82xx_idc_lock(ha);
  2871. break;
  2872. case QLA8XXX_DEV_NEED_RESET:
  2873. if (!ql2xdontresethba)
  2874. qla82xx_need_reset_handler(vha);
  2875. else {
  2876. qla82xx_idc_unlock(ha);
  2877. msleep(1000);
  2878. qla82xx_idc_lock(ha);
  2879. }
  2880. dev_init_timeout = jiffies +
  2881. (ha->fcoe_dev_init_timeout * HZ);
  2882. break;
  2883. case QLA8XXX_DEV_NEED_QUIESCENT:
  2884. qla82xx_need_qsnt_handler(vha);
  2885. /* Reset timeout value after quiescence handler */
  2886. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2887. * HZ);
  2888. break;
  2889. case QLA8XXX_DEV_QUIESCENT:
  2890. /* Owner will exit and other will wait for the state
  2891. * to get changed
  2892. */
  2893. if (ha->flags.quiesce_owner)
  2894. goto rel_lock;
  2895. qla82xx_idc_unlock(ha);
  2896. msleep(1000);
  2897. qla82xx_idc_lock(ha);
  2898. /* Reset timeout value after quiescence handler */
  2899. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2900. * HZ);
  2901. break;
  2902. case QLA8XXX_DEV_FAILED:
  2903. qla8xxx_dev_failed_handler(vha);
  2904. rval = QLA_FUNCTION_FAILED;
  2905. goto exit;
  2906. default:
  2907. qla82xx_idc_unlock(ha);
  2908. msleep(1000);
  2909. qla82xx_idc_lock(ha);
  2910. }
  2911. loopcount++;
  2912. }
  2913. rel_lock:
  2914. qla82xx_idc_unlock(ha);
  2915. exit:
  2916. return rval;
  2917. }
  2918. static int qla82xx_check_temp(scsi_qla_host_t *vha)
  2919. {
  2920. uint32_t temp, temp_state, temp_val;
  2921. struct qla_hw_data *ha = vha->hw;
  2922. temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
  2923. temp_state = qla82xx_get_temp_state(temp);
  2924. temp_val = qla82xx_get_temp_val(temp);
  2925. if (temp_state == QLA82XX_TEMP_PANIC) {
  2926. ql_log(ql_log_warn, vha, 0x600e,
  2927. "Device temperature %d degrees C exceeds "
  2928. " maximum allowed. Hardware has been shut down.\n",
  2929. temp_val);
  2930. return 1;
  2931. } else if (temp_state == QLA82XX_TEMP_WARN) {
  2932. ql_log(ql_log_warn, vha, 0x600f,
  2933. "Device temperature %d degrees C exceeds "
  2934. "operating range. Immediate action needed.\n",
  2935. temp_val);
  2936. }
  2937. return 0;
  2938. }
  2939. int qla82xx_read_temperature(scsi_qla_host_t *vha)
  2940. {
  2941. uint32_t temp;
  2942. temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE);
  2943. return qla82xx_get_temp_val(temp);
  2944. }
  2945. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2946. {
  2947. struct qla_hw_data *ha = vha->hw;
  2948. if (ha->flags.mbox_busy) {
  2949. ha->flags.mbox_int = 1;
  2950. ha->flags.mbox_busy = 0;
  2951. ql_log(ql_log_warn, vha, 0x6010,
  2952. "Doing premature completion of mbx command.\n");
  2953. if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2954. complete(&ha->mbx_intr_comp);
  2955. }
  2956. }
  2957. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2958. {
  2959. uint32_t dev_state, halt_status;
  2960. struct qla_hw_data *ha = vha->hw;
  2961. /* don't poll if reset is going on */
  2962. if (!ha->flags.nic_core_reset_hdlr_active) {
  2963. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2964. if (qla82xx_check_temp(vha)) {
  2965. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2966. ha->flags.isp82xx_fw_hung = 1;
  2967. qla82xx_clear_pending_mbx(vha);
  2968. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  2969. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2970. ql_log(ql_log_warn, vha, 0x6001,
  2971. "Adapter reset needed.\n");
  2972. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2973. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  2974. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2975. ql_log(ql_log_warn, vha, 0x6002,
  2976. "Quiescent needed.\n");
  2977. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2978. } else if (dev_state == QLA8XXX_DEV_FAILED &&
  2979. !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
  2980. vha->flags.online == 1) {
  2981. ql_log(ql_log_warn, vha, 0xb055,
  2982. "Adapter state is failed. Offlining.\n");
  2983. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2984. ha->flags.isp82xx_fw_hung = 1;
  2985. qla82xx_clear_pending_mbx(vha);
  2986. } else {
  2987. if (qla82xx_check_fw_alive(vha)) {
  2988. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2989. "disabling pause transmit on port 0 & 1.\n");
  2990. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2991. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2992. halt_status = qla82xx_rd_32(ha,
  2993. QLA82XX_PEG_HALT_STATUS1);
  2994. ql_log(ql_log_info, vha, 0x6005,
  2995. "dumping hw/fw registers:.\n "
  2996. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2997. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2998. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2999. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  3000. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  3001. qla82xx_rd_32(ha,
  3002. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  3003. qla82xx_rd_32(ha,
  3004. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  3005. qla82xx_rd_32(ha,
  3006. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  3007. qla82xx_rd_32(ha,
  3008. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  3009. qla82xx_rd_32(ha,
  3010. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3011. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  3012. ql_log(ql_log_warn, vha, 0xb052,
  3013. "Firmware aborted with "
  3014. "error code 0x00006700. Device is "
  3015. "being reset.\n");
  3016. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3017. set_bit(ISP_UNRECOVERABLE,
  3018. &vha->dpc_flags);
  3019. } else {
  3020. ql_log(ql_log_info, vha, 0x6006,
  3021. "Detect abort needed.\n");
  3022. set_bit(ISP_ABORT_NEEDED,
  3023. &vha->dpc_flags);
  3024. }
  3025. ha->flags.isp82xx_fw_hung = 1;
  3026. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  3027. qla82xx_clear_pending_mbx(vha);
  3028. }
  3029. }
  3030. }
  3031. }
  3032. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3033. {
  3034. int rval = -1;
  3035. struct qla_hw_data *ha = vha->hw;
  3036. if (IS_QLA82XX(ha))
  3037. rval = qla82xx_device_state_handler(vha);
  3038. else if (IS_QLA8044(ha)) {
  3039. qla8044_idc_lock(ha);
  3040. /* Decide the reset ownership */
  3041. qla83xx_reset_ownership(vha);
  3042. qla8044_idc_unlock(ha);
  3043. rval = qla8044_device_state_handler(vha);
  3044. }
  3045. return rval;
  3046. }
  3047. void
  3048. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3049. {
  3050. struct qla_hw_data *ha = vha->hw;
  3051. uint32_t dev_state = 0;
  3052. if (IS_QLA82XX(ha))
  3053. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3054. else if (IS_QLA8044(ha))
  3055. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3056. if (dev_state == QLA8XXX_DEV_READY) {
  3057. ql_log(ql_log_info, vha, 0xb02f,
  3058. "HW State: NEED RESET\n");
  3059. if (IS_QLA82XX(ha)) {
  3060. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3061. QLA8XXX_DEV_NEED_RESET);
  3062. ha->flags.nic_core_reset_owner = 1;
  3063. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3064. "reset_owner is 0x%x\n", ha->portnum);
  3065. } else if (IS_QLA8044(ha))
  3066. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3067. QLA8XXX_DEV_NEED_RESET);
  3068. } else
  3069. ql_log(ql_log_info, vha, 0xb031,
  3070. "Device state is 0x%x = %s.\n",
  3071. dev_state,
  3072. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3073. }
  3074. /*
  3075. * qla82xx_abort_isp
  3076. * Resets ISP and aborts all outstanding commands.
  3077. *
  3078. * Input:
  3079. * ha = adapter block pointer.
  3080. *
  3081. * Returns:
  3082. * 0 = success
  3083. */
  3084. int
  3085. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3086. {
  3087. int rval = -1;
  3088. struct qla_hw_data *ha = vha->hw;
  3089. if (vha->device_flags & DFLG_DEV_FAILED) {
  3090. ql_log(ql_log_warn, vha, 0x8024,
  3091. "Device in failed state, exiting.\n");
  3092. return QLA_SUCCESS;
  3093. }
  3094. ha->flags.nic_core_reset_hdlr_active = 1;
  3095. qla82xx_idc_lock(ha);
  3096. qla82xx_set_reset_owner(vha);
  3097. qla82xx_idc_unlock(ha);
  3098. if (IS_QLA82XX(ha))
  3099. rval = qla82xx_device_state_handler(vha);
  3100. else if (IS_QLA8044(ha)) {
  3101. qla8044_idc_lock(ha);
  3102. /* Decide the reset ownership */
  3103. qla83xx_reset_ownership(vha);
  3104. qla8044_idc_unlock(ha);
  3105. rval = qla8044_device_state_handler(vha);
  3106. }
  3107. qla82xx_idc_lock(ha);
  3108. qla82xx_clear_rst_ready(ha);
  3109. qla82xx_idc_unlock(ha);
  3110. if (rval == QLA_SUCCESS) {
  3111. ha->flags.isp82xx_fw_hung = 0;
  3112. ha->flags.nic_core_reset_hdlr_active = 0;
  3113. qla82xx_restart_isp(vha);
  3114. }
  3115. if (rval) {
  3116. vha->flags.online = 1;
  3117. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3118. if (ha->isp_abort_cnt == 0) {
  3119. ql_log(ql_log_warn, vha, 0x8027,
  3120. "ISP error recover failed - board "
  3121. "disabled.\n");
  3122. /*
  3123. * The next call disables the board
  3124. * completely.
  3125. */
  3126. ha->isp_ops->reset_adapter(vha);
  3127. vha->flags.online = 0;
  3128. clear_bit(ISP_ABORT_RETRY,
  3129. &vha->dpc_flags);
  3130. rval = QLA_SUCCESS;
  3131. } else { /* schedule another ISP abort */
  3132. ha->isp_abort_cnt--;
  3133. ql_log(ql_log_warn, vha, 0x8036,
  3134. "ISP abort - retry remaining %d.\n",
  3135. ha->isp_abort_cnt);
  3136. rval = QLA_FUNCTION_FAILED;
  3137. }
  3138. } else {
  3139. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3140. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3141. "ISP error recovery - retrying (%d) more times.\n",
  3142. ha->isp_abort_cnt);
  3143. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3144. rval = QLA_FUNCTION_FAILED;
  3145. }
  3146. }
  3147. return rval;
  3148. }
  3149. /*
  3150. * qla82xx_fcoe_ctx_reset
  3151. * Perform a quick reset and aborts all outstanding commands.
  3152. * This will only perform an FCoE context reset and avoids a full blown
  3153. * chip reset.
  3154. *
  3155. * Input:
  3156. * ha = adapter block pointer.
  3157. * is_reset_path = flag for identifying the reset path.
  3158. *
  3159. * Returns:
  3160. * 0 = success
  3161. */
  3162. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3163. {
  3164. int rval = QLA_FUNCTION_FAILED;
  3165. if (vha->flags.online) {
  3166. /* Abort all outstanding commands, so as to be requeued later */
  3167. qla2x00_abort_isp_cleanup(vha);
  3168. }
  3169. /* Stop currently executing firmware.
  3170. * This will destroy existing FCoE context at the F/W end.
  3171. */
  3172. qla2x00_try_to_stop_firmware(vha);
  3173. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3174. rval = qla82xx_restart_isp(vha);
  3175. return rval;
  3176. }
  3177. /*
  3178. * qla2x00_wait_for_fcoe_ctx_reset
  3179. * Wait till the FCoE context is reset.
  3180. *
  3181. * Note:
  3182. * Does context switching here.
  3183. * Release SPIN_LOCK (if any) before calling this routine.
  3184. *
  3185. * Return:
  3186. * Success (fcoe_ctx reset is done) : 0
  3187. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3188. */
  3189. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3190. {
  3191. int status = QLA_FUNCTION_FAILED;
  3192. unsigned long wait_reset;
  3193. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3194. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3195. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3196. && time_before(jiffies, wait_reset)) {
  3197. set_current_state(TASK_UNINTERRUPTIBLE);
  3198. schedule_timeout(HZ);
  3199. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3200. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3201. status = QLA_SUCCESS;
  3202. break;
  3203. }
  3204. }
  3205. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3206. "%s: status=%d.\n", __func__, status);
  3207. return status;
  3208. }
  3209. void
  3210. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3211. {
  3212. int i, fw_state = 0;
  3213. unsigned long flags;
  3214. struct qla_hw_data *ha = vha->hw;
  3215. /* Check if 82XX firmware is alive or not
  3216. * We may have arrived here from NEED_RESET
  3217. * detection only
  3218. */
  3219. if (!ha->flags.isp82xx_fw_hung) {
  3220. for (i = 0; i < 2; i++) {
  3221. msleep(1000);
  3222. if (IS_QLA82XX(ha))
  3223. fw_state = qla82xx_check_fw_alive(vha);
  3224. else if (IS_QLA8044(ha))
  3225. fw_state = qla8044_check_fw_alive(vha);
  3226. if (fw_state) {
  3227. ha->flags.isp82xx_fw_hung = 1;
  3228. qla82xx_clear_pending_mbx(vha);
  3229. break;
  3230. }
  3231. }
  3232. }
  3233. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3234. "Entered %s fw_hung=%d.\n",
  3235. __func__, ha->flags.isp82xx_fw_hung);
  3236. /* Abort all commands gracefully if fw NOT hung */
  3237. if (!ha->flags.isp82xx_fw_hung) {
  3238. int cnt, que;
  3239. srb_t *sp;
  3240. struct req_que *req;
  3241. spin_lock_irqsave(&ha->hardware_lock, flags);
  3242. for (que = 0; que < ha->max_req_queues; que++) {
  3243. req = ha->req_q_map[que];
  3244. if (!req)
  3245. continue;
  3246. for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
  3247. sp = req->outstanding_cmds[cnt];
  3248. if (sp) {
  3249. if ((!sp->u.scmd.ctx ||
  3250. (sp->flags &
  3251. SRB_FCP_CMND_DMA_VALID)) &&
  3252. !ha->flags.isp82xx_fw_hung) {
  3253. spin_unlock_irqrestore(
  3254. &ha->hardware_lock, flags);
  3255. if (ha->isp_ops->abort_command(sp)) {
  3256. ql_log(ql_log_info, vha,
  3257. 0x00b1,
  3258. "mbx abort failed.\n");
  3259. } else {
  3260. ql_log(ql_log_info, vha,
  3261. 0x00b2,
  3262. "mbx abort success.\n");
  3263. }
  3264. spin_lock_irqsave(&ha->hardware_lock, flags);
  3265. }
  3266. }
  3267. }
  3268. }
  3269. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3270. /* Wait for pending cmds (physical and virtual) to complete */
  3271. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3272. WAIT_HOST) == QLA_SUCCESS) {
  3273. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3274. "Done wait for "
  3275. "pending commands.\n");
  3276. }
  3277. }
  3278. }
  3279. /* Minidump related functions */
  3280. static int
  3281. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3282. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3283. {
  3284. struct qla_hw_data *ha = vha->hw;
  3285. struct qla82xx_md_entry_crb *crb_entry;
  3286. uint32_t read_value, opcode, poll_time;
  3287. uint32_t addr, index, crb_addr;
  3288. unsigned long wtime;
  3289. struct qla82xx_md_template_hdr *tmplt_hdr;
  3290. uint32_t rval = QLA_SUCCESS;
  3291. int i;
  3292. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3293. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3294. crb_addr = crb_entry->addr;
  3295. for (i = 0; i < crb_entry->op_count; i++) {
  3296. opcode = crb_entry->crb_ctrl.opcode;
  3297. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3298. qla82xx_md_rw_32(ha, crb_addr,
  3299. crb_entry->value_1, 1);
  3300. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3301. }
  3302. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3303. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3304. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3305. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3306. }
  3307. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3308. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3309. read_value &= crb_entry->value_2;
  3310. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3311. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3312. read_value |= crb_entry->value_3;
  3313. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3314. }
  3315. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3316. }
  3317. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3318. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3319. read_value |= crb_entry->value_3;
  3320. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3321. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3322. }
  3323. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3324. poll_time = crb_entry->crb_strd.poll_timeout;
  3325. wtime = jiffies + poll_time;
  3326. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3327. do {
  3328. if ((read_value & crb_entry->value_2)
  3329. == crb_entry->value_1)
  3330. break;
  3331. else if (time_after_eq(jiffies, wtime)) {
  3332. /* capturing dump failed */
  3333. rval = QLA_FUNCTION_FAILED;
  3334. break;
  3335. } else
  3336. read_value = qla82xx_md_rw_32(ha,
  3337. crb_addr, 0, 0);
  3338. } while (1);
  3339. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3340. }
  3341. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3342. if (crb_entry->crb_strd.state_index_a) {
  3343. index = crb_entry->crb_strd.state_index_a;
  3344. addr = tmplt_hdr->saved_state_array[index];
  3345. } else
  3346. addr = crb_addr;
  3347. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3348. index = crb_entry->crb_ctrl.state_index_v;
  3349. tmplt_hdr->saved_state_array[index] = read_value;
  3350. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3351. }
  3352. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3353. if (crb_entry->crb_strd.state_index_a) {
  3354. index = crb_entry->crb_strd.state_index_a;
  3355. addr = tmplt_hdr->saved_state_array[index];
  3356. } else
  3357. addr = crb_addr;
  3358. if (crb_entry->crb_ctrl.state_index_v) {
  3359. index = crb_entry->crb_ctrl.state_index_v;
  3360. read_value =
  3361. tmplt_hdr->saved_state_array[index];
  3362. } else
  3363. read_value = crb_entry->value_1;
  3364. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3365. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3366. }
  3367. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3368. index = crb_entry->crb_ctrl.state_index_v;
  3369. read_value = tmplt_hdr->saved_state_array[index];
  3370. read_value <<= crb_entry->crb_ctrl.shl;
  3371. read_value >>= crb_entry->crb_ctrl.shr;
  3372. if (crb_entry->value_2)
  3373. read_value &= crb_entry->value_2;
  3374. read_value |= crb_entry->value_3;
  3375. read_value += crb_entry->value_1;
  3376. tmplt_hdr->saved_state_array[index] = read_value;
  3377. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3378. }
  3379. crb_addr += crb_entry->crb_strd.addr_stride;
  3380. }
  3381. return rval;
  3382. }
  3383. static void
  3384. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3385. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3386. {
  3387. struct qla_hw_data *ha = vha->hw;
  3388. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3389. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3390. uint32_t *data_ptr = *d_ptr;
  3391. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3392. r_addr = ocm_hdr->read_addr;
  3393. r_stride = ocm_hdr->read_addr_stride;
  3394. loop_cnt = ocm_hdr->op_count;
  3395. for (i = 0; i < loop_cnt; i++) {
  3396. r_value = RD_REG_DWORD(r_addr + ha->nx_pcibase);
  3397. *data_ptr++ = cpu_to_le32(r_value);
  3398. r_addr += r_stride;
  3399. }
  3400. *d_ptr = data_ptr;
  3401. }
  3402. static void
  3403. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3404. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3405. {
  3406. struct qla_hw_data *ha = vha->hw;
  3407. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3408. struct qla82xx_md_entry_mux *mux_hdr;
  3409. uint32_t *data_ptr = *d_ptr;
  3410. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3411. r_addr = mux_hdr->read_addr;
  3412. s_addr = mux_hdr->select_addr;
  3413. s_stride = mux_hdr->select_value_stride;
  3414. s_value = mux_hdr->select_value;
  3415. loop_cnt = mux_hdr->op_count;
  3416. for (i = 0; i < loop_cnt; i++) {
  3417. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3418. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3419. *data_ptr++ = cpu_to_le32(s_value);
  3420. *data_ptr++ = cpu_to_le32(r_value);
  3421. s_value += s_stride;
  3422. }
  3423. *d_ptr = data_ptr;
  3424. }
  3425. static void
  3426. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3427. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3428. {
  3429. struct qla_hw_data *ha = vha->hw;
  3430. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3431. struct qla82xx_md_entry_crb *crb_hdr;
  3432. uint32_t *data_ptr = *d_ptr;
  3433. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3434. r_addr = crb_hdr->addr;
  3435. r_stride = crb_hdr->crb_strd.addr_stride;
  3436. loop_cnt = crb_hdr->op_count;
  3437. for (i = 0; i < loop_cnt; i++) {
  3438. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3439. *data_ptr++ = cpu_to_le32(r_addr);
  3440. *data_ptr++ = cpu_to_le32(r_value);
  3441. r_addr += r_stride;
  3442. }
  3443. *d_ptr = data_ptr;
  3444. }
  3445. static int
  3446. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3447. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3448. {
  3449. struct qla_hw_data *ha = vha->hw;
  3450. uint32_t addr, r_addr, c_addr, t_r_addr;
  3451. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3452. unsigned long p_wait, w_time, p_mask;
  3453. uint32_t c_value_w, c_value_r;
  3454. struct qla82xx_md_entry_cache *cache_hdr;
  3455. int rval = QLA_FUNCTION_FAILED;
  3456. uint32_t *data_ptr = *d_ptr;
  3457. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3458. loop_count = cache_hdr->op_count;
  3459. r_addr = cache_hdr->read_addr;
  3460. c_addr = cache_hdr->control_addr;
  3461. c_value_w = cache_hdr->cache_ctrl.write_value;
  3462. t_r_addr = cache_hdr->tag_reg_addr;
  3463. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3464. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3465. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3466. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3467. for (i = 0; i < loop_count; i++) {
  3468. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3469. if (c_value_w)
  3470. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3471. if (p_mask) {
  3472. w_time = jiffies + p_wait;
  3473. do {
  3474. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3475. if ((c_value_r & p_mask) == 0)
  3476. break;
  3477. else if (time_after_eq(jiffies, w_time)) {
  3478. /* capturing dump failed */
  3479. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3480. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3481. "w_time: 0x%lx\n",
  3482. c_value_r, p_mask, w_time);
  3483. return rval;
  3484. }
  3485. } while (1);
  3486. }
  3487. addr = r_addr;
  3488. for (k = 0; k < r_cnt; k++) {
  3489. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3490. *data_ptr++ = cpu_to_le32(r_value);
  3491. addr += cache_hdr->read_ctrl.read_addr_stride;
  3492. }
  3493. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3494. }
  3495. *d_ptr = data_ptr;
  3496. return QLA_SUCCESS;
  3497. }
  3498. static void
  3499. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3500. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3501. {
  3502. struct qla_hw_data *ha = vha->hw;
  3503. uint32_t addr, r_addr, c_addr, t_r_addr;
  3504. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3505. uint32_t c_value_w;
  3506. struct qla82xx_md_entry_cache *cache_hdr;
  3507. uint32_t *data_ptr = *d_ptr;
  3508. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3509. loop_count = cache_hdr->op_count;
  3510. r_addr = cache_hdr->read_addr;
  3511. c_addr = cache_hdr->control_addr;
  3512. c_value_w = cache_hdr->cache_ctrl.write_value;
  3513. t_r_addr = cache_hdr->tag_reg_addr;
  3514. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3515. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3516. for (i = 0; i < loop_count; i++) {
  3517. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3518. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3519. addr = r_addr;
  3520. for (k = 0; k < r_cnt; k++) {
  3521. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3522. *data_ptr++ = cpu_to_le32(r_value);
  3523. addr += cache_hdr->read_ctrl.read_addr_stride;
  3524. }
  3525. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3526. }
  3527. *d_ptr = data_ptr;
  3528. }
  3529. static void
  3530. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3531. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3532. {
  3533. struct qla_hw_data *ha = vha->hw;
  3534. uint32_t s_addr, r_addr;
  3535. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3536. uint32_t i, k, loop_cnt;
  3537. struct qla82xx_md_entry_queue *q_hdr;
  3538. uint32_t *data_ptr = *d_ptr;
  3539. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3540. s_addr = q_hdr->select_addr;
  3541. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3542. r_stride = q_hdr->rd_strd.read_addr_stride;
  3543. loop_cnt = q_hdr->op_count;
  3544. for (i = 0; i < loop_cnt; i++) {
  3545. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3546. r_addr = q_hdr->read_addr;
  3547. for (k = 0; k < r_cnt; k++) {
  3548. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3549. *data_ptr++ = cpu_to_le32(r_value);
  3550. r_addr += r_stride;
  3551. }
  3552. qid += q_hdr->q_strd.queue_id_stride;
  3553. }
  3554. *d_ptr = data_ptr;
  3555. }
  3556. static void
  3557. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3558. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3559. {
  3560. struct qla_hw_data *ha = vha->hw;
  3561. uint32_t r_addr, r_value;
  3562. uint32_t i, loop_cnt;
  3563. struct qla82xx_md_entry_rdrom *rom_hdr;
  3564. uint32_t *data_ptr = *d_ptr;
  3565. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3566. r_addr = rom_hdr->read_addr;
  3567. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3568. for (i = 0; i < loop_cnt; i++) {
  3569. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3570. (r_addr & 0xFFFF0000), 1);
  3571. r_value = qla82xx_md_rw_32(ha,
  3572. MD_DIRECT_ROM_READ_BASE +
  3573. (r_addr & 0x0000FFFF), 0, 0);
  3574. *data_ptr++ = cpu_to_le32(r_value);
  3575. r_addr += sizeof(uint32_t);
  3576. }
  3577. *d_ptr = data_ptr;
  3578. }
  3579. static int
  3580. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3581. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3582. {
  3583. struct qla_hw_data *ha = vha->hw;
  3584. uint32_t r_addr, r_value, r_data;
  3585. uint32_t i, j, loop_cnt;
  3586. struct qla82xx_md_entry_rdmem *m_hdr;
  3587. unsigned long flags;
  3588. int rval = QLA_FUNCTION_FAILED;
  3589. uint32_t *data_ptr = *d_ptr;
  3590. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3591. r_addr = m_hdr->read_addr;
  3592. loop_cnt = m_hdr->read_data_size/16;
  3593. if (r_addr & 0xf) {
  3594. ql_log(ql_log_warn, vha, 0xb033,
  3595. "Read addr 0x%x not 16 bytes aligned\n", r_addr);
  3596. return rval;
  3597. }
  3598. if (m_hdr->read_data_size % 16) {
  3599. ql_log(ql_log_warn, vha, 0xb034,
  3600. "Read data[0x%x] not multiple of 16 bytes\n",
  3601. m_hdr->read_data_size);
  3602. return rval;
  3603. }
  3604. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3605. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3606. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3607. write_lock_irqsave(&ha->hw_lock, flags);
  3608. for (i = 0; i < loop_cnt; i++) {
  3609. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3610. r_value = 0;
  3611. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3612. r_value = MIU_TA_CTL_ENABLE;
  3613. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3614. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3615. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3616. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3617. r_value = qla82xx_md_rw_32(ha,
  3618. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3619. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3620. break;
  3621. }
  3622. if (j >= MAX_CTL_CHECK) {
  3623. printk_ratelimited(KERN_ERR
  3624. "failed to read through agent\n");
  3625. write_unlock_irqrestore(&ha->hw_lock, flags);
  3626. return rval;
  3627. }
  3628. for (j = 0; j < 4; j++) {
  3629. r_data = qla82xx_md_rw_32(ha,
  3630. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3631. *data_ptr++ = cpu_to_le32(r_data);
  3632. }
  3633. r_addr += 16;
  3634. }
  3635. write_unlock_irqrestore(&ha->hw_lock, flags);
  3636. *d_ptr = data_ptr;
  3637. return QLA_SUCCESS;
  3638. }
  3639. int
  3640. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3641. {
  3642. struct qla_hw_data *ha = vha->hw;
  3643. uint64_t chksum = 0;
  3644. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3645. int count = ha->md_template_size/sizeof(uint32_t);
  3646. while (count-- > 0)
  3647. chksum += *d_ptr++;
  3648. while (chksum >> 32)
  3649. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3650. return ~chksum;
  3651. }
  3652. static void
  3653. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3654. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3655. {
  3656. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3657. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3658. "Skipping entry[%d]: "
  3659. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3660. index, entry_hdr->entry_type,
  3661. entry_hdr->d_ctrl.entry_capture_mask);
  3662. }
  3663. int
  3664. qla82xx_md_collect(scsi_qla_host_t *vha)
  3665. {
  3666. struct qla_hw_data *ha = vha->hw;
  3667. int no_entry_hdr = 0;
  3668. qla82xx_md_entry_hdr_t *entry_hdr;
  3669. struct qla82xx_md_template_hdr *tmplt_hdr;
  3670. uint32_t *data_ptr;
  3671. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3672. int i = 0, rval = QLA_FUNCTION_FAILED;
  3673. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3674. data_ptr = (uint32_t *)ha->md_dump;
  3675. if (ha->fw_dumped) {
  3676. ql_log(ql_log_warn, vha, 0xb037,
  3677. "Firmware has been previously dumped (%p) "
  3678. "-- ignoring request.\n", ha->fw_dump);
  3679. goto md_failed;
  3680. }
  3681. ha->fw_dumped = 0;
  3682. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3683. ql_log(ql_log_warn, vha, 0xb038,
  3684. "Memory not allocated for minidump capture\n");
  3685. goto md_failed;
  3686. }
  3687. if (ha->flags.isp82xx_no_md_cap) {
  3688. ql_log(ql_log_warn, vha, 0xb054,
  3689. "Forced reset from application, "
  3690. "ignore minidump capture\n");
  3691. ha->flags.isp82xx_no_md_cap = 0;
  3692. goto md_failed;
  3693. }
  3694. if (qla82xx_validate_template_chksum(vha)) {
  3695. ql_log(ql_log_info, vha, 0xb039,
  3696. "Template checksum validation error\n");
  3697. goto md_failed;
  3698. }
  3699. no_entry_hdr = tmplt_hdr->num_of_entries;
  3700. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3701. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3702. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3703. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3704. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3705. /* Validate whether required debug level is set */
  3706. if ((f_capture_mask & 0x3) != 0x3) {
  3707. ql_log(ql_log_warn, vha, 0xb03c,
  3708. "Minimum required capture mask[0x%x] level not set\n",
  3709. f_capture_mask);
  3710. goto md_failed;
  3711. }
  3712. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3713. tmplt_hdr->driver_info[0] = vha->host_no;
  3714. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3715. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3716. QLA_DRIVER_BETA_VER;
  3717. total_data_size = ha->md_dump_size;
  3718. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3719. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3720. /* Check whether template obtained is valid */
  3721. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3722. ql_log(ql_log_warn, vha, 0xb04e,
  3723. "Bad template header entry type: 0x%x obtained\n",
  3724. tmplt_hdr->entry_type);
  3725. goto md_failed;
  3726. }
  3727. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3728. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3729. /* Walk through the entry headers */
  3730. for (i = 0; i < no_entry_hdr; i++) {
  3731. if (data_collected > total_data_size) {
  3732. ql_log(ql_log_warn, vha, 0xb03e,
  3733. "More MiniDump data collected: [0x%x]\n",
  3734. data_collected);
  3735. goto md_failed;
  3736. }
  3737. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3738. ql2xmdcapmask)) {
  3739. entry_hdr->d_ctrl.driver_flags |=
  3740. QLA82XX_DBG_SKIPPED_FLAG;
  3741. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3742. "Skipping entry[%d]: "
  3743. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3744. i, entry_hdr->entry_type,
  3745. entry_hdr->d_ctrl.entry_capture_mask);
  3746. goto skip_nxt_entry;
  3747. }
  3748. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3749. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3750. "entry_type: 0x%x, capture_mask: 0x%x\n",
  3751. __func__, i, data_ptr, entry_hdr,
  3752. entry_hdr->entry_type,
  3753. entry_hdr->d_ctrl.entry_capture_mask);
  3754. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3755. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3756. data_collected, (ha->md_dump_size - data_collected));
  3757. /* Decode the entry type and take
  3758. * required action to capture debug data */
  3759. switch (entry_hdr->entry_type) {
  3760. case QLA82XX_RDEND:
  3761. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3762. break;
  3763. case QLA82XX_CNTRL:
  3764. rval = qla82xx_minidump_process_control(vha,
  3765. entry_hdr, &data_ptr);
  3766. if (rval != QLA_SUCCESS) {
  3767. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3768. goto md_failed;
  3769. }
  3770. break;
  3771. case QLA82XX_RDCRB:
  3772. qla82xx_minidump_process_rdcrb(vha,
  3773. entry_hdr, &data_ptr);
  3774. break;
  3775. case QLA82XX_RDMEM:
  3776. rval = qla82xx_minidump_process_rdmem(vha,
  3777. entry_hdr, &data_ptr);
  3778. if (rval != QLA_SUCCESS) {
  3779. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3780. goto md_failed;
  3781. }
  3782. break;
  3783. case QLA82XX_BOARD:
  3784. case QLA82XX_RDROM:
  3785. qla82xx_minidump_process_rdrom(vha,
  3786. entry_hdr, &data_ptr);
  3787. break;
  3788. case QLA82XX_L2DTG:
  3789. case QLA82XX_L2ITG:
  3790. case QLA82XX_L2DAT:
  3791. case QLA82XX_L2INS:
  3792. rval = qla82xx_minidump_process_l2tag(vha,
  3793. entry_hdr, &data_ptr);
  3794. if (rval != QLA_SUCCESS) {
  3795. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3796. goto md_failed;
  3797. }
  3798. break;
  3799. case QLA82XX_L1DAT:
  3800. case QLA82XX_L1INS:
  3801. qla82xx_minidump_process_l1cache(vha,
  3802. entry_hdr, &data_ptr);
  3803. break;
  3804. case QLA82XX_RDOCM:
  3805. qla82xx_minidump_process_rdocm(vha,
  3806. entry_hdr, &data_ptr);
  3807. break;
  3808. case QLA82XX_RDMUX:
  3809. qla82xx_minidump_process_rdmux(vha,
  3810. entry_hdr, &data_ptr);
  3811. break;
  3812. case QLA82XX_QUEUE:
  3813. qla82xx_minidump_process_queue(vha,
  3814. entry_hdr, &data_ptr);
  3815. break;
  3816. case QLA82XX_RDNOP:
  3817. default:
  3818. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3819. break;
  3820. }
  3821. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3822. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3823. data_collected = (uint8_t *)data_ptr -
  3824. (uint8_t *)ha->md_dump;
  3825. skip_nxt_entry:
  3826. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3827. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3828. }
  3829. if (data_collected != total_data_size) {
  3830. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3831. "MiniDump data mismatch: Data collected: [0x%x],"
  3832. "total_data_size:[0x%x]\n",
  3833. data_collected, total_data_size);
  3834. goto md_failed;
  3835. }
  3836. ql_log(ql_log_info, vha, 0xb044,
  3837. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3838. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3839. ha->fw_dumped = 1;
  3840. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3841. md_failed:
  3842. return rval;
  3843. }
  3844. int
  3845. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3846. {
  3847. struct qla_hw_data *ha = vha->hw;
  3848. int i, k;
  3849. struct qla82xx_md_template_hdr *tmplt_hdr;
  3850. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3851. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3852. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3853. ql_log(ql_log_info, vha, 0xb045,
  3854. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3855. ql2xmdcapmask);
  3856. }
  3857. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3858. if (i & ql2xmdcapmask)
  3859. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3860. }
  3861. if (ha->md_dump) {
  3862. ql_log(ql_log_warn, vha, 0xb046,
  3863. "Firmware dump previously allocated.\n");
  3864. return 1;
  3865. }
  3866. ha->md_dump = vmalloc(ha->md_dump_size);
  3867. if (ha->md_dump == NULL) {
  3868. ql_log(ql_log_warn, vha, 0xb047,
  3869. "Unable to allocate memory for Minidump size "
  3870. "(0x%x).\n", ha->md_dump_size);
  3871. return 1;
  3872. }
  3873. return 0;
  3874. }
  3875. void
  3876. qla82xx_md_free(scsi_qla_host_t *vha)
  3877. {
  3878. struct qla_hw_data *ha = vha->hw;
  3879. /* Release the template header allocated */
  3880. if (ha->md_tmplt_hdr) {
  3881. ql_log(ql_log_info, vha, 0xb048,
  3882. "Free MiniDump template: %p, size (%d KB)\n",
  3883. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3884. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3885. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3886. ha->md_tmplt_hdr = NULL;
  3887. }
  3888. /* Release the template data buffer allocated */
  3889. if (ha->md_dump) {
  3890. ql_log(ql_log_info, vha, 0xb049,
  3891. "Free MiniDump memory: %p, size (%d KB)\n",
  3892. ha->md_dump, ha->md_dump_size / 1024);
  3893. vfree(ha->md_dump);
  3894. ha->md_dump_size = 0;
  3895. ha->md_dump = NULL;
  3896. }
  3897. }
  3898. void
  3899. qla82xx_md_prep(scsi_qla_host_t *vha)
  3900. {
  3901. struct qla_hw_data *ha = vha->hw;
  3902. int rval;
  3903. /* Get Minidump template size */
  3904. rval = qla82xx_md_get_template_size(vha);
  3905. if (rval == QLA_SUCCESS) {
  3906. ql_log(ql_log_info, vha, 0xb04a,
  3907. "MiniDump Template size obtained (%d KB)\n",
  3908. ha->md_template_size / 1024);
  3909. /* Get Minidump template */
  3910. if (IS_QLA8044(ha))
  3911. rval = qla8044_md_get_template(vha);
  3912. else
  3913. rval = qla82xx_md_get_template(vha);
  3914. if (rval == QLA_SUCCESS) {
  3915. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3916. "MiniDump Template obtained\n");
  3917. /* Allocate memory for minidump */
  3918. rval = qla82xx_md_alloc(vha);
  3919. if (rval == QLA_SUCCESS)
  3920. ql_log(ql_log_info, vha, 0xb04c,
  3921. "MiniDump memory allocated (%d KB)\n",
  3922. ha->md_dump_size / 1024);
  3923. else {
  3924. ql_log(ql_log_info, vha, 0xb04d,
  3925. "Free MiniDump template: %p, size: (%d KB)\n",
  3926. ha->md_tmplt_hdr,
  3927. ha->md_template_size / 1024);
  3928. dma_free_coherent(&ha->pdev->dev,
  3929. ha->md_template_size,
  3930. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3931. ha->md_tmplt_hdr = NULL;
  3932. }
  3933. }
  3934. }
  3935. }
  3936. int
  3937. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3938. {
  3939. int rval;
  3940. struct qla_hw_data *ha = vha->hw;
  3941. qla82xx_idc_lock(ha);
  3942. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3943. if (rval) {
  3944. ql_log(ql_log_warn, vha, 0xb050,
  3945. "mbx set led config failed in %s\n", __func__);
  3946. goto exit;
  3947. }
  3948. ha->beacon_blink_led = 1;
  3949. exit:
  3950. qla82xx_idc_unlock(ha);
  3951. return rval;
  3952. }
  3953. int
  3954. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3955. {
  3956. int rval;
  3957. struct qla_hw_data *ha = vha->hw;
  3958. qla82xx_idc_lock(ha);
  3959. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3960. if (rval) {
  3961. ql_log(ql_log_warn, vha, 0xb051,
  3962. "mbx set led config failed in %s\n", __func__);
  3963. goto exit;
  3964. }
  3965. ha->beacon_blink_led = 0;
  3966. exit:
  3967. qla82xx_idc_unlock(ha);
  3968. return rval;
  3969. }
  3970. void
  3971. qla82xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  3972. {
  3973. struct qla_hw_data *ha = vha->hw;
  3974. if (!ha->allow_cna_fw_dump)
  3975. return;
  3976. scsi_block_requests(vha->host);
  3977. ha->flags.isp82xx_no_md_cap = 1;
  3978. qla82xx_idc_lock(ha);
  3979. qla82xx_set_reset_owner(vha);
  3980. qla82xx_idc_unlock(ha);
  3981. qla2x00_wait_for_chip_reset(vha);
  3982. scsi_unblock_requests(vha->host);
  3983. }