llcc-slice.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
  4. *
  5. */
  6. #include <linux/bitmap.h>
  7. #include <linux/bitops.h>
  8. #include <linux/device.h>
  9. #include <linux/io.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/mutex.h>
  13. #include <linux/of_device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/slab.h>
  16. #include <linux/soc/qcom/llcc-qcom.h>
  17. #define ACTIVATE BIT(0)
  18. #define DEACTIVATE BIT(1)
  19. #define ACT_CTRL_OPCODE_ACTIVATE BIT(0)
  20. #define ACT_CTRL_OPCODE_DEACTIVATE BIT(1)
  21. #define ACT_CTRL_ACT_TRIG BIT(0)
  22. #define ACT_CTRL_OPCODE_SHIFT 0x01
  23. #define ATTR1_PROBE_TARGET_WAYS_SHIFT 0x02
  24. #define ATTR1_FIXED_SIZE_SHIFT 0x03
  25. #define ATTR1_PRIORITY_SHIFT 0x04
  26. #define ATTR1_MAX_CAP_SHIFT 0x10
  27. #define ATTR0_RES_WAYS_MASK GENMASK(11, 0)
  28. #define ATTR0_BONUS_WAYS_MASK GENMASK(27, 16)
  29. #define ATTR0_BONUS_WAYS_SHIFT 0x10
  30. #define LLCC_STATUS_READ_DELAY 100
  31. #define CACHE_LINE_SIZE_SHIFT 6
  32. #define LLCC_COMMON_STATUS0 0x0003000c
  33. #define LLCC_LB_CNT_MASK GENMASK(31, 28)
  34. #define LLCC_LB_CNT_SHIFT 28
  35. #define MAX_CAP_TO_BYTES(n) (n * SZ_1K)
  36. #define LLCC_TRP_ACT_CTRLn(n) (n * SZ_4K)
  37. #define LLCC_TRP_STATUSn(n) (4 + n * SZ_4K)
  38. #define LLCC_TRP_ATTR0_CFGn(n) (0x21000 + SZ_8 * n)
  39. #define LLCC_TRP_ATTR1_CFGn(n) (0x21004 + SZ_8 * n)
  40. #define BANK_OFFSET_STRIDE 0x80000
  41. static struct llcc_drv_data *drv_data;
  42. static const struct regmap_config llcc_regmap_config = {
  43. .reg_bits = 32,
  44. .reg_stride = 4,
  45. .val_bits = 32,
  46. .fast_io = true,
  47. };
  48. /**
  49. * llcc_slice_getd - get llcc slice descriptor
  50. * @uid: usecase_id for the client
  51. *
  52. * A pointer to llcc slice descriptor will be returned on success and
  53. * and error pointer is returned on failure
  54. */
  55. struct llcc_slice_desc *llcc_slice_getd(u32 uid)
  56. {
  57. const struct llcc_slice_config *cfg;
  58. struct llcc_slice_desc *desc;
  59. u32 sz, count;
  60. cfg = drv_data->cfg;
  61. sz = drv_data->cfg_size;
  62. for (count = 0; cfg && count < sz; count++, cfg++)
  63. if (cfg->usecase_id == uid)
  64. break;
  65. if (count == sz || !cfg)
  66. return ERR_PTR(-ENODEV);
  67. desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  68. if (!desc)
  69. return ERR_PTR(-ENOMEM);
  70. desc->slice_id = cfg->slice_id;
  71. desc->slice_size = cfg->max_cap;
  72. return desc;
  73. }
  74. EXPORT_SYMBOL_GPL(llcc_slice_getd);
  75. /**
  76. * llcc_slice_putd - llcc slice descritpor
  77. * @desc: Pointer to llcc slice descriptor
  78. */
  79. void llcc_slice_putd(struct llcc_slice_desc *desc)
  80. {
  81. kfree(desc);
  82. }
  83. EXPORT_SYMBOL_GPL(llcc_slice_putd);
  84. static int llcc_update_act_ctrl(u32 sid,
  85. u32 act_ctrl_reg_val, u32 status)
  86. {
  87. u32 act_ctrl_reg;
  88. u32 status_reg;
  89. u32 slice_status;
  90. int ret;
  91. act_ctrl_reg = drv_data->bcast_off + LLCC_TRP_ACT_CTRLn(sid);
  92. status_reg = drv_data->bcast_off + LLCC_TRP_STATUSn(sid);
  93. /* Set the ACTIVE trigger */
  94. act_ctrl_reg_val |= ACT_CTRL_ACT_TRIG;
  95. ret = regmap_write(drv_data->regmap, act_ctrl_reg, act_ctrl_reg_val);
  96. if (ret)
  97. return ret;
  98. /* Clear the ACTIVE trigger */
  99. act_ctrl_reg_val &= ~ACT_CTRL_ACT_TRIG;
  100. ret = regmap_write(drv_data->regmap, act_ctrl_reg, act_ctrl_reg_val);
  101. if (ret)
  102. return ret;
  103. ret = regmap_read_poll_timeout(drv_data->regmap, status_reg,
  104. slice_status, !(slice_status & status),
  105. 0, LLCC_STATUS_READ_DELAY);
  106. return ret;
  107. }
  108. /**
  109. * llcc_slice_activate - Activate the llcc slice
  110. * @desc: Pointer to llcc slice descriptor
  111. *
  112. * A value of zero will be returned on success and a negative errno will
  113. * be returned in error cases
  114. */
  115. int llcc_slice_activate(struct llcc_slice_desc *desc)
  116. {
  117. int ret;
  118. u32 act_ctrl_val;
  119. mutex_lock(&drv_data->lock);
  120. if (test_bit(desc->slice_id, drv_data->bitmap)) {
  121. mutex_unlock(&drv_data->lock);
  122. return 0;
  123. }
  124. act_ctrl_val = ACT_CTRL_OPCODE_ACTIVATE << ACT_CTRL_OPCODE_SHIFT;
  125. ret = llcc_update_act_ctrl(desc->slice_id, act_ctrl_val,
  126. DEACTIVATE);
  127. if (ret) {
  128. mutex_unlock(&drv_data->lock);
  129. return ret;
  130. }
  131. __set_bit(desc->slice_id, drv_data->bitmap);
  132. mutex_unlock(&drv_data->lock);
  133. return ret;
  134. }
  135. EXPORT_SYMBOL_GPL(llcc_slice_activate);
  136. /**
  137. * llcc_slice_deactivate - Deactivate the llcc slice
  138. * @desc: Pointer to llcc slice descriptor
  139. *
  140. * A value of zero will be returned on success and a negative errno will
  141. * be returned in error cases
  142. */
  143. int llcc_slice_deactivate(struct llcc_slice_desc *desc)
  144. {
  145. u32 act_ctrl_val;
  146. int ret;
  147. mutex_lock(&drv_data->lock);
  148. if (!test_bit(desc->slice_id, drv_data->bitmap)) {
  149. mutex_unlock(&drv_data->lock);
  150. return 0;
  151. }
  152. act_ctrl_val = ACT_CTRL_OPCODE_DEACTIVATE << ACT_CTRL_OPCODE_SHIFT;
  153. ret = llcc_update_act_ctrl(desc->slice_id, act_ctrl_val,
  154. ACTIVATE);
  155. if (ret) {
  156. mutex_unlock(&drv_data->lock);
  157. return ret;
  158. }
  159. __clear_bit(desc->slice_id, drv_data->bitmap);
  160. mutex_unlock(&drv_data->lock);
  161. return ret;
  162. }
  163. EXPORT_SYMBOL_GPL(llcc_slice_deactivate);
  164. /**
  165. * llcc_get_slice_id - return the slice id
  166. * @desc: Pointer to llcc slice descriptor
  167. */
  168. int llcc_get_slice_id(struct llcc_slice_desc *desc)
  169. {
  170. return desc->slice_id;
  171. }
  172. EXPORT_SYMBOL_GPL(llcc_get_slice_id);
  173. /**
  174. * llcc_get_slice_size - return the slice id
  175. * @desc: Pointer to llcc slice descriptor
  176. */
  177. size_t llcc_get_slice_size(struct llcc_slice_desc *desc)
  178. {
  179. return desc->slice_size;
  180. }
  181. EXPORT_SYMBOL_GPL(llcc_get_slice_size);
  182. static int qcom_llcc_cfg_program(struct platform_device *pdev)
  183. {
  184. int i;
  185. u32 attr1_cfg;
  186. u32 attr0_cfg;
  187. u32 attr1_val;
  188. u32 attr0_val;
  189. u32 max_cap_cacheline;
  190. u32 sz;
  191. int ret;
  192. const struct llcc_slice_config *llcc_table;
  193. struct llcc_slice_desc desc;
  194. u32 bcast_off = drv_data->bcast_off;
  195. sz = drv_data->cfg_size;
  196. llcc_table = drv_data->cfg;
  197. for (i = 0; i < sz; i++) {
  198. attr1_cfg = bcast_off +
  199. LLCC_TRP_ATTR1_CFGn(llcc_table[i].slice_id);
  200. attr0_cfg = bcast_off +
  201. LLCC_TRP_ATTR0_CFGn(llcc_table[i].slice_id);
  202. attr1_val = llcc_table[i].cache_mode;
  203. attr1_val |= llcc_table[i].probe_target_ways <<
  204. ATTR1_PROBE_TARGET_WAYS_SHIFT;
  205. attr1_val |= llcc_table[i].fixed_size <<
  206. ATTR1_FIXED_SIZE_SHIFT;
  207. attr1_val |= llcc_table[i].priority <<
  208. ATTR1_PRIORITY_SHIFT;
  209. max_cap_cacheline = MAX_CAP_TO_BYTES(llcc_table[i].max_cap);
  210. /* LLCC instances can vary for each target.
  211. * The SW writes to broadcast register which gets propagated
  212. * to each llcc instace (llcc0,.. llccN).
  213. * Since the size of the memory is divided equally amongst the
  214. * llcc instances, we need to configure the max cap accordingly.
  215. */
  216. max_cap_cacheline = max_cap_cacheline / drv_data->num_banks;
  217. max_cap_cacheline >>= CACHE_LINE_SIZE_SHIFT;
  218. attr1_val |= max_cap_cacheline << ATTR1_MAX_CAP_SHIFT;
  219. attr0_val = llcc_table[i].res_ways & ATTR0_RES_WAYS_MASK;
  220. attr0_val |= llcc_table[i].bonus_ways << ATTR0_BONUS_WAYS_SHIFT;
  221. ret = regmap_write(drv_data->regmap, attr1_cfg, attr1_val);
  222. if (ret)
  223. return ret;
  224. ret = regmap_write(drv_data->regmap, attr0_cfg, attr0_val);
  225. if (ret)
  226. return ret;
  227. if (llcc_table[i].activate_on_init) {
  228. desc.slice_id = llcc_table[i].slice_id;
  229. ret = llcc_slice_activate(&desc);
  230. }
  231. }
  232. return ret;
  233. }
  234. int qcom_llcc_probe(struct platform_device *pdev,
  235. const struct llcc_slice_config *llcc_cfg, u32 sz)
  236. {
  237. u32 num_banks;
  238. struct device *dev = &pdev->dev;
  239. struct resource *res;
  240. void __iomem *base;
  241. int ret, i;
  242. drv_data = devm_kzalloc(dev, sizeof(*drv_data), GFP_KERNEL);
  243. if (!drv_data)
  244. return -ENOMEM;
  245. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  246. base = devm_ioremap_resource(&pdev->dev, res);
  247. if (IS_ERR(base))
  248. return PTR_ERR(base);
  249. drv_data->regmap = devm_regmap_init_mmio(dev, base,
  250. &llcc_regmap_config);
  251. if (IS_ERR(drv_data->regmap))
  252. return PTR_ERR(drv_data->regmap);
  253. ret = regmap_read(drv_data->regmap, LLCC_COMMON_STATUS0,
  254. &num_banks);
  255. if (ret)
  256. return ret;
  257. num_banks &= LLCC_LB_CNT_MASK;
  258. num_banks >>= LLCC_LB_CNT_SHIFT;
  259. drv_data->num_banks = num_banks;
  260. for (i = 0; i < sz; i++)
  261. if (llcc_cfg[i].slice_id > drv_data->max_slices)
  262. drv_data->max_slices = llcc_cfg[i].slice_id;
  263. drv_data->offsets = devm_kcalloc(dev, num_banks, sizeof(u32),
  264. GFP_KERNEL);
  265. if (!drv_data->offsets)
  266. return -ENOMEM;
  267. for (i = 0; i < num_banks; i++)
  268. drv_data->offsets[i] = i * BANK_OFFSET_STRIDE;
  269. drv_data->bcast_off = num_banks * BANK_OFFSET_STRIDE;
  270. drv_data->bitmap = devm_kcalloc(dev,
  271. BITS_TO_LONGS(drv_data->max_slices), sizeof(unsigned long),
  272. GFP_KERNEL);
  273. if (!drv_data->bitmap)
  274. return -ENOMEM;
  275. drv_data->cfg = llcc_cfg;
  276. drv_data->cfg_size = sz;
  277. mutex_init(&drv_data->lock);
  278. platform_set_drvdata(pdev, drv_data);
  279. return qcom_llcc_cfg_program(pdev);
  280. }
  281. EXPORT_SYMBOL_GPL(qcom_llcc_probe);
  282. MODULE_LICENSE("GPL v2");