dwc3-pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * dwc3-pci.c - PCI Specific glue layer
  4. *
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/slab.h>
  13. #include <linux/pci.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/gpio/consumer.h>
  18. #include <linux/gpio/machine.h>
  19. #include <linux/acpi.h>
  20. #include <linux/delay.h>
  21. #define PCI_DEVICE_ID_INTEL_BYT 0x0f37
  22. #define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
  23. #define PCI_DEVICE_ID_INTEL_BSW 0x22b7
  24. #define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
  25. #define PCI_DEVICE_ID_INTEL_SPTH 0xa130
  26. #define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
  27. #define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
  28. #define PCI_DEVICE_ID_INTEL_APL 0x5aaa
  29. #define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
  30. #define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
  31. #define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
  32. #define PCI_DEVICE_ID_INTEL_GLK 0x31aa
  33. #define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
  34. #define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
  35. #define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
  36. #define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
  37. #define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
  38. #define PCI_INTEL_BXT_FUNC_PMU_PWR 4
  39. #define PCI_INTEL_BXT_STATE_D0 0
  40. #define PCI_INTEL_BXT_STATE_D3 3
  41. #define GP_RWBAR 1
  42. #define GP_RWREG1 0xa0
  43. #define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
  44. /**
  45. * struct dwc3_pci - Driver private structure
  46. * @dwc3: child dwc3 platform_device
  47. * @pci: our link to PCI bus
  48. * @guid: _DSM GUID
  49. * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
  50. * @wakeup_work: work for asynchronous resume
  51. */
  52. struct dwc3_pci {
  53. struct platform_device *dwc3;
  54. struct pci_dev *pci;
  55. guid_t guid;
  56. unsigned int has_dsm_for_pm:1;
  57. struct work_struct wakeup_work;
  58. };
  59. static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
  60. static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
  61. static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
  62. { "reset-gpios", &reset_gpios, 1 },
  63. { "cs-gpios", &cs_gpios, 1 },
  64. { },
  65. };
  66. static struct gpiod_lookup_table platform_bytcr_gpios = {
  67. .dev_id = "0000:00:16.0",
  68. .table = {
  69. GPIO_LOOKUP("INT33FC:00", 54, "reset", GPIO_ACTIVE_HIGH),
  70. GPIO_LOOKUP("INT33FC:02", 14, "cs", GPIO_ACTIVE_HIGH),
  71. {}
  72. },
  73. };
  74. static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
  75. {
  76. void __iomem *reg;
  77. u32 value;
  78. reg = pcim_iomap(pci, GP_RWBAR, 0);
  79. if (!reg)
  80. return -ENOMEM;
  81. value = readl(reg + GP_RWREG1);
  82. if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
  83. goto unmap; /* ULPI refclk already enabled */
  84. value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
  85. writel(value, reg + GP_RWREG1);
  86. /* This comes from the Intel Android x86 tree w/o any explanation */
  87. msleep(100);
  88. unmap:
  89. pcim_iounmap(pci, reg);
  90. return 0;
  91. }
  92. static const struct property_entry dwc3_pci_intel_properties[] = {
  93. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  94. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  95. {}
  96. };
  97. static const struct property_entry dwc3_pci_mrfld_properties[] = {
  98. PROPERTY_ENTRY_STRING("dr_mode", "otg"),
  99. PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
  100. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  101. {}
  102. };
  103. static const struct property_entry dwc3_pci_amd_properties[] = {
  104. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  105. PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
  106. PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
  107. PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
  108. PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
  109. PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
  110. PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
  111. PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
  112. PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
  113. PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
  114. PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
  115. /* FIXME these quirks should be removed when AMD NL tapes out */
  116. PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
  117. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  118. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  119. PROPERTY_ENTRY_BOOL("snps,usb2-gadget-lpm-disable"),
  120. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  121. {}
  122. };
  123. static int dwc3_pci_quirks(struct dwc3_pci *dwc)
  124. {
  125. struct pci_dev *pdev = dwc->pci;
  126. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  127. if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
  128. pdev->device == PCI_DEVICE_ID_INTEL_BXT_M) {
  129. guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
  130. dwc->has_dsm_for_pm = true;
  131. }
  132. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
  133. struct gpio_desc *gpio;
  134. int ret;
  135. /* On BYT the FW does not always enable the refclock */
  136. ret = dwc3_byt_enable_ulpi_refclock(pdev);
  137. if (ret)
  138. return ret;
  139. ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
  140. acpi_dwc3_byt_gpios);
  141. if (ret)
  142. dev_dbg(&pdev->dev, "failed to add mapping table\n");
  143. /*
  144. * A lot of BYT devices lack ACPI resource entries for
  145. * the GPIOs, add a fallback mapping to the reference
  146. * design GPIOs which all boards seem to use.
  147. */
  148. gpiod_add_lookup_table(&platform_bytcr_gpios);
  149. /*
  150. * These GPIOs will turn on the USB2 PHY. Note that we have to
  151. * put the gpio descriptors again here because the phy driver
  152. * might want to grab them, too.
  153. */
  154. gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
  155. if (IS_ERR(gpio))
  156. return PTR_ERR(gpio);
  157. gpiod_set_value_cansleep(gpio, 1);
  158. gpiod_put(gpio);
  159. gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
  160. if (IS_ERR(gpio))
  161. return PTR_ERR(gpio);
  162. if (gpio) {
  163. gpiod_set_value_cansleep(gpio, 1);
  164. gpiod_put(gpio);
  165. usleep_range(10000, 11000);
  166. }
  167. }
  168. }
  169. return 0;
  170. }
  171. #ifdef CONFIG_PM
  172. static void dwc3_pci_resume_work(struct work_struct *work)
  173. {
  174. struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
  175. struct platform_device *dwc3 = dwc->dwc3;
  176. int ret;
  177. ret = pm_runtime_get_sync(&dwc3->dev);
  178. if (ret) {
  179. pm_runtime_put_sync_autosuspend(&dwc3->dev);
  180. return;
  181. }
  182. pm_runtime_mark_last_busy(&dwc3->dev);
  183. pm_runtime_put_sync_autosuspend(&dwc3->dev);
  184. }
  185. #endif
  186. static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
  187. {
  188. struct property_entry *p = (struct property_entry *)id->driver_data;
  189. struct dwc3_pci *dwc;
  190. struct resource res[2];
  191. int ret;
  192. struct device *dev = &pci->dev;
  193. ret = pcim_enable_device(pci);
  194. if (ret) {
  195. dev_err(dev, "failed to enable pci device\n");
  196. return -ENODEV;
  197. }
  198. pci_set_master(pci);
  199. dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
  200. if (!dwc)
  201. return -ENOMEM;
  202. dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
  203. if (!dwc->dwc3)
  204. return -ENOMEM;
  205. memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
  206. res[0].start = pci_resource_start(pci, 0);
  207. res[0].end = pci_resource_end(pci, 0);
  208. res[0].name = "dwc_usb3";
  209. res[0].flags = IORESOURCE_MEM;
  210. res[1].start = pci->irq;
  211. res[1].name = "dwc_usb3";
  212. res[1].flags = IORESOURCE_IRQ;
  213. ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
  214. if (ret) {
  215. dev_err(dev, "couldn't add resources to dwc3 device\n");
  216. goto err;
  217. }
  218. dwc->pci = pci;
  219. dwc->dwc3->dev.parent = dev;
  220. ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
  221. ret = platform_device_add_properties(dwc->dwc3, p);
  222. if (ret < 0)
  223. goto err;
  224. ret = dwc3_pci_quirks(dwc);
  225. if (ret)
  226. goto err;
  227. ret = platform_device_add(dwc->dwc3);
  228. if (ret) {
  229. dev_err(dev, "failed to register dwc3 device\n");
  230. goto err;
  231. }
  232. device_init_wakeup(dev, true);
  233. pci_set_drvdata(pci, dwc);
  234. pm_runtime_put(dev);
  235. #ifdef CONFIG_PM
  236. INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
  237. #endif
  238. return 0;
  239. err:
  240. platform_device_put(dwc->dwc3);
  241. return ret;
  242. }
  243. static void dwc3_pci_remove(struct pci_dev *pci)
  244. {
  245. struct dwc3_pci *dwc = pci_get_drvdata(pci);
  246. struct pci_dev *pdev = dwc->pci;
  247. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
  248. gpiod_remove_lookup_table(&platform_bytcr_gpios);
  249. #ifdef CONFIG_PM
  250. cancel_work_sync(&dwc->wakeup_work);
  251. #endif
  252. device_init_wakeup(&pci->dev, false);
  253. pm_runtime_get(&pci->dev);
  254. platform_device_unregister(dwc->dwc3);
  255. }
  256. static const struct pci_device_id dwc3_pci_id_table[] = {
  257. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
  258. (kernel_ulong_t) &dwc3_pci_intel_properties },
  259. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
  260. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  261. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
  262. (kernel_ulong_t) &dwc3_pci_mrfld_properties, },
  263. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
  264. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  265. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
  266. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  267. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
  268. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  269. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
  270. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  271. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
  272. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  273. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
  274. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  275. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
  276. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  277. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
  278. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  279. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
  280. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  281. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
  282. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  283. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
  284. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  285. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
  286. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  287. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
  288. (kernel_ulong_t) &dwc3_pci_intel_properties, },
  289. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
  290. (kernel_ulong_t) &dwc3_pci_amd_properties, },
  291. { } /* Terminating Entry */
  292. };
  293. MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
  294. #if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
  295. static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
  296. {
  297. union acpi_object *obj;
  298. union acpi_object tmp;
  299. union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
  300. if (!dwc->has_dsm_for_pm)
  301. return 0;
  302. tmp.type = ACPI_TYPE_INTEGER;
  303. tmp.integer.value = param;
  304. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
  305. 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
  306. if (!obj) {
  307. dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
  308. return -EIO;
  309. }
  310. ACPI_FREE(obj);
  311. return 0;
  312. }
  313. #endif /* CONFIG_PM || CONFIG_PM_SLEEP */
  314. #ifdef CONFIG_PM
  315. static int dwc3_pci_runtime_suspend(struct device *dev)
  316. {
  317. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  318. if (device_can_wakeup(dev))
  319. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  320. return -EBUSY;
  321. }
  322. static int dwc3_pci_runtime_resume(struct device *dev)
  323. {
  324. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  325. int ret;
  326. ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  327. if (ret)
  328. return ret;
  329. queue_work(pm_wq, &dwc->wakeup_work);
  330. return 0;
  331. }
  332. #endif /* CONFIG_PM */
  333. #ifdef CONFIG_PM_SLEEP
  334. static int dwc3_pci_suspend(struct device *dev)
  335. {
  336. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  337. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  338. }
  339. static int dwc3_pci_resume(struct device *dev)
  340. {
  341. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  342. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  343. }
  344. #endif /* CONFIG_PM_SLEEP */
  345. static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
  346. SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
  347. SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
  348. NULL)
  349. };
  350. static struct pci_driver dwc3_pci_driver = {
  351. .name = "dwc3-pci",
  352. .id_table = dwc3_pci_id_table,
  353. .probe = dwc3_pci_probe,
  354. .remove = dwc3_pci_remove,
  355. .driver = {
  356. .pm = &dwc3_pci_dev_pm_ops,
  357. }
  358. };
  359. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  360. MODULE_LICENSE("GPL v2");
  361. MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
  362. module_pci_driver(dwc3_pci_driver);