mtu3_core.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * mtu3_core.c - hardware access layer and gadget init/exit of
  4. * MediaTek usb3 Dual-Role Controller Driver
  5. *
  6. * Copyright (C) 2016 MediaTek Inc.
  7. *
  8. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  9. */
  10. #include <linux/dma-mapping.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/platform_device.h>
  16. #include "mtu3.h"
  17. static int ep_fifo_alloc(struct mtu3_ep *mep, u32 seg_size)
  18. {
  19. struct mtu3_fifo_info *fifo = mep->fifo;
  20. u32 num_bits = DIV_ROUND_UP(seg_size, MTU3_EP_FIFO_UNIT);
  21. u32 start_bit;
  22. /* ensure that @mep->fifo_seg_size is power of two */
  23. num_bits = roundup_pow_of_two(num_bits);
  24. if (num_bits > fifo->limit)
  25. return -EINVAL;
  26. mep->fifo_seg_size = num_bits * MTU3_EP_FIFO_UNIT;
  27. num_bits = num_bits * (mep->slot + 1);
  28. start_bit = bitmap_find_next_zero_area(fifo->bitmap,
  29. fifo->limit, 0, num_bits, 0);
  30. if (start_bit >= fifo->limit)
  31. return -EOVERFLOW;
  32. bitmap_set(fifo->bitmap, start_bit, num_bits);
  33. mep->fifo_size = num_bits * MTU3_EP_FIFO_UNIT;
  34. mep->fifo_addr = fifo->base + MTU3_EP_FIFO_UNIT * start_bit;
  35. dev_dbg(mep->mtu->dev, "%s fifo:%#x/%#x, start_bit: %d\n",
  36. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  37. return mep->fifo_addr;
  38. }
  39. static void ep_fifo_free(struct mtu3_ep *mep)
  40. {
  41. struct mtu3_fifo_info *fifo = mep->fifo;
  42. u32 addr = mep->fifo_addr;
  43. u32 bits = mep->fifo_size / MTU3_EP_FIFO_UNIT;
  44. u32 start_bit;
  45. if (unlikely(addr < fifo->base || bits > fifo->limit))
  46. return;
  47. start_bit = (addr - fifo->base) / MTU3_EP_FIFO_UNIT;
  48. bitmap_clear(fifo->bitmap, start_bit, bits);
  49. mep->fifo_size = 0;
  50. mep->fifo_seg_size = 0;
  51. dev_dbg(mep->mtu->dev, "%s size:%#x/%#x, start_bit: %d\n",
  52. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  53. }
  54. /* enable/disable U3D SS function */
  55. static inline void mtu3_ss_func_set(struct mtu3 *mtu, bool enable)
  56. {
  57. /* If usb3_en==0, LTSSM will go to SS.Disable state */
  58. if (enable)
  59. mtu3_setbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  60. else
  61. mtu3_clrbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  62. dev_dbg(mtu->dev, "USB3_EN = %d\n", !!enable);
  63. }
  64. /* set/clear U3D HS device soft connect */
  65. static inline void mtu3_hs_softconn_set(struct mtu3 *mtu, bool enable)
  66. {
  67. if (enable) {
  68. mtu3_setbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  69. SOFT_CONN | SUSPENDM_ENABLE);
  70. } else {
  71. mtu3_clrbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  72. SOFT_CONN | SUSPENDM_ENABLE);
  73. }
  74. dev_dbg(mtu->dev, "SOFTCONN = %d\n", !!enable);
  75. }
  76. /* only port0 of U2/U3 supports device mode */
  77. static int mtu3_device_enable(struct mtu3 *mtu)
  78. {
  79. void __iomem *ibase = mtu->ippc_base;
  80. u32 check_clk = 0;
  81. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  82. if (mtu->is_u3_ip) {
  83. check_clk = SSUSB_U3_MAC_RST_B_STS;
  84. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  85. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN |
  86. SSUSB_U3_PORT_HOST_SEL));
  87. }
  88. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0),
  89. (SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN |
  90. SSUSB_U2_PORT_HOST_SEL));
  91. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG) {
  92. mtu3_setbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  93. if (mtu->is_u3_ip)
  94. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  95. SSUSB_U3_PORT_DUAL_MODE);
  96. }
  97. return ssusb_check_clocks(mtu->ssusb, check_clk);
  98. }
  99. static void mtu3_device_disable(struct mtu3 *mtu)
  100. {
  101. void __iomem *ibase = mtu->ippc_base;
  102. if (mtu->is_u3_ip)
  103. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  104. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN));
  105. mtu3_setbits(ibase, SSUSB_U2_CTRL(0),
  106. SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN);
  107. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG) {
  108. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  109. if (mtu->is_u3_ip)
  110. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  111. SSUSB_U3_PORT_DUAL_MODE);
  112. }
  113. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  114. }
  115. /* reset U3D's device module. */
  116. static void mtu3_device_reset(struct mtu3 *mtu)
  117. {
  118. void __iomem *ibase = mtu->ippc_base;
  119. mtu3_setbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  120. udelay(1);
  121. mtu3_clrbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  122. }
  123. /* disable all interrupts */
  124. static void mtu3_intr_disable(struct mtu3 *mtu)
  125. {
  126. void __iomem *mbase = mtu->mac_base;
  127. /* Disable level 1 interrupts */
  128. mtu3_writel(mbase, U3D_LV1IECR, ~0x0);
  129. /* Disable endpoint interrupts */
  130. mtu3_writel(mbase, U3D_EPIECR, ~0x0);
  131. }
  132. static void mtu3_intr_status_clear(struct mtu3 *mtu)
  133. {
  134. void __iomem *mbase = mtu->mac_base;
  135. /* Clear EP0 and Tx/Rx EPn interrupts status */
  136. mtu3_writel(mbase, U3D_EPISR, ~0x0);
  137. /* Clear U2 USB common interrupts status */
  138. mtu3_writel(mbase, U3D_COMMON_USB_INTR, ~0x0);
  139. /* Clear U3 LTSSM interrupts status */
  140. mtu3_writel(mbase, U3D_LTSSM_INTR, ~0x0);
  141. /* Clear speed change interrupt status */
  142. mtu3_writel(mbase, U3D_DEV_LINK_INTR, ~0x0);
  143. }
  144. /* enable system global interrupt */
  145. static void mtu3_intr_enable(struct mtu3 *mtu)
  146. {
  147. void __iomem *mbase = mtu->mac_base;
  148. u32 value;
  149. /*Enable level 1 interrupts (BMU, QMU, MAC3, DMA, MAC2, EPCTL) */
  150. value = BMU_INTR | QMU_INTR | MAC3_INTR | MAC2_INTR | EP_CTRL_INTR;
  151. mtu3_writel(mbase, U3D_LV1IESR, value);
  152. /* Enable U2 common USB interrupts */
  153. value = SUSPEND_INTR | RESUME_INTR | RESET_INTR | LPM_RESUME_INTR;
  154. mtu3_writel(mbase, U3D_COMMON_USB_INTR_ENABLE, value);
  155. if (mtu->is_u3_ip) {
  156. /* Enable U3 LTSSM interrupts */
  157. value = HOT_RST_INTR | WARM_RST_INTR |
  158. ENTER_U3_INTR | EXIT_U3_INTR;
  159. mtu3_writel(mbase, U3D_LTSSM_INTR_ENABLE, value);
  160. }
  161. /* Enable QMU interrupts. */
  162. value = TXQ_CSERR_INT | TXQ_LENERR_INT | RXQ_CSERR_INT |
  163. RXQ_LENERR_INT | RXQ_ZLPERR_INT;
  164. mtu3_writel(mbase, U3D_QIESR1, value);
  165. /* Enable speed change interrupt */
  166. mtu3_writel(mbase, U3D_DEV_LINK_INTR_ENABLE, SSUSB_DEV_SPEED_CHG_INTR);
  167. }
  168. /* reset: u2 - data toggle, u3 - SeqN, flow control status etc */
  169. static void mtu3_ep_reset(struct mtu3_ep *mep)
  170. {
  171. struct mtu3 *mtu = mep->mtu;
  172. u32 rst_bit = EP_RST(mep->is_in, mep->epnum);
  173. mtu3_setbits(mtu->mac_base, U3D_EP_RST, rst_bit);
  174. mtu3_clrbits(mtu->mac_base, U3D_EP_RST, rst_bit);
  175. }
  176. /* set/clear the stall and toggle bits for non-ep0 */
  177. void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set)
  178. {
  179. struct mtu3 *mtu = mep->mtu;
  180. void __iomem *mbase = mtu->mac_base;
  181. u8 epnum = mep->epnum;
  182. u32 csr;
  183. if (mep->is_in) { /* TX */
  184. csr = mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)) & TX_W1C_BITS;
  185. if (set)
  186. csr |= TX_SENDSTALL;
  187. else
  188. csr = (csr & (~TX_SENDSTALL)) | TX_SENTSTALL;
  189. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr);
  190. } else { /* RX */
  191. csr = mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)) & RX_W1C_BITS;
  192. if (set)
  193. csr |= RX_SENDSTALL;
  194. else
  195. csr = (csr & (~RX_SENDSTALL)) | RX_SENTSTALL;
  196. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr);
  197. }
  198. if (!set) {
  199. mtu3_ep_reset(mep);
  200. mep->flags &= ~MTU3_EP_STALL;
  201. } else {
  202. mep->flags |= MTU3_EP_STALL;
  203. }
  204. dev_dbg(mtu->dev, "%s: %s\n", mep->name,
  205. set ? "SEND STALL" : "CLEAR STALL, with EP RESET");
  206. }
  207. void mtu3_dev_on_off(struct mtu3 *mtu, int is_on)
  208. {
  209. if (mtu->is_u3_ip && mtu->max_speed >= USB_SPEED_SUPER)
  210. mtu3_ss_func_set(mtu, is_on);
  211. else
  212. mtu3_hs_softconn_set(mtu, is_on);
  213. dev_info(mtu->dev, "gadget (%s) pullup D%s\n",
  214. usb_speed_string(mtu->max_speed), is_on ? "+" : "-");
  215. }
  216. void mtu3_start(struct mtu3 *mtu)
  217. {
  218. void __iomem *mbase = mtu->mac_base;
  219. dev_dbg(mtu->dev, "%s devctl 0x%x\n", __func__,
  220. mtu3_readl(mbase, U3D_DEVICE_CONTROL));
  221. mtu3_clrbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  222. /*
  223. * When disable U2 port, USB2_CSR's register will be reset to
  224. * default value after re-enable it again(HS is enabled by default).
  225. * So if force mac to work as FS, disable HS function.
  226. */
  227. if (mtu->max_speed == USB_SPEED_FULL)
  228. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  229. /* Initialize the default interrupts */
  230. mtu3_intr_enable(mtu);
  231. mtu->is_active = 1;
  232. if (mtu->softconnect)
  233. mtu3_dev_on_off(mtu, 1);
  234. }
  235. void mtu3_stop(struct mtu3 *mtu)
  236. {
  237. dev_dbg(mtu->dev, "%s\n", __func__);
  238. mtu3_intr_disable(mtu);
  239. mtu3_intr_status_clear(mtu);
  240. if (mtu->softconnect)
  241. mtu3_dev_on_off(mtu, 0);
  242. mtu->is_active = 0;
  243. mtu3_setbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  244. }
  245. /* for non-ep0 */
  246. int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
  247. int interval, int burst, int mult)
  248. {
  249. void __iomem *mbase = mtu->mac_base;
  250. int epnum = mep->epnum;
  251. u32 csr0, csr1, csr2;
  252. int fifo_sgsz, fifo_addr;
  253. int num_pkts;
  254. fifo_addr = ep_fifo_alloc(mep, mep->maxp);
  255. if (fifo_addr < 0) {
  256. dev_err(mtu->dev, "alloc ep fifo failed(%d)\n", mep->maxp);
  257. return -ENOMEM;
  258. }
  259. fifo_sgsz = ilog2(mep->fifo_seg_size);
  260. dev_dbg(mtu->dev, "%s fifosz: %x(%x/%x)\n", __func__, fifo_sgsz,
  261. mep->fifo_seg_size, mep->fifo_size);
  262. if (mep->is_in) {
  263. csr0 = TX_TXMAXPKTSZ(mep->maxp);
  264. csr0 |= TX_DMAREQEN;
  265. num_pkts = (burst + 1) * (mult + 1) - 1;
  266. csr1 = TX_SS_BURST(burst) | TX_SLOT(mep->slot);
  267. csr1 |= TX_MAX_PKT(num_pkts) | TX_MULT(mult);
  268. csr2 = TX_FIFOADDR(fifo_addr >> 4);
  269. csr2 |= TX_FIFOSEGSIZE(fifo_sgsz);
  270. switch (mep->type) {
  271. case USB_ENDPOINT_XFER_BULK:
  272. csr1 |= TX_TYPE(TYPE_BULK);
  273. break;
  274. case USB_ENDPOINT_XFER_ISOC:
  275. csr1 |= TX_TYPE(TYPE_ISO);
  276. csr2 |= TX_BINTERVAL(interval);
  277. break;
  278. case USB_ENDPOINT_XFER_INT:
  279. csr1 |= TX_TYPE(TYPE_INT);
  280. csr2 |= TX_BINTERVAL(interval);
  281. break;
  282. }
  283. /* Enable QMU Done interrupt */
  284. mtu3_setbits(mbase, U3D_QIESR0, QMU_TX_DONE_INT(epnum));
  285. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr0);
  286. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), csr1);
  287. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), csr2);
  288. dev_dbg(mtu->dev, "U3D_TX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  289. epnum, mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)),
  290. mtu3_readl(mbase, MU3D_EP_TXCR1(epnum)),
  291. mtu3_readl(mbase, MU3D_EP_TXCR2(epnum)));
  292. } else {
  293. csr0 = RX_RXMAXPKTSZ(mep->maxp);
  294. csr0 |= RX_DMAREQEN;
  295. num_pkts = (burst + 1) * (mult + 1) - 1;
  296. csr1 = RX_SS_BURST(burst) | RX_SLOT(mep->slot);
  297. csr1 |= RX_MAX_PKT(num_pkts) | RX_MULT(mult);
  298. csr2 = RX_FIFOADDR(fifo_addr >> 4);
  299. csr2 |= RX_FIFOSEGSIZE(fifo_sgsz);
  300. switch (mep->type) {
  301. case USB_ENDPOINT_XFER_BULK:
  302. csr1 |= RX_TYPE(TYPE_BULK);
  303. break;
  304. case USB_ENDPOINT_XFER_ISOC:
  305. csr1 |= RX_TYPE(TYPE_ISO);
  306. csr2 |= RX_BINTERVAL(interval);
  307. break;
  308. case USB_ENDPOINT_XFER_INT:
  309. csr1 |= RX_TYPE(TYPE_INT);
  310. csr2 |= RX_BINTERVAL(interval);
  311. break;
  312. }
  313. /*Enable QMU Done interrupt */
  314. mtu3_setbits(mbase, U3D_QIESR0, QMU_RX_DONE_INT(epnum));
  315. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr0);
  316. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), csr1);
  317. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), csr2);
  318. dev_dbg(mtu->dev, "U3D_RX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  319. epnum, mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)),
  320. mtu3_readl(mbase, MU3D_EP_RXCR1(epnum)),
  321. mtu3_readl(mbase, MU3D_EP_RXCR2(epnum)));
  322. }
  323. dev_dbg(mtu->dev, "csr0:%#x, csr1:%#x, csr2:%#x\n", csr0, csr1, csr2);
  324. dev_dbg(mtu->dev, "%s: %s, fifo-addr:%#x, fifo-size:%#x(%#x/%#x)\n",
  325. __func__, mep->name, mep->fifo_addr, mep->fifo_size,
  326. fifo_sgsz, mep->fifo_seg_size);
  327. return 0;
  328. }
  329. /* for non-ep0 */
  330. void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep)
  331. {
  332. void __iomem *mbase = mtu->mac_base;
  333. int epnum = mep->epnum;
  334. if (mep->is_in) {
  335. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), 0);
  336. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), 0);
  337. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), 0);
  338. mtu3_setbits(mbase, U3D_QIECR0, QMU_TX_DONE_INT(epnum));
  339. } else {
  340. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), 0);
  341. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), 0);
  342. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), 0);
  343. mtu3_setbits(mbase, U3D_QIECR0, QMU_RX_DONE_INT(epnum));
  344. }
  345. mtu3_ep_reset(mep);
  346. ep_fifo_free(mep);
  347. dev_dbg(mtu->dev, "%s: %s\n", __func__, mep->name);
  348. }
  349. /*
  350. * Two scenarios:
  351. * 1. when device IP supports SS, the fifo of EP0, TX EPs, RX EPs
  352. * are separated;
  353. * 2. when supports only HS, the fifo is shared for all EPs, and
  354. * the capability registers of @EPNTXFFSZ or @EPNRXFFSZ indicate
  355. * the total fifo size of non-ep0, and ep0's is fixed to 64B,
  356. * so the total fifo size is 64B + @EPNTXFFSZ;
  357. * Due to the first 64B should be reserved for EP0, non-ep0's fifo
  358. * starts from offset 64 and are divided into two equal parts for
  359. * TX or RX EPs for simplification.
  360. */
  361. static void get_ep_fifo_config(struct mtu3 *mtu)
  362. {
  363. struct mtu3_fifo_info *tx_fifo;
  364. struct mtu3_fifo_info *rx_fifo;
  365. u32 fifosize;
  366. if (mtu->is_u3_ip) {
  367. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  368. tx_fifo = &mtu->tx_fifo;
  369. tx_fifo->base = 0;
  370. tx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  371. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  372. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNRXFFSZ);
  373. rx_fifo = &mtu->rx_fifo;
  374. rx_fifo->base = 0;
  375. rx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  376. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  377. mtu->slot = MTU3_U3_IP_SLOT_DEFAULT;
  378. } else {
  379. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  380. tx_fifo = &mtu->tx_fifo;
  381. tx_fifo->base = MTU3_U2_IP_EP0_FIFO_SIZE;
  382. tx_fifo->limit = (fifosize / MTU3_EP_FIFO_UNIT) >> 1;
  383. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  384. rx_fifo = &mtu->rx_fifo;
  385. rx_fifo->base =
  386. tx_fifo->base + tx_fifo->limit * MTU3_EP_FIFO_UNIT;
  387. rx_fifo->limit = tx_fifo->limit;
  388. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  389. mtu->slot = MTU3_U2_IP_SLOT_DEFAULT;
  390. }
  391. dev_dbg(mtu->dev, "%s, TX: base-%d, limit-%d; RX: base-%d, limit-%d\n",
  392. __func__, tx_fifo->base, tx_fifo->limit,
  393. rx_fifo->base, rx_fifo->limit);
  394. }
  395. void mtu3_ep0_setup(struct mtu3 *mtu)
  396. {
  397. u32 maxpacket = mtu->g.ep0->maxpacket;
  398. u32 csr;
  399. dev_dbg(mtu->dev, "%s maxpacket: %d\n", __func__, maxpacket);
  400. csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR);
  401. csr &= ~EP0_MAXPKTSZ_MSK;
  402. csr |= EP0_MAXPKTSZ(maxpacket);
  403. csr &= EP0_W1C_BITS;
  404. mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
  405. /* Enable EP0 interrupt */
  406. mtu3_writel(mtu->mac_base, U3D_EPIESR, EP0ISR);
  407. }
  408. static int mtu3_mem_alloc(struct mtu3 *mtu)
  409. {
  410. void __iomem *mbase = mtu->mac_base;
  411. struct mtu3_ep *ep_array;
  412. int in_ep_num, out_ep_num;
  413. u32 cap_epinfo;
  414. int ret;
  415. int i;
  416. cap_epinfo = mtu3_readl(mbase, U3D_CAP_EPINFO);
  417. in_ep_num = CAP_TX_EP_NUM(cap_epinfo);
  418. out_ep_num = CAP_RX_EP_NUM(cap_epinfo);
  419. dev_info(mtu->dev, "fifosz/epnum: Tx=%#x/%d, Rx=%#x/%d\n",
  420. mtu3_readl(mbase, U3D_CAP_EPNTXFFSZ), in_ep_num,
  421. mtu3_readl(mbase, U3D_CAP_EPNRXFFSZ), out_ep_num);
  422. /* one for ep0, another is reserved */
  423. mtu->num_eps = min(in_ep_num, out_ep_num) + 1;
  424. ep_array = kcalloc(mtu->num_eps * 2, sizeof(*ep_array), GFP_KERNEL);
  425. if (ep_array == NULL)
  426. return -ENOMEM;
  427. mtu->ep_array = ep_array;
  428. mtu->in_eps = ep_array;
  429. mtu->out_eps = &ep_array[mtu->num_eps];
  430. /* ep0 uses in_eps[0], out_eps[0] is reserved */
  431. mtu->ep0 = mtu->in_eps;
  432. mtu->ep0->mtu = mtu;
  433. mtu->ep0->epnum = 0;
  434. for (i = 1; i < mtu->num_eps; i++) {
  435. struct mtu3_ep *mep = mtu->in_eps + i;
  436. mep->fifo = &mtu->tx_fifo;
  437. mep = mtu->out_eps + i;
  438. mep->fifo = &mtu->rx_fifo;
  439. }
  440. get_ep_fifo_config(mtu);
  441. ret = mtu3_qmu_init(mtu);
  442. if (ret)
  443. kfree(mtu->ep_array);
  444. return ret;
  445. }
  446. static void mtu3_mem_free(struct mtu3 *mtu)
  447. {
  448. mtu3_qmu_exit(mtu);
  449. kfree(mtu->ep_array);
  450. }
  451. static void mtu3_set_speed(struct mtu3 *mtu)
  452. {
  453. void __iomem *mbase = mtu->mac_base;
  454. if (!mtu->is_u3_ip && (mtu->max_speed > USB_SPEED_HIGH))
  455. mtu->max_speed = USB_SPEED_HIGH;
  456. if (mtu->max_speed == USB_SPEED_FULL) {
  457. /* disable U3 SS function */
  458. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  459. /* disable HS function */
  460. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  461. } else if (mtu->max_speed == USB_SPEED_HIGH) {
  462. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  463. /* HS/FS detected by HW */
  464. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  465. } else if (mtu->max_speed == USB_SPEED_SUPER) {
  466. mtu3_clrbits(mtu->ippc_base, SSUSB_U3_CTRL(0),
  467. SSUSB_U3_PORT_SSP_SPEED);
  468. }
  469. dev_info(mtu->dev, "max_speed: %s\n",
  470. usb_speed_string(mtu->max_speed));
  471. }
  472. static void mtu3_regs_init(struct mtu3 *mtu)
  473. {
  474. void __iomem *mbase = mtu->mac_base;
  475. /* be sure interrupts are disabled before registration of ISR */
  476. mtu3_intr_disable(mtu);
  477. mtu3_intr_status_clear(mtu);
  478. if (mtu->is_u3_ip) {
  479. /* disable LGO_U1/U2 by default */
  480. mtu3_clrbits(mbase, U3D_LINK_POWER_CONTROL,
  481. SW_U1_REQUEST_ENABLE | SW_U2_REQUEST_ENABLE);
  482. /* enable accept LGO_U1/U2 link command from host */
  483. mtu3_setbits(mbase, U3D_LINK_POWER_CONTROL,
  484. SW_U1_ACCEPT_ENABLE | SW_U2_ACCEPT_ENABLE);
  485. /* device responses to u3_exit from host automatically */
  486. mtu3_clrbits(mbase, U3D_LTSSM_CTRL, SOFT_U3_EXIT_EN);
  487. /* automatically build U2 link when U3 detect fail */
  488. mtu3_setbits(mbase, U3D_USB2_TEST_MODE, U2U3_AUTO_SWITCH);
  489. }
  490. mtu3_set_speed(mtu);
  491. /* delay about 0.1us from detecting reset to send chirp-K */
  492. mtu3_clrbits(mbase, U3D_LINK_RESET_INFO, WTCHRP_MSK);
  493. /* U2/U3 detected by HW */
  494. mtu3_writel(mbase, U3D_DEVICE_CONF, 0);
  495. /* enable QMU 16B checksum */
  496. mtu3_setbits(mbase, U3D_QCR0, QMU_CS16B_EN);
  497. /* vbus detected by HW */
  498. mtu3_clrbits(mbase, U3D_MISC_CTRL, VBUS_FRC_EN | VBUS_ON);
  499. }
  500. static irqreturn_t mtu3_link_isr(struct mtu3 *mtu)
  501. {
  502. void __iomem *mbase = mtu->mac_base;
  503. enum usb_device_speed udev_speed;
  504. u32 maxpkt = 64;
  505. u32 link;
  506. u32 speed;
  507. link = mtu3_readl(mbase, U3D_DEV_LINK_INTR);
  508. link &= mtu3_readl(mbase, U3D_DEV_LINK_INTR_ENABLE);
  509. mtu3_writel(mbase, U3D_DEV_LINK_INTR, link); /* W1C */
  510. dev_dbg(mtu->dev, "=== LINK[%x] ===\n", link);
  511. if (!(link & SSUSB_DEV_SPEED_CHG_INTR))
  512. return IRQ_NONE;
  513. speed = SSUSB_DEV_SPEED(mtu3_readl(mbase, U3D_DEVICE_CONF));
  514. switch (speed) {
  515. case MTU3_SPEED_FULL:
  516. udev_speed = USB_SPEED_FULL;
  517. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  518. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  519. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  520. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  521. LPM_BESL_STALL | LPM_BESLD_STALL);
  522. break;
  523. case MTU3_SPEED_HIGH:
  524. udev_speed = USB_SPEED_HIGH;
  525. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  526. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  527. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  528. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  529. LPM_BESL_STALL | LPM_BESLD_STALL);
  530. break;
  531. case MTU3_SPEED_SUPER:
  532. udev_speed = USB_SPEED_SUPER;
  533. maxpkt = 512;
  534. break;
  535. case MTU3_SPEED_SUPER_PLUS:
  536. udev_speed = USB_SPEED_SUPER_PLUS;
  537. maxpkt = 512;
  538. break;
  539. default:
  540. udev_speed = USB_SPEED_UNKNOWN;
  541. break;
  542. }
  543. dev_dbg(mtu->dev, "%s: %s\n", __func__, usb_speed_string(udev_speed));
  544. mtu->g.speed = udev_speed;
  545. mtu->g.ep0->maxpacket = maxpkt;
  546. mtu->ep0_state = MU3D_EP0_STATE_SETUP;
  547. if (udev_speed == USB_SPEED_UNKNOWN)
  548. mtu3_gadget_disconnect(mtu);
  549. else
  550. mtu3_ep0_setup(mtu);
  551. return IRQ_HANDLED;
  552. }
  553. static irqreturn_t mtu3_u3_ltssm_isr(struct mtu3 *mtu)
  554. {
  555. void __iomem *mbase = mtu->mac_base;
  556. u32 ltssm;
  557. ltssm = mtu3_readl(mbase, U3D_LTSSM_INTR);
  558. ltssm &= mtu3_readl(mbase, U3D_LTSSM_INTR_ENABLE);
  559. mtu3_writel(mbase, U3D_LTSSM_INTR, ltssm); /* W1C */
  560. dev_dbg(mtu->dev, "=== LTSSM[%x] ===\n", ltssm);
  561. if (ltssm & (HOT_RST_INTR | WARM_RST_INTR))
  562. mtu3_gadget_reset(mtu);
  563. if (ltssm & VBUS_FALL_INTR) {
  564. mtu3_ss_func_set(mtu, false);
  565. mtu3_gadget_reset(mtu);
  566. }
  567. if (ltssm & VBUS_RISE_INTR)
  568. mtu3_ss_func_set(mtu, true);
  569. if (ltssm & EXIT_U3_INTR)
  570. mtu3_gadget_resume(mtu);
  571. if (ltssm & ENTER_U3_INTR)
  572. mtu3_gadget_suspend(mtu);
  573. return IRQ_HANDLED;
  574. }
  575. static irqreturn_t mtu3_u2_common_isr(struct mtu3 *mtu)
  576. {
  577. void __iomem *mbase = mtu->mac_base;
  578. u32 u2comm;
  579. u2comm = mtu3_readl(mbase, U3D_COMMON_USB_INTR);
  580. u2comm &= mtu3_readl(mbase, U3D_COMMON_USB_INTR_ENABLE);
  581. mtu3_writel(mbase, U3D_COMMON_USB_INTR, u2comm); /* W1C */
  582. dev_dbg(mtu->dev, "=== U2COMM[%x] ===\n", u2comm);
  583. if (u2comm & SUSPEND_INTR)
  584. mtu3_gadget_suspend(mtu);
  585. if (u2comm & RESUME_INTR)
  586. mtu3_gadget_resume(mtu);
  587. if (u2comm & RESET_INTR)
  588. mtu3_gadget_reset(mtu);
  589. if (u2comm & LPM_RESUME_INTR) {
  590. if (!(mtu3_readl(mbase, U3D_POWER_MANAGEMENT) & LPM_HRWE))
  591. mtu3_setbits(mbase, U3D_USB20_MISC_CONTROL,
  592. LPM_U3_ACK_EN);
  593. }
  594. return IRQ_HANDLED;
  595. }
  596. static irqreturn_t mtu3_irq(int irq, void *data)
  597. {
  598. struct mtu3 *mtu = (struct mtu3 *)data;
  599. unsigned long flags;
  600. u32 level1;
  601. spin_lock_irqsave(&mtu->lock, flags);
  602. /* U3D_LV1ISR is RU */
  603. level1 = mtu3_readl(mtu->mac_base, U3D_LV1ISR);
  604. level1 &= mtu3_readl(mtu->mac_base, U3D_LV1IER);
  605. if (level1 & EP_CTRL_INTR)
  606. mtu3_link_isr(mtu);
  607. if (level1 & MAC2_INTR)
  608. mtu3_u2_common_isr(mtu);
  609. if (level1 & MAC3_INTR)
  610. mtu3_u3_ltssm_isr(mtu);
  611. if (level1 & BMU_INTR)
  612. mtu3_ep0_isr(mtu);
  613. if (level1 & QMU_INTR)
  614. mtu3_qmu_isr(mtu);
  615. spin_unlock_irqrestore(&mtu->lock, flags);
  616. return IRQ_HANDLED;
  617. }
  618. static int mtu3_hw_init(struct mtu3 *mtu)
  619. {
  620. u32 cap_dev;
  621. int ret;
  622. mtu->hw_version = mtu3_readl(mtu->ippc_base, U3D_SSUSB_HW_ID);
  623. cap_dev = mtu3_readl(mtu->ippc_base, U3D_SSUSB_IP_DEV_CAP);
  624. mtu->is_u3_ip = !!SSUSB_IP_DEV_U3_PORT_NUM(cap_dev);
  625. dev_info(mtu->dev, "IP version 0x%x(%s IP)\n", mtu->hw_version,
  626. mtu->is_u3_ip ? "U3" : "U2");
  627. mtu3_device_reset(mtu);
  628. ret = mtu3_device_enable(mtu);
  629. if (ret) {
  630. dev_err(mtu->dev, "device enable failed %d\n", ret);
  631. return ret;
  632. }
  633. ret = mtu3_mem_alloc(mtu);
  634. if (ret)
  635. return -ENOMEM;
  636. mtu3_regs_init(mtu);
  637. return 0;
  638. }
  639. static void mtu3_hw_exit(struct mtu3 *mtu)
  640. {
  641. mtu3_device_disable(mtu);
  642. mtu3_mem_free(mtu);
  643. }
  644. /**
  645. * we set 32-bit DMA mask by default, here check whether the controller
  646. * supports 36-bit DMA or not, if it does, set 36-bit DMA mask.
  647. */
  648. static int mtu3_set_dma_mask(struct mtu3 *mtu)
  649. {
  650. struct device *dev = mtu->dev;
  651. bool is_36bit = false;
  652. int ret = 0;
  653. u32 value;
  654. value = mtu3_readl(mtu->mac_base, U3D_MISC_CTRL);
  655. if (value & DMA_ADDR_36BIT) {
  656. is_36bit = true;
  657. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  658. /* If set 36-bit DMA mask fails, fall back to 32-bit DMA mask */
  659. if (ret) {
  660. is_36bit = false;
  661. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  662. }
  663. }
  664. dev_info(dev, "dma mask: %s bits\n", is_36bit ? "36" : "32");
  665. return ret;
  666. }
  667. int ssusb_gadget_init(struct ssusb_mtk *ssusb)
  668. {
  669. struct device *dev = ssusb->dev;
  670. struct platform_device *pdev = to_platform_device(dev);
  671. struct mtu3 *mtu = NULL;
  672. struct resource *res;
  673. int ret = -ENOMEM;
  674. mtu = devm_kzalloc(dev, sizeof(struct mtu3), GFP_KERNEL);
  675. if (mtu == NULL)
  676. return -ENOMEM;
  677. mtu->irq = platform_get_irq(pdev, 0);
  678. if (mtu->irq < 0) {
  679. dev_err(dev, "fail to get irq number\n");
  680. return mtu->irq;
  681. }
  682. dev_info(dev, "irq %d\n", mtu->irq);
  683. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac");
  684. mtu->mac_base = devm_ioremap_resource(dev, res);
  685. if (IS_ERR(mtu->mac_base)) {
  686. dev_err(dev, "error mapping memory for dev mac\n");
  687. return PTR_ERR(mtu->mac_base);
  688. }
  689. spin_lock_init(&mtu->lock);
  690. mtu->dev = dev;
  691. mtu->ippc_base = ssusb->ippc_base;
  692. ssusb->mac_base = mtu->mac_base;
  693. ssusb->u3d = mtu;
  694. mtu->ssusb = ssusb;
  695. mtu->max_speed = usb_get_maximum_speed(dev);
  696. /* check the max_speed parameter */
  697. switch (mtu->max_speed) {
  698. case USB_SPEED_FULL:
  699. case USB_SPEED_HIGH:
  700. case USB_SPEED_SUPER:
  701. case USB_SPEED_SUPER_PLUS:
  702. break;
  703. default:
  704. dev_err(dev, "invalid max_speed: %s\n",
  705. usb_speed_string(mtu->max_speed));
  706. /* fall through */
  707. case USB_SPEED_UNKNOWN:
  708. /* default as SSP */
  709. mtu->max_speed = USB_SPEED_SUPER_PLUS;
  710. break;
  711. }
  712. dev_dbg(dev, "mac_base=0x%p, ippc_base=0x%p\n",
  713. mtu->mac_base, mtu->ippc_base);
  714. ret = mtu3_hw_init(mtu);
  715. if (ret) {
  716. dev_err(dev, "mtu3 hw init failed:%d\n", ret);
  717. return ret;
  718. }
  719. ret = mtu3_set_dma_mask(mtu);
  720. if (ret) {
  721. dev_err(dev, "mtu3 set dma_mask failed:%d\n", ret);
  722. goto dma_mask_err;
  723. }
  724. ret = devm_request_irq(dev, mtu->irq, mtu3_irq, 0, dev_name(dev), mtu);
  725. if (ret) {
  726. dev_err(dev, "request irq %d failed!\n", mtu->irq);
  727. goto irq_err;
  728. }
  729. device_init_wakeup(dev, true);
  730. ret = mtu3_gadget_setup(mtu);
  731. if (ret) {
  732. dev_err(dev, "mtu3 gadget init failed:%d\n", ret);
  733. goto gadget_err;
  734. }
  735. /* init as host mode, power down device IP for power saving */
  736. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG)
  737. mtu3_stop(mtu);
  738. dev_dbg(dev, " %s() done...\n", __func__);
  739. return 0;
  740. gadget_err:
  741. device_init_wakeup(dev, false);
  742. dma_mask_err:
  743. irq_err:
  744. mtu3_hw_exit(mtu);
  745. ssusb->u3d = NULL;
  746. dev_err(dev, " %s() fail...\n", __func__);
  747. return ret;
  748. }
  749. void ssusb_gadget_exit(struct ssusb_mtk *ssusb)
  750. {
  751. struct mtu3 *mtu = ssusb->u3d;
  752. mtu3_gadget_cleanup(mtu);
  753. device_init_wakeup(ssusb->dev, false);
  754. mtu3_hw_exit(mtu);
  755. }