ddr.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  4. *
  5. * Based on RAM init sequence by Piotr Dymacz <pepe2k@gmail.com>
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/addrspace.h>
  10. #include <asm/types.h>
  11. #include <mach/ar71xx_regs.h>
  12. #include <mach/ath79.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. enum {
  15. AR934X_SDRAM = 0,
  16. AR934X_DDR1,
  17. AR934X_DDR2,
  18. };
  19. struct ar934x_mem_config {
  20. u32 config1;
  21. u32 config2;
  22. u32 mode;
  23. u32 extmode;
  24. u32 tap;
  25. };
  26. static const struct ar934x_mem_config ar934x_mem_config[] = {
  27. [AR934X_SDRAM] = { 0x7fbe8cd0, 0x959f66a8, 0x33, 0, 0x1f1f },
  28. [AR934X_DDR1] = { 0x7fd48cd0, 0x99d0e6a8, 0x33, 0, 0x14 },
  29. [AR934X_DDR2] = { 0xc7d48cd0, 0x9dd0e6a8, 0x33, 0, 0x10012 },
  30. };
  31. void ar934x_ddr_init(const u16 cpu_mhz, const u16 ddr_mhz, const u16 ahb_mhz)
  32. {
  33. void __iomem *ddr_regs;
  34. const struct ar934x_mem_config *memcfg;
  35. int memtype;
  36. u32 reg, cycle, ctl;
  37. ddr_regs = map_physmem(AR71XX_DDR_CTRL_BASE, AR71XX_DDR_CTRL_SIZE,
  38. MAP_NOCACHE);
  39. reg = ath79_get_bootstrap();
  40. if (reg & AR934X_BOOTSTRAP_SDRAM_DISABLED) { /* DDR */
  41. if (reg & AR934X_BOOTSTRAP_DDR1) { /* DDR 1 */
  42. memtype = AR934X_DDR1;
  43. cycle = 0xffff;
  44. } else { /* DDR 2 */
  45. memtype = AR934X_DDR2;
  46. if (gd->arch.rev) {
  47. ctl = BIT(6); /* Undocumented bit :-( */
  48. if (reg & BIT(3))
  49. cycle = 0xff;
  50. else
  51. cycle = 0xffff;
  52. } else {
  53. /* Force DDR2/x16 configuratio on old chips. */
  54. ctl = 0;
  55. cycle = 0xffff; /* DDR2 16bit */
  56. }
  57. writel(0xe59, ddr_regs + AR934X_DDR_REG_DDR2_CONFIG);
  58. udelay(100);
  59. writel(0x10, ddr_regs + AR71XX_DDR_REG_CONTROL);
  60. udelay(10);
  61. writel(0x20, ddr_regs + AR71XX_DDR_REG_CONTROL);
  62. udelay(10);
  63. writel(ctl, ddr_regs + AR934X_DDR_REG_CTL_CONF);
  64. udelay(10);
  65. }
  66. } else { /* SDRAM */
  67. memtype = AR934X_SDRAM;
  68. cycle = 0xffffffff;
  69. writel(0x13b, ddr_regs + AR934X_DDR_REG_CTL_CONF);
  70. udelay(100);
  71. /* Undocumented register */
  72. writel(0x13b, ddr_regs + 0x118);
  73. udelay(100);
  74. }
  75. memcfg = &ar934x_mem_config[memtype];
  76. writel(memcfg->config1, ddr_regs + AR71XX_DDR_REG_CONFIG);
  77. udelay(100);
  78. writel(memcfg->config2, ddr_regs + AR71XX_DDR_REG_CONFIG2);
  79. udelay(100);
  80. writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
  81. udelay(10);
  82. writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_MODE);
  83. mdelay(1);
  84. writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
  85. udelay(10);
  86. if (memtype == AR934X_DDR2) {
  87. writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_EMR);
  88. udelay(100);
  89. writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
  90. udelay(10);
  91. }
  92. if (memtype != AR934X_SDRAM)
  93. writel(0x402, ddr_regs + AR71XX_DDR_REG_EMR);
  94. udelay(100);
  95. writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
  96. udelay(10);
  97. writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
  98. udelay(10);
  99. writel(memcfg->mode, ddr_regs + AR71XX_DDR_REG_MODE);
  100. udelay(100);
  101. writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
  102. udelay(10);
  103. writel(0x412c /* FIXME */, ddr_regs + AR71XX_DDR_REG_REFRESH);
  104. udelay(100);
  105. writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL0);
  106. writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL1);
  107. if (memtype != AR934X_SDRAM) {
  108. if ((gd->arch.rev && (reg & BIT(3))) || !gd->arch.rev) {
  109. writel(memcfg->tap,
  110. ddr_regs + AR934X_DDR_REG_TAP_CTRL2);
  111. writel(memcfg->tap,
  112. ddr_regs + AR934X_DDR_REG_TAP_CTRL3);
  113. }
  114. }
  115. writel(cycle, ddr_regs + AR71XX_DDR_REG_RD_CYCLE);
  116. udelay(100);
  117. writel(0x74444444, ddr_regs + AR934X_DDR_REG_BURST);
  118. udelay(100);
  119. writel(0x222, ddr_regs + AR934X_DDR_REG_BURST2);
  120. udelay(100);
  121. writel(0xfffff, ddr_regs + AR934X_DDR_REG_TIMEOUT_MAX);
  122. udelay(100);
  123. }
  124. void ddr_tap_tuning(void)
  125. {
  126. }