meesc.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2007-2008
  4. * Stelian Pop <stelian@popies.net>
  5. * Lead Tech Design <www.leadtechdesign.com>
  6. *
  7. * (C) Copyright 2009-2015
  8. * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
  9. * esd electronic system design gmbh <www.esd.eu>
  10. */
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/gpio.h>
  14. #include <asm/mach-types.h>
  15. #include <asm/setup.h>
  16. #include <asm/arch/at91sam9_smc.h>
  17. #include <asm/arch/at91_common.h>
  18. #include <asm/arch/at91_pmc.h>
  19. #include <asm/arch/at91_rstc.h>
  20. #include <asm/arch/at91_matrix.h>
  21. #include <asm/arch/at91_pio.h>
  22. #include <asm/arch/clk.h>
  23. #include <netdev.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. /*
  26. * Miscelaneous platform dependent initialisations
  27. */
  28. #ifdef CONFIG_REVISION_TAG
  29. static int hw_rev = -1; /* hardware revision */
  30. int get_hw_rev(void)
  31. {
  32. if (hw_rev >= 0)
  33. return hw_rev;
  34. hw_rev = at91_get_pio_value(AT91_PIO_PORTB, 19);
  35. hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 20) << 1;
  36. hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 21) << 2;
  37. hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 22) << 3;
  38. if (hw_rev == 15)
  39. hw_rev = 0;
  40. return hw_rev;
  41. }
  42. #endif /* CONFIG_REVISION_TAG */
  43. #ifdef CONFIG_CMD_NAND
  44. static void meesc_nand_hw_init(void)
  45. {
  46. unsigned long csa;
  47. at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
  48. at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
  49. /* Enable CS3 */
  50. csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
  51. writel(csa, &matrix->csa[0]);
  52. /* Configure SMC CS3 for NAND/SmartMedia */
  53. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
  54. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(2),
  55. &smc->cs[3].setup);
  56. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
  57. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
  58. &smc->cs[3].pulse);
  59. writel(AT91_SMC_CYCLE_NWE(6) | AT91_SMC_CYCLE_NRD(6),
  60. &smc->cs[3].cycle);
  61. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  62. AT91_SMC_MODE_EXNW_DISABLE |
  63. AT91_SMC_MODE_DBW_8 |
  64. AT91_SMC_MODE_TDF_CYCLE(12),
  65. &smc->cs[3].mode);
  66. /* Configure RDY/BSY */
  67. gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
  68. /* Enable NandFlash */
  69. gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  70. }
  71. #endif /* CONFIG_CMD_NAND */
  72. #ifdef CONFIG_MACB
  73. static void meesc_macb_hw_init(void)
  74. {
  75. at91_periph_clk_enable(ATMEL_ID_EMAC);
  76. at91_macb_hw_init();
  77. }
  78. #endif
  79. /*
  80. * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
  81. * controller debugging
  82. * The ET1100 is located at physical address 0x70000000
  83. * Its process memory is located at physical address 0x70001000
  84. */
  85. static void meesc_ethercat_hw_init(void)
  86. {
  87. at91_smc_t *smc1 = (at91_smc_t *) ATMEL_BASE_SMC1;
  88. /* Configure SMC EBI1_CS0 for EtherCAT */
  89. writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
  90. AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
  91. &smc1->cs[0].setup);
  92. writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(9) |
  93. AT91_SMC_PULSE_NRD(5) | AT91_SMC_PULSE_NCS_RD(9),
  94. &smc1->cs[0].pulse);
  95. writel(AT91_SMC_CYCLE_NWE(10) | AT91_SMC_CYCLE_NRD(6),
  96. &smc1->cs[0].cycle);
  97. /*
  98. * Configure behavior at external wait signal, byte-select mode, 16 bit
  99. * data bus width, none data float wait states and TDF optimization
  100. */
  101. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_EXNW_READY |
  102. AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_TDF_CYCLE(0) |
  103. AT91_SMC_MODE_TDF, &smc1->cs[0].mode);
  104. /* Configure RDY/BSY */
  105. at91_set_b_periph(AT91_PIO_PORTE, 20, 0); /* EBI1_NWAIT */
  106. }
  107. int dram_init(void)
  108. {
  109. /* dram_init must store complete ramsize in gd->ram_size */
  110. gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
  111. PHYS_SDRAM_SIZE);
  112. return 0;
  113. }
  114. int dram_init_banksize(void)
  115. {
  116. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  117. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  118. return 0;
  119. }
  120. int board_eth_init(bd_t *bis)
  121. {
  122. int rc = 0;
  123. #ifdef CONFIG_MACB
  124. rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
  125. #endif
  126. return rc;
  127. }
  128. #ifdef CONFIG_DISPLAY_BOARDINFO
  129. int checkboard(void)
  130. {
  131. char str[32];
  132. u_char hw_type; /* hardware type */
  133. /* read the "Type" register of the ET1100 controller */
  134. hw_type = readb(CONFIG_ET1100_BASE);
  135. switch (hw_type) {
  136. case 0x11:
  137. case 0x3F:
  138. /* ET1100 present, arch number of MEESC-Board */
  139. gd->bd->bi_arch_number = MACH_TYPE_MEESC;
  140. puts("Board: CAN-EtherCAT Gateway");
  141. break;
  142. case 0xFF:
  143. /* no ET1100 present, arch number of EtherCAN/2-Board */
  144. gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
  145. puts("Board: EtherCAN/2 Gateway");
  146. /* switch on LED1D */
  147. at91_set_pio_output(AT91_PIO_PORTB, 12, 1);
  148. break;
  149. default:
  150. /* assume, no ET1100 present, arch number of EtherCAN/2-Board */
  151. gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
  152. printf("ERROR! Read invalid hw_type: %02X\n", hw_type);
  153. puts("Board: EtherCAN/2 Gateway");
  154. break;
  155. }
  156. if (env_get_f("serial#", str, sizeof(str)) > 0) {
  157. puts(", serial# ");
  158. puts(str);
  159. }
  160. #ifdef CONFIG_REVISION_TAG
  161. printf("\nHardware-revision: 1.%d\n", get_hw_rev());
  162. #endif
  163. printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
  164. return 0;
  165. }
  166. #endif /* CONFIG_DISPLAY_BOARDINFO */
  167. #ifdef CONFIG_SERIAL_TAG
  168. void get_board_serial(struct tag_serialnr *serialnr)
  169. {
  170. char *str;
  171. char *serial = env_get("serial#");
  172. if (serial) {
  173. str = strchr(serial, '_');
  174. if (str && (strlen(str) >= 4)) {
  175. serialnr->high = (*(str + 1) << 8) | *(str + 2);
  176. serialnr->low = simple_strtoul(str + 3, NULL, 16);
  177. }
  178. } else {
  179. serialnr->high = 0;
  180. serialnr->low = 0;
  181. }
  182. }
  183. #endif
  184. #ifdef CONFIG_REVISION_TAG
  185. u32 get_board_rev(void)
  186. {
  187. return hw_rev | 0x100;
  188. }
  189. #endif
  190. #ifdef CONFIG_MISC_INIT_R
  191. int misc_init_r(void)
  192. {
  193. char *str;
  194. char buf[32];
  195. at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
  196. /*
  197. * Normally the processor clock has a divisor of 2.
  198. * In some cases this this needs to be set to 4.
  199. * Check the user has set environment mdiv to 4 to change the divisor.
  200. */
  201. str = env_get("mdiv");
  202. if (str && (strcmp(str, "4") == 0)) {
  203. writel((readl(&pmc->mckr) & ~AT91_PMC_MDIV) |
  204. AT91SAM9_PMC_MDIV_4, &pmc->mckr);
  205. at91_clock_init(CONFIG_SYS_AT91_MAIN_CLOCK);
  206. serial_setbrg();
  207. /* Notify the user that the clock is not default */
  208. printf("Setting master clock to %s MHz\n",
  209. strmhz(buf, get_mck_clk_rate()));
  210. }
  211. return 0;
  212. }
  213. #endif /* CONFIG_MISC_INIT_R */
  214. int board_early_init_f(void)
  215. {
  216. at91_periph_clk_enable(ATMEL_ID_UHP);
  217. return 0;
  218. }
  219. int board_init(void)
  220. {
  221. /* initialize ET1100 Controller */
  222. meesc_ethercat_hw_init();
  223. /* adress of boot parameters */
  224. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  225. #ifdef CONFIG_CMD_NAND
  226. meesc_nand_hw_init();
  227. #endif
  228. #ifdef CONFIG_MACB
  229. meesc_macb_hw_init();
  230. #endif
  231. #ifdef CONFIG_AT91_CAN
  232. at91_can_hw_init();
  233. #endif
  234. #ifdef CONFIG_USB_OHCI_NEW
  235. at91_uhp_hw_init();
  236. #endif
  237. return 0;
  238. }