mx53ppd.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2017 General Electric Company
  4. *
  5. * Based on board/freescale/mx53loco/mx53loco.c:
  6. *
  7. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  8. * Jason Liu <r64343@freescale.com>
  9. */
  10. #include <common.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/sys_proto.h>
  14. #include <asm/arch/crm_regs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/iomux-mx53.h>
  17. #include <asm/arch/clock.h>
  18. #include <linux/errno.h>
  19. #include <asm/mach-imx/mxc_i2c.h>
  20. #include <asm/mach-imx/mx5_video.h>
  21. #include <environment.h>
  22. #include <netdev.h>
  23. #include <i2c.h>
  24. #include <mmc.h>
  25. #include <fsl_esdhc.h>
  26. #include <asm/gpio.h>
  27. #include <power/pmic.h>
  28. #include <dialog_pmic.h>
  29. #include <fsl_pmic.h>
  30. #include <linux/fb.h>
  31. #include <ipu_pixfmt.h>
  32. #include <watchdog.h>
  33. #include "ppd_gpio.h"
  34. #include <stdlib.h>
  35. #include "../../ge/common/ge_common.h"
  36. #include "../../ge/common/vpd_reader.h"
  37. #define MX53PPD_LCD_POWER IMX_GPIO_NR(3, 24)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /* Index of I2C1, SEGMENT 1 (see CONFIG_SYS_I2C_BUSES). */
  40. #define VPD_EEPROM_BUS 2
  41. /* Address of 24C08 EEPROM. */
  42. #define VPD_EEPROM_ADDR 0x50
  43. #define VPD_EEPROM_ADDR_LEN 1
  44. static u32 mx53_dram_size[2];
  45. phys_size_t get_effective_memsize(void)
  46. {
  47. /*
  48. * WARNING: We must override get_effective_memsize() function here
  49. * to report only the size of the first DRAM bank. This is to make
  50. * U-Boot relocator place U-Boot into valid memory, that is, at the
  51. * end of the first DRAM bank. If we did not override this function
  52. * like so, U-Boot would be placed at the address of the first DRAM
  53. * bank + total DRAM size - sizeof(uboot), which in the setup where
  54. * each DRAM bank contains 512MiB of DRAM would result in placing
  55. * U-Boot into invalid memory area close to the end of the first
  56. * DRAM bank.
  57. */
  58. return mx53_dram_size[0];
  59. }
  60. int dram_init(void)
  61. {
  62. mx53_dram_size[0] = get_ram_size((void *)PHYS_SDRAM_1, 1 << 30);
  63. mx53_dram_size[1] = get_ram_size((void *)PHYS_SDRAM_2, 1 << 30);
  64. gd->ram_size = mx53_dram_size[0] + mx53_dram_size[1];
  65. return 0;
  66. }
  67. int dram_init_banksize(void)
  68. {
  69. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  70. gd->bd->bi_dram[0].size = mx53_dram_size[0];
  71. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  72. gd->bd->bi_dram[1].size = mx53_dram_size[1];
  73. return 0;
  74. }
  75. u32 get_board_rev(void)
  76. {
  77. return get_cpu_rev() & ~(0xF << 8);
  78. }
  79. #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  80. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  81. #ifdef CONFIG_USB_EHCI_MX5
  82. int board_ehci_hcd_init(int port)
  83. {
  84. /* request VBUS power enable pin, GPIO7_8 */
  85. imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
  86. gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
  87. return 0;
  88. }
  89. #endif
  90. static void setup_iomux_fec(void)
  91. {
  92. static const iomux_v3_cfg_t fec_pads[] = {
  93. NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
  94. PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP |
  95. PAD_CTL_ODE),
  96. NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
  97. NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
  98. PAD_CTL_HYS | PAD_CTL_PKE),
  99. NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
  100. PAD_CTL_HYS | PAD_CTL_PKE),
  101. NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
  102. NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
  103. NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
  104. NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
  105. PAD_CTL_HYS | PAD_CTL_PKE),
  106. NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
  107. PAD_CTL_HYS | PAD_CTL_PKE),
  108. NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
  109. PAD_CTL_HYS | PAD_CTL_PKE),
  110. };
  111. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  112. }
  113. #ifdef CONFIG_FSL_ESDHC
  114. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  115. {MMC_SDHC3_BASE_ADDR},
  116. {MMC_SDHC1_BASE_ADDR},
  117. };
  118. int board_mmc_getcd(struct mmc *mmc)
  119. {
  120. return 1;
  121. }
  122. #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  123. PAD_CTL_PUS_100K_UP)
  124. #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
  125. PAD_CTL_DSE_HIGH)
  126. int board_mmc_init(bd_t *bis)
  127. {
  128. static const iomux_v3_cfg_t sd1_pads[] = {
  129. NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
  130. SD_CMD_PAD_CTRL),
  131. NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
  132. NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
  133. NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
  134. NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
  135. NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
  136. NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
  137. NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
  138. NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
  139. NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
  140. MX53_PAD_EIM_DA11__GPIO3_11,
  141. };
  142. static const iomux_v3_cfg_t sd2_pads[] = {
  143. NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
  144. NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
  145. NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
  146. NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
  147. NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
  148. NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
  149. MX53_PAD_EIM_DA13__GPIO3_13,
  150. };
  151. u32 index;
  152. int ret;
  153. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  154. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  155. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  156. switch (index) {
  157. case 0:
  158. imx_iomux_v3_setup_multiple_pads(sd1_pads,
  159. ARRAY_SIZE(sd1_pads));
  160. break;
  161. case 1:
  162. imx_iomux_v3_setup_multiple_pads(sd2_pads,
  163. ARRAY_SIZE(sd2_pads));
  164. break;
  165. default:
  166. printf("Warning: you configured more ESDHC controller (%d) as supported by the board(2)\n",
  167. CONFIG_SYS_FSL_ESDHC_NUM);
  168. return -EINVAL;
  169. }
  170. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  171. if (ret)
  172. return ret;
  173. }
  174. return 0;
  175. }
  176. #endif
  177. #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
  178. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  179. static void setup_iomux_i2c(void)
  180. {
  181. static const iomux_v3_cfg_t i2c1_pads[] = {
  182. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
  183. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
  184. };
  185. imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
  186. }
  187. #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
  188. static struct i2c_pads_info i2c_pad_info1 = {
  189. .scl = {
  190. .i2c_mode = MX53_PAD_EIM_D21__I2C1_SCL | I2C_PAD,
  191. .gpio_mode = MX53_PAD_EIM_D28__GPIO3_28 | I2C_PAD,
  192. .gp = IMX_GPIO_NR(3, 28)
  193. },
  194. .sda = {
  195. .i2c_mode = MX53_PAD_EIM_D28__I2C1_SDA | I2C_PAD,
  196. .gpio_mode = MX53_PAD_EIM_D21__GPIO3_21 | I2C_PAD,
  197. .gp = IMX_GPIO_NR(3, 21)
  198. }
  199. };
  200. static int clock_1GHz(void)
  201. {
  202. int ret;
  203. u32 ref_clk = MXC_HCLK;
  204. /*
  205. * After increasing voltage to 1.25V, we can switch
  206. * CPU clock to 1GHz and DDR to 400MHz safely
  207. */
  208. ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
  209. if (ret) {
  210. printf("CPU: Switch CPU clock to 1GHZ failed\n");
  211. return -1;
  212. }
  213. ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
  214. ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
  215. if (ret) {
  216. printf("CPU: Switch DDR clock to 400MHz failed\n");
  217. return -1;
  218. }
  219. return 0;
  220. }
  221. void ppd_gpio_init(void)
  222. {
  223. int i;
  224. imx_iomux_v3_setup_multiple_pads(ppd_pads, ARRAY_SIZE(ppd_pads));
  225. for (i = 0; i < ARRAY_SIZE(ppd_gpios); ++i)
  226. gpio_direction_output(ppd_gpios[i].gpio, ppd_gpios[i].value);
  227. }
  228. int board_early_init_f(void)
  229. {
  230. setup_iomux_fec();
  231. setup_iomux_lcd();
  232. ppd_gpio_init();
  233. return 0;
  234. }
  235. /*
  236. * Do not overwrite the console
  237. * Use always serial for U-Boot console
  238. */
  239. int overwrite_console(void)
  240. {
  241. return 1;
  242. }
  243. #define VPD_TYPE_INVALID 0x00
  244. #define VPD_BLOCK_NETWORK 0x20
  245. #define VPD_BLOCK_HWID 0x44
  246. #define VPD_PRODUCT_PPD 4
  247. #define VPD_HAS_MAC1 0x1
  248. #define VPD_MAC_ADDRESS_LENGTH 6
  249. struct vpd_cache {
  250. u8 product_id;
  251. u8 has;
  252. unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
  253. };
  254. /*
  255. * Extracts MAC and product information from the VPD.
  256. */
  257. static int vpd_callback(void *userdata, u8 id, u8 version, u8 type, size_t size,
  258. u8 const *data)
  259. {
  260. struct vpd_cache *vpd = (struct vpd_cache *)userdata;
  261. if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
  262. size >= 1) {
  263. vpd->product_id = data[0];
  264. } else if (id == VPD_BLOCK_NETWORK && version == 1 &&
  265. type != VPD_TYPE_INVALID) {
  266. if (size >= 6) {
  267. vpd->has |= VPD_HAS_MAC1;
  268. memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
  269. }
  270. }
  271. return 0;
  272. }
  273. static void process_vpd(struct vpd_cache *vpd)
  274. {
  275. int fec_index = -1;
  276. if (vpd->product_id == VPD_PRODUCT_PPD)
  277. fec_index = 0;
  278. if (fec_index >= 0 && (vpd->has & VPD_HAS_MAC1))
  279. eth_env_set_enetaddr("ethaddr", vpd->mac1);
  280. }
  281. static int read_vpd(uint eeprom_bus)
  282. {
  283. struct vpd_cache vpd;
  284. int res;
  285. int size = 1024;
  286. u8 *data;
  287. unsigned int current_i2c_bus = i2c_get_bus_num();
  288. res = i2c_set_bus_num(eeprom_bus);
  289. if (res < 0)
  290. return res;
  291. data = malloc(size);
  292. if (!data)
  293. return -ENOMEM;
  294. res = i2c_read(VPD_EEPROM_ADDR, 0, VPD_EEPROM_ADDR_LEN, data, size);
  295. if (res == 0) {
  296. memset(&vpd, 0, sizeof(vpd));
  297. vpd_reader(size, data, &vpd, vpd_callback);
  298. process_vpd(&vpd);
  299. }
  300. free(data);
  301. i2c_set_bus_num(current_i2c_bus);
  302. return res;
  303. }
  304. int board_init(void)
  305. {
  306. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  307. mxc_set_sata_internal_clock();
  308. setup_iomux_i2c();
  309. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  310. return 0;
  311. }
  312. int misc_init_r(void)
  313. {
  314. const char *cause;
  315. /* We care about WDOG only, treating everything else as
  316. * a power-on-reset.
  317. */
  318. if (get_imx_reset_cause() & 0x0010)
  319. cause = "WDOG";
  320. else
  321. cause = "POR";
  322. env_set("bootcause", cause);
  323. return 0;
  324. }
  325. int board_late_init(void)
  326. {
  327. int res;
  328. read_vpd(VPD_EEPROM_BUS);
  329. res = clock_1GHz();
  330. if (res != 0)
  331. return res;
  332. print_cpuinfo();
  333. hw_watchdog_init();
  334. check_time();
  335. return 0;
  336. }
  337. int checkboard(void)
  338. {
  339. puts("Board: GE PPD\n");
  340. return 0;
  341. }